intel_dp.c 98.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
50 51 52
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
53 54
}

55
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
56
{
57 58 59
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
60 61
}

62 63
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
64
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
65 66
}

C
Chris Wilson 已提交
67
static void intel_dp_link_down(struct intel_dp *intel_dp);
68 69

static int
C
Chris Wilson 已提交
70
intel_dp_max_link_bw(struct intel_dp *intel_dp)
71
{
72
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
73 74 75 76 77 78 79 80 81 82 83 84

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

102
static int
103
intel_dp_link_required(int pixel_clock, int bpp)
104
{
105
	return (pixel_clock * bpp + 9) / 10;
106 107
}

108 109 110 111 112 113
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

114 115 116 117
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
118
	struct intel_dp *intel_dp = intel_attached_dp(connector);
119 120
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
121 122
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
123

124 125
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
126 127
			return MODE_PANEL;

128
		if (mode->vdisplay > fixed_mode->vdisplay)
129
			return MODE_PANEL;
130 131

		target_clock = fixed_mode->clock;
132 133
	}

134 135 136 137 138 139 140
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
	max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
141
		return MODE_CLOCK_HIGH;
142 143 144 145

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

146 147 148
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

175 176 177 178 179 180 181
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

182 183 184 185
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

209 210
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
211
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
212
	struct drm_i915_private *dev_priv = dev->dev_private;
213
	u32 pp_stat_reg;
214

215 216
	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	return (I915_READ(pp_stat_reg) & PP_ON) != 0;
217 218 219 220
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
221
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
222
	struct drm_i915_private *dev_priv = dev->dev_private;
223
	u32 pp_ctrl_reg;
224

225 226
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
	return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
227 228
}

229 230 231
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
232
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
233
	struct drm_i915_private *dev_priv = dev->dev_private;
234
	u32 pp_stat_reg, pp_ctrl_reg;
235

236 237
	if (!is_edp(intel_dp))
		return;
238 239 240 241

	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

242
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
243 244
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
245 246
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
247 248 249
	}
}

250 251 252 253 254 255
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
256
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
257 258 259
	uint32_t status;
	bool done;

260
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
261
	if (has_aux_irq)
262
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
263
					  msecs_to_jiffies_timeout(10));
264 265 266 267 268 269 270 271 272 273
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

274
static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp)
275
{
276 277
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
278
	struct drm_i915_private *dev_priv = dev->dev_private;
279

280
	/* The clock divider is based off the hrawclk,
281 282
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
283 284 285
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
286
	 */
287
	if (IS_VALLEYVIEW(dev)) {
288
		return 100;
289
	} else if (intel_dig_port->port == PORT_A) {
P
Paulo Zanoni 已提交
290
		if (HAS_DDI(dev))
291
			return DIV_ROUND_CLOSEST(
292
				intel_ddi_get_cdclk_freq(dev_priv), 2000);
293
		else if (IS_GEN6(dev) || IS_GEN7(dev))
294
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
295
		else
296
			return 225; /* eDP input clock at 450Mhz */
297 298
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
299
		return 74;
300
	} else if (HAS_PCH_SPLIT(dev)) {
301
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
302
	} else {
303
		return intel_hrawclk(dev) / 2;
304
	}
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
}

static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
	int i, ret, recv_bytes;
	uint32_t status;
	uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp);
	int try, precharge;
	bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
330

331 332 333 334 335
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

336 337
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
338
		status = I915_READ_NOTRACE(ch_ctl);
339 340 341 342 343 344 345 346
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
347 348
		ret = -EBUSY;
		goto out;
349 350
	}

351 352 353
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
354 355 356
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
357

358
		/* Send the command and wait for it to complete */
359 360
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
361
			   (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
362 363 364 365 366 367 368
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
369 370

		status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
371

372
		/* Clear done status and any errors */
373 374 375 376 377
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
378 379 380 381

		if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
			      DP_AUX_CH_CTL_RECEIVE_ERROR))
			continue;
382
		if (status & DP_AUX_CH_CTL_DONE)
383 384 385 386
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
387
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
388 389
		ret = -EBUSY;
		goto out;
390 391 392 393 394
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
395
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
396
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
397 398
		ret = -EIO;
		goto out;
399
	}
400 401 402

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
403
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
404
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
405 406
		ret = -ETIMEDOUT;
		goto out;
407 408 409 410 411 412 413
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
414

415 416 417
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
418

419 420 421 422 423
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

	return ret;
424 425 426 427
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
428
intel_dp_aux_native_write(struct intel_dp *intel_dp,
429 430 431 432 433 434 435
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

436
	intel_dp_check_edp(intel_dp);
437 438 439 440
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
441
	msg[2] = address & 0xff;
442 443 444 445
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
446
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
447 448 449 450 451 452 453
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
454
			return -EIO;
455 456 457 458 459 460
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
461
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
462 463
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
464
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
465 466 467 468
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
469
intel_dp_aux_native_read(struct intel_dp *intel_dp,
470 471 472 473 474 475 476 477 478
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

479
	intel_dp_check_edp(intel_dp);
480 481 482 483 484 485 486 487 488
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
489
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
490
				      reply, reply_bytes);
491 492 493
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
494 495 496 497 498 499 500 501 502
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
503
			return -EIO;
504 505 506 507
	}
}

static int
508 509
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
510
{
511
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
512 513 514
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
515 516 517
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
518
	unsigned retry;
519 520 521 522
	int msg_bytes;
	int reply_bytes;
	int ret;

523
	intel_dp_check_edp(intel_dp);
524 525 526 527 528 529 530 531
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
532

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

554 555 556 557
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
558
		if (ret < 0) {
559
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
560 561
			return ret;
		}
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

581 582 583 584 585 586 587
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
588
			DRM_DEBUG_KMS("aux_i2c nack\n");
589 590
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
591
			DRM_DEBUG_KMS("aux_i2c defer\n");
592 593 594
			udelay(100);
			break;
		default:
595
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
596 597 598
			return -EREMOTEIO;
		}
	}
599 600 601

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
602 603 604
}

static int
C
Chris Wilson 已提交
605
intel_dp_i2c_init(struct intel_dp *intel_dp,
606
		  struct intel_connector *intel_connector, const char *name)
607
{
608 609
	int	ret;

Z
Zhenyu Wang 已提交
610
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
611 612 613 614
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

615
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
616 617
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
618
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
619 620 621 622
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

623 624
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
625
	ironlake_edp_panel_vdd_off(intel_dp, false);
626
	return ret;
627 628
}

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;

	if (IS_G4X(dev)) {
		if (link_bw == DP_LINK_BW_1_62) {
			pipe_config->dpll.p1 = 2;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.n = 2;
			pipe_config->dpll.m1 = 23;
			pipe_config->dpll.m2 = 8;
		} else {
			pipe_config->dpll.p1 = 1;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.n = 1;
			pipe_config->dpll.m1 = 14;
			pipe_config->dpll.m2 = 2;
		}
		pipe_config->clock_set = true;
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
		if (link_bw == DP_LINK_BW_1_62) {
			pipe_config->dpll.n = 1;
			pipe_config->dpll.p1 = 2;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.m1 = 12;
			pipe_config->dpll.m2 = 9;
		} else {
			pipe_config->dpll.n = 2;
			pipe_config->dpll.p1 = 1;
			pipe_config->dpll.p2 = 10;
			pipe_config->dpll.m1 = 14;
			pipe_config->dpll.m2 = 8;
		}
		pipe_config->clock_set = true;
	} else if (IS_VALLEYVIEW(dev)) {
		/* FIXME: Need to figure out optimized DP clocks for vlv. */
	}
}

P
Paulo Zanoni 已提交
672
bool
673 674
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
675
{
676
	struct drm_device *dev = encoder->base.dev;
677
	struct drm_i915_private *dev_priv = dev->dev_private;
678 679
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
680
	enum port port = dp_to_dig_port(intel_dp)->port;
681
	struct intel_crtc *intel_crtc = encoder->new_crtc;
682
	struct intel_connector *intel_connector = intel_dp->attached_connector;
683
	int lane_count, clock;
684
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
C
Chris Wilson 已提交
685
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
686
	int bpp, mode_rate;
687
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
688
	int link_avail, link_clock;
689

690
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
691 692
		pipe_config->has_pch_encoder = true;

693
	pipe_config->has_dp_encoder = true;
694

695 696 697
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
698 699 700 701
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
702 703
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
704 705
	}

706
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
707 708
		return false;

709 710
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
711
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
712

713 714
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
715
	bpp = pipe_config->pipe_bpp;
716 717 718
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
		DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
			      dev_priv->vbt.edp_bpp);
719
		bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
720
	}
721

722
	for (; bpp >= 6*3; bpp -= 2*3) {
723
		mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
724 725 726 727 728 729 730 731 732 733 734 735 736

		for (clock = 0; clock <= max_clock; clock++) {
			for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
737

738
	return false;
739

740
found:
741 742 743 744 745 746
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
747
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
748 749 750 751 752
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

753
	if (intel_dp->color_range)
754
		pipe_config->limited_color_range = true;
755

756 757
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
758
	pipe_config->pipe_bpp = bpp;
759
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
760

761 762
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
763
		      pipe_config->port_clock, bpp);
764 765
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
766

767
	intel_link_compute_m_n(bpp, lane_count,
768
			       adjusted_mode->clock, pipe_config->port_clock,
769
			       &pipe_config->dp_m_n);
770

771 772
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

773
	return true;
774 775
}

776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

791
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
792
{
793 794 795
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
796 797 798
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

799
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
800 801 802
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

803
	if (crtc->config.port_clock == 162000) {
804 805 806 807
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
808
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
809
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
810 811
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
812
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
813
	}
814

815 816 817 818 819 820
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

821 822 823 824
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
825
	struct drm_device *dev = encoder->dev;
826
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
827
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
828
	enum port port = dp_to_dig_port(intel_dp)->port;
829
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
830

831
	/*
K
Keith Packard 已提交
832
	 * There are four kinds of DP registers:
833 834
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
835 836
	 * 	SNB CPU
	 *	IVB CPU
837 838 839 840 841 842 843 844 845 846
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
847

848 849 850 851
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
852

853 854
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
855
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
856

857 858
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
859
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
860
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
861 862
		intel_write_eld(encoder, adjusted_mode);
	}
863 864

	intel_dp_init_link_config(intel_dp);
865

866
	/* Split out the IBX/CPU vs CPT settings */
867

868
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
869 870 871 872 873 874 875 876 877
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

878
		intel_dp->DP |= crtc->pipe << 29;
879
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
880
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
881
			intel_dp->DP |= intel_dp->color_range;
882 883 884 885 886 887 888 889 890 891

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

892
		if (crtc->pipe == 1)
893 894 895
			intel_dp->DP |= DP_PIPEB_SELECT;
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
896
	}
897

898
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
899
		ironlake_set_pll_cpu_edp(intel_dp);
900 901
}

902 903 904 905 906 907 908 909 910 911 912 913
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
914
{
915
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
916
	struct drm_i915_private *dev_priv = dev->dev_private;
917 918 919 920
	u32 pp_stat_reg, pp_ctrl_reg;

	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
921

922
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
923 924 925
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
926

927
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
928
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
929 930
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
931
	}
932
}
933

934 935 936 937
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
938 939
}

940 941 942 943 944 945 946 947 948 949 950 951 952
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


953 954 955 956
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

957
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
958
{
959 960 961 962 963 964 965
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
	u32 pp_ctrl_reg;

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
	control = I915_READ(pp_ctrl_reg);
966 967 968 969

	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
970 971
}

972
void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
973
{
974
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
975 976
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
977
	u32 pp_stat_reg, pp_ctrl_reg;
978

979 980
	if (!is_edp(intel_dp))
		return;
981
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
982

983 984 985 986
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
987

988 989 990 991 992
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

993 994 995
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

996
	pp = ironlake_get_pp_control(intel_dp);
997
	pp |= EDP_FORCE_VDD;
998

999 1000 1001 1002 1003 1004 1005
	pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1006 1007 1008 1009
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
1010
		DRM_DEBUG_KMS("eDP was not running\n");
1011 1012
		msleep(intel_dp->panel_power_up_delay);
	}
1013 1014
}

1015
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1016
{
1017
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1018 1019
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1020
	u32 pp_stat_reg, pp_ctrl_reg;
1021

1022 1023
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1024
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1025
		pp = ironlake_get_pp_control(intel_dp);
1026 1027
		pp &= ~EDP_FORCE_VDD;

1028 1029 1030 1031 1032
		pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
		pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1033

1034 1035 1036
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1037
		msleep(intel_dp->panel_power_down_delay);
1038 1039
	}
}
1040

1041 1042 1043 1044
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1045
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1046

1047
	mutex_lock(&dev->mode_config.mutex);
1048
	ironlake_panel_vdd_off_sync(intel_dp);
1049
	mutex_unlock(&dev->mode_config.mutex);
1050 1051
}

1052
void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1053
{
1054 1055
	if (!is_edp(intel_dp))
		return;
1056

1057 1058
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1059

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1073 1074
}

1075
void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1076
{
1077
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1078
	struct drm_i915_private *dev_priv = dev->dev_private;
1079
	u32 pp;
1080
	u32 pp_ctrl_reg;
1081

1082
	if (!is_edp(intel_dp))
1083
		return;
1084 1085 1086 1087 1088

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1089
		return;
1090
	}
1091

1092
	ironlake_wait_panel_power_cycle(intel_dp);
1093

1094
	pp = ironlake_get_pp_control(intel_dp);
1095 1096 1097 1098 1099 1100
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1101

1102
	pp |= POWER_TARGET_ON;
1103 1104 1105
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1106 1107 1108 1109
	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1110

1111
	ironlake_wait_panel_on(intel_dp);
1112

1113 1114 1115 1116 1117
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1118 1119
}

1120
void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1121
{
1122
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1123
	struct drm_i915_private *dev_priv = dev->dev_private;
1124
	u32 pp;
1125
	u32 pp_ctrl_reg;
1126

1127 1128
	if (!is_edp(intel_dp))
		return;
1129

1130
	DRM_DEBUG_KMS("Turn eDP power off\n");
1131

1132
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1133

1134
	pp = ironlake_get_pp_control(intel_dp);
1135 1136 1137
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1138 1139 1140 1141 1142

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1143

1144 1145
	intel_dp->want_panel_vdd = false;

1146
	ironlake_wait_panel_off(intel_dp);
1147 1148
}

1149
void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1150
{
1151 1152
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1153
	struct drm_i915_private *dev_priv = dev->dev_private;
1154
	int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
1155
	u32 pp;
1156
	u32 pp_ctrl_reg;
1157

1158 1159 1160
	if (!is_edp(intel_dp))
		return;

1161
	DRM_DEBUG_KMS("\n");
1162 1163 1164 1165 1166 1167
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1168
	msleep(intel_dp->backlight_on_delay);
1169
	pp = ironlake_get_pp_control(intel_dp);
1170
	pp |= EDP_BLC_ENABLE;
1171 1172 1173 1174 1175

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1176 1177

	intel_panel_enable_backlight(dev, pipe);
1178 1179
}

1180
void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1181
{
1182
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1183 1184
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1185
	u32 pp_ctrl_reg;
1186

1187 1188 1189
	if (!is_edp(intel_dp))
		return;

1190 1191
	intel_panel_disable_backlight(dev);

1192
	DRM_DEBUG_KMS("\n");
1193
	pp = ironlake_get_pp_control(intel_dp);
1194
	pp &= ~EDP_BLC_ENABLE;
1195 1196 1197 1198 1199

	pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1200
	msleep(intel_dp->backlight_off_delay);
1201
}
1202

1203
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1204
{
1205 1206 1207
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1208 1209 1210
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1211 1212 1213
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1214 1215
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1216 1217 1218 1219 1220 1221 1222 1223 1224
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1225 1226
	POSTING_READ(DP_A);
	udelay(200);
1227 1228
}

1229
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1230
{
1231 1232 1233
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1234 1235 1236
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1237 1238 1239
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1240
	dpa_ctl = I915_READ(DP_A);
1241 1242 1243 1244 1245 1246 1247
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1248
	dpa_ctl &= ~DP_PLL_ENABLE;
1249
	I915_WRITE(DP_A, dpa_ctl);
1250
	POSTING_READ(DP_A);
1251 1252 1253
	udelay(200);
}

1254
/* If the sink supports it, try to set the power state appropriately */
1255
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1284 1285
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1286
{
1287
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1288
	enum port port = dp_to_dig_port(intel_dp)->port;
1289 1290 1291 1292 1293 1294 1295
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

1296
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1297
		*pipe = PORT_TO_PIPE_CPT(tmp);
1298
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1327 1328 1329
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1330

1331 1332
	return true;
}
1333

1334 1335 1336 1337 1338
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1339 1340 1341 1342
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1343

1344 1345 1346 1347 1348 1349
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		tmp = I915_READ(intel_dp->output_reg);
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1350

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1361

1362 1363 1364 1365 1366
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1367 1368

	pipe_config->adjusted_mode.flags |= flags;
1369 1370 1371 1372 1373 1374 1375

	if (dp_to_dig_port(intel_dp)->port == PORT_A) {
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1376 1377
}

1378 1379 1380 1381 1382 1383
static bool is_edp_psr(struct intel_dp *intel_dp)
{
	return is_edp(intel_dp) &&
		intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
}

R
Rodrigo Vivi 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_HASWELL(dev))
		return false;

	return I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
	I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
		   EDP_PSR_DEBUG_MASK_HPD);

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp);
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE &
					    ~DP_PSR_MAIN_LINK_ACTIVE);
	else
		intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
					    DP_PSR_ENABLE |
					    DP_PSR_MAIN_LINK_ACTIVE);

	/* Setup AUX registers */
	I915_WRITE(EDP_PSR_AUX_DATA1, EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2, EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL,
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

	I915_WRITE(EDP_PSR_CTL, val |
		   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

	if (!IS_HASWELL(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		dev_priv->no_psr_reason = PSR_NO_SOURCE;
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		dev_priv->no_psr_reason = PSR_HSW_NOT_DDIA;
		return false;
	}

	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		dev_priv->no_psr_reason = PSR_NO_SINK;
		return false;
	}

1527 1528 1529 1530 1531 1532
	if (!i915_enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		dev_priv->no_psr_reason = PSR_MODULE_PARAM;
		return false;
	}

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	if (!intel_crtc->active || !crtc->fb || !crtc->mode.clock) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
		return false;
	}

	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		dev_priv->no_psr_reason = PSR_NOT_TILED;
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		dev_priv->no_psr_reason = PSR_SPRITE_ENABLED;
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		dev_priv->no_psr_reason = PSR_S3D_ENABLED;
		return false;
	}

	if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) {
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		dev_priv->no_psr_reason = PSR_INTERLACED_ENABLED;
		return false;
	}

	return true;
}

1568
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1569 1570 1571
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1572 1573
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1586 1587 1588 1589 1590 1591 1592 1593 1594
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

	I915_WRITE(EDP_PSR_CTL, I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);

	/* Wait till PSR is idle */
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

			if (!is_edp_psr(intel_dp))
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1631
static void intel_disable_dp(struct intel_encoder *encoder)
1632
{
1633
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1634 1635
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1636 1637 1638 1639

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1640
	ironlake_edp_backlight_off(intel_dp);
1641
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1642
	ironlake_edp_panel_off(intel_dp);
1643 1644

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1645
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1646
		intel_dp_link_down(intel_dp);
1647 1648
}

1649
static void intel_post_disable_dp(struct intel_encoder *encoder)
1650
{
1651
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1652
	enum port port = dp_to_dig_port(intel_dp)->port;
1653
	struct drm_device *dev = encoder->base.dev;
1654

1655
	if (port == PORT_A || IS_VALLEYVIEW(dev)) {
1656
		intel_dp_link_down(intel_dp);
1657 1658
		if (!IS_VALLEYVIEW(dev))
			ironlake_edp_pll_off(intel_dp);
1659
	}
1660 1661
}

1662
static void intel_enable_dp(struct intel_encoder *encoder)
1663
{
1664 1665 1666 1667
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1668

1669 1670
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1671

1672
	ironlake_edp_panel_vdd_on(intel_dp);
1673
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1674
	intel_dp_start_link_train(intel_dp);
1675
	ironlake_edp_panel_on(intel_dp);
1676
	ironlake_edp_panel_vdd_off(intel_dp, true);
1677
	intel_dp_complete_link_train(intel_dp);
1678
	intel_dp_stop_link_train(intel_dp);
1679
	ironlake_edp_backlight_on(intel_dp);
1680 1681 1682 1683 1684 1685 1686 1687

	if (IS_VALLEYVIEW(dev)) {
		struct intel_digital_port *dport =
			enc_to_dig_port(&encoder->base);
		int channel = vlv_dport_to_channel(dport);

		vlv_wait_port_ready(dev_priv, channel);
	}
1688 1689
}

1690
static void intel_pre_enable_dp(struct intel_encoder *encoder)
1691
{
1692
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1693
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1694
	struct drm_device *dev = encoder->base.dev;
1695
	struct drm_i915_private *dev_priv = dev->dev_private;
1696

1697
	if (dport->port == PORT_A && !IS_VALLEYVIEW(dev))
1698
		ironlake_edp_pll_on(intel_dp);
1699 1700 1701 1702 1703 1704 1705 1706

	if (IS_VALLEYVIEW(dev)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(encoder->base.crtc);
		int port = vlv_dport_to_channel(dport);
		int pipe = intel_crtc->pipe;
		u32 val;

1707
		val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
1708 1709 1710 1711 1712 1713
		val = 0;
		if (pipe)
			val |= (1<<21);
		else
			val &= ~(1<<21);
		val |= 0x001000c4;
1714
		vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
1715

1716
		vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
1717
				 0x00760018);
1718
		vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
				 0x00400888);
	}
}

static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int port = vlv_dport_to_channel(dport);

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Program Tx lane resets to default */
1734
	vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
1735 1736
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1737
	vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1738 1739 1740 1741 1742 1743
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1744 1745 1746
	vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
	vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
	vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
1747 1748 1749
}

/*
1750 1751
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1752 1753
 */
static bool
1754 1755
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1756
{
1757 1758
	int ret, i;

1759 1760 1761 1762
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1763
	for (i = 0; i < 3; i++) {
1764 1765 1766
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1767 1768 1769
			return true;
		msleep(1);
	}
1770

1771
	return false;
1772 1773 1774 1775 1776 1777 1778
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1779
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1780
{
1781 1782
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1783
					      link_status,
1784
					      DP_LINK_STATUS_SIZE);
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1805
intel_dp_voltage_max(struct intel_dp *intel_dp)
1806
{
1807
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1808
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1809

1810 1811
	if (IS_VALLEYVIEW(dev))
		return DP_TRAIN_VOLTAGE_SWING_1200;
1812
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
1813
		return DP_TRAIN_VOLTAGE_SWING_800;
1814
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
1815 1816 1817 1818 1819 1820 1821 1822
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
1823
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1824
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1825

1826
	if (HAS_DDI(dev)) {
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1850
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1872 1873 1874
	}
}

1875 1876 1877 1878 1879 1880 1881 1882
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
1883
	int port = vlv_dport_to_channel(dport);
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

1958 1959 1960
	vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1961
			 uniqtranscale_reg_value);
1962 1963 1964 1965
	vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
	vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
1966 1967 1968 1969

	return 0;
}

1970
static void
1971
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1972 1973 1974 1975
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
1976 1977
	uint8_t voltage_max;
	uint8_t preemph_max;
1978

1979
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
1980 1981
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
1982 1983 1984 1985 1986 1987 1988

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
1989
	voltage_max = intel_dp_voltage_max(intel_dp);
1990 1991
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
1992

K
Keith Packard 已提交
1993 1994 1995
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1996 1997

	for (lane = 0; lane < 4; lane++)
1998
		intel_dp->train_set[lane] = v | p;
1999 2000 2001
}

static uint32_t
2002
intel_gen4_signal_levels(uint8_t train_set)
2003
{
2004
	uint32_t	signal_levels = 0;
2005

2006
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2021
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2039 2040 2041 2042
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2043 2044 2045
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2046
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2047 2048 2049 2050
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2051
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2052 2053
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2054
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2055 2056
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2057
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2058 2059
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2060
	default:
2061 2062 2063
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2064 2065 2066
	}
}

K
Keith Packard 已提交
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2098 2099
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2100
intel_hsw_signal_levels(uint8_t train_set)
2101
{
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2113

2114 2115 2116 2117 2118 2119
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2120

2121 2122 2123 2124 2125 2126 2127 2128
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2129 2130 2131
	}
}

2132 2133 2134 2135 2136
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2137
	enum port port = intel_dig_port->port;
2138 2139 2140 2141
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2142
	if (HAS_DDI(dev)) {
2143 2144
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2145 2146 2147
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2148
	} else if (IS_GEN7(dev) && port == PORT_A) {
2149 2150
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2151
	} else if (IS_GEN6(dev) && port == PORT_A) {
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2164
static bool
C
Chris Wilson 已提交
2165
intel_dp_set_link_train(struct intel_dp *intel_dp,
2166
			uint32_t dp_reg_value,
2167
			uint8_t dp_train_pat)
2168
{
2169 2170
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2171
	struct drm_i915_private *dev_priv = dev->dev_private;
2172
	enum port port = intel_dig_port->port;
2173 2174
	int ret;

2175
	if (HAS_DDI(dev)) {
2176
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2199
		I915_WRITE(DP_TP_CTL(port), temp);
2200

2201
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
2240 2241
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
2242

C
Chris Wilson 已提交
2243
	intel_dp_aux_native_write_1(intel_dp,
2244 2245 2246
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

2247 2248 2249 2250 2251 2252 2253 2254 2255
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
2256 2257 2258 2259

	return true;
}

2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2291
/* Enable corresponding port and start training pattern 1 */
2292
void
2293
intel_dp_start_link_train(struct intel_dp *intel_dp)
2294
{
2295
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2296
	struct drm_device *dev = encoder->dev;
2297 2298 2299
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
2300
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2301
	uint32_t DP = intel_dp->DP;
2302

P
Paulo Zanoni 已提交
2303
	if (HAS_DDI(dev))
2304 2305
		intel_ddi_prepare_link_retrain(encoder);

2306 2307 2308 2309
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
2310 2311

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2312

2313
	memset(intel_dp->train_set, 0, 4);
2314
	voltage = 0xff;
2315 2316
	voltage_tries = 0;
	loop_tries = 0;
2317 2318
	clock_recovery = false;
	for (;;) {
2319
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
2320
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2321 2322

		intel_dp_set_signal_levels(intel_dp, &DP);
2323

2324
		/* Set training pattern 1 */
2325
		if (!intel_dp_set_link_train(intel_dp, DP,
2326 2327
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
2328 2329
			break;

2330
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2331 2332
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2333
			break;
2334
		}
2335

2336
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2337
			DRM_DEBUG_KMS("clock recovery OK\n");
2338 2339 2340 2341 2342 2343 2344
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2345
				break;
2346
		if (i == intel_dp->lane_count) {
2347 2348
			++loop_tries;
			if (loop_tries == 5) {
2349 2350 2351 2352 2353 2354 2355
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
2356

2357
		/* Check to see if we've tried the same voltage 5 times */
2358
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2359
			++voltage_tries;
2360 2361 2362 2363 2364 2365 2366
			if (voltage_tries == 5) {
				DRM_DEBUG_KMS("too many voltage retries, give up\n");
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2367

2368
		/* Compute new intel_dp->train_set as requested by target */
2369
		intel_get_adjust_train(intel_dp, link_status);
2370 2371
	}

2372 2373 2374
	intel_dp->DP = DP;
}

2375
void
2376 2377 2378
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2379
	int tries, cr_tries;
2380 2381
	uint32_t DP = intel_dp->DP;

2382 2383
	/* channel equalization */
	tries = 0;
2384
	cr_tries = 0;
2385 2386
	channel_eq = false;
	for (;;) {
2387
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
2388

2389 2390 2391 2392 2393 2394
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

2395
		intel_dp_set_signal_levels(intel_dp, &DP);
2396

2397
		/* channel eq pattern */
2398
		if (!intel_dp_set_link_train(intel_dp, DP,
2399 2400
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
2401 2402
			break;

2403
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2404
		if (!intel_dp_get_link_status(intel_dp, link_status))
2405 2406
			break;

2407
		/* Make sure clock is still ok */
2408
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2409 2410 2411 2412 2413
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

2414
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2415 2416 2417
			channel_eq = true;
			break;
		}
2418

2419 2420 2421 2422 2423 2424 2425 2426
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
2427

2428
		/* Compute new intel_dp->train_set as requested by target */
2429
		intel_get_adjust_train(intel_dp, link_status);
2430
		++tries;
2431
	}
2432

2433 2434 2435 2436
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2437
	if (channel_eq)
M
Masanari Iida 已提交
2438
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2439

2440 2441 2442 2443 2444 2445
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
	intel_dp_set_link_train(intel_dp, intel_dp->DP,
				DP_TRAINING_PATTERN_DISABLE);
2446 2447 2448
}

static void
C
Chris Wilson 已提交
2449
intel_dp_link_down(struct intel_dp *intel_dp)
2450
{
2451
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2452
	enum port port = intel_dig_port->port;
2453
	struct drm_device *dev = intel_dig_port->base.base.dev;
2454
	struct drm_i915_private *dev_priv = dev->dev_private;
2455 2456
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2457
	uint32_t DP = intel_dp->DP;
2458

2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2474
	if (HAS_DDI(dev))
2475 2476
		return;

2477
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2478 2479
		return;

2480
	DRM_DEBUG_KMS("\n");
2481

2482
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2483
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2484
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2485 2486
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2487
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2488
	}
2489
	POSTING_READ(intel_dp->output_reg);
2490

2491 2492
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2493

2494
	if (HAS_PCH_IBX(dev) &&
2495
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2496
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2497

2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2512 2513 2514 2515
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2516 2517 2518
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2519
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2520 2521
	}

2522
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2523 2524
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2525
	msleep(intel_dp->panel_power_down_delay);
2526 2527
}

2528 2529
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2530
{
2531 2532
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2533
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2534 2535
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2536

2537 2538 2539 2540
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2541 2542 2543
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

2544 2545 2546 2547 2548 2549 2550
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
	intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
				       intel_dp->psr_dpcd,
				       sizeof(intel_dp->psr_dpcd));
	if (is_edp_psr(intel_dp))
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2564 2565
}

2566 2567 2568 2569 2570 2571 2572 2573
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2574 2575
	ironlake_edp_panel_vdd_on(intel_dp);

2576 2577 2578 2579 2580 2581 2582
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2583 2584

	ironlake_edp_panel_vdd_off(intel_dp, false);
2585 2586
}

2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2605
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2606 2607
}

2608 2609 2610 2611 2612 2613 2614 2615 2616
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
2617
void
C
Chris Wilson 已提交
2618
intel_dp_check_link_status(struct intel_dp *intel_dp)
2619
{
2620
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
2621
	u8 sink_irq_vector;
2622
	u8 link_status[DP_LINK_STATUS_SIZE];
2623

2624
	if (!intel_encoder->connectors_active)
2625
		return;
2626

2627
	if (WARN_ON(!intel_encoder->base.crtc))
2628 2629
		return;

2630
	/* Try to read receiver status if the link appears to be up */
2631
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2632
		intel_dp_link_down(intel_dp);
2633 2634 2635
		return;
	}

2636
	/* Now read the DPCD to see if it's actually running */
2637
	if (!intel_dp_get_dpcd(intel_dp)) {
2638 2639 2640 2641
		intel_dp_link_down(intel_dp);
		return;
	}

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2656
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2657
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2658
			      drm_get_encoder_name(&intel_encoder->base));
2659 2660
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
2661
		intel_dp_stop_link_train(intel_dp);
2662
	}
2663 2664
}

2665
/* XXX this is probably wrong for multiple downstream ports */
2666
static enum drm_connector_status
2667
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2668
{
2669 2670 2671 2672 2673 2674 2675 2676 2677
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
2678
		return connector_status_connected;
2679 2680 2681 2682

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2683
		uint8_t reg;
2684
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2685
						    &reg, 1))
2686
			return connector_status_unknown;
2687 2688
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2689 2690 2691 2692
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2693
		return connector_status_connected;
2694 2695 2696 2697 2698 2699 2700 2701

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2702
	return connector_status_disconnected;
2703 2704
}

2705
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2706
ironlake_dp_detect(struct intel_dp *intel_dp)
2707
{
2708
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2709 2710
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2711 2712
	enum drm_connector_status status;

2713 2714
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
2715
		status = intel_panel_detect(dev);
2716 2717 2718 2719
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2720

2721 2722 2723
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

2724
	return intel_dp_detect_dpcd(intel_dp);
2725 2726
}

2727
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2728
g4x_dp_detect(struct intel_dp *intel_dp)
2729
{
2730
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2731
	struct drm_i915_private *dev_priv = dev->dev_private;
2732
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2733
	uint32_t bit;
2734

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

2745 2746
	switch (intel_dig_port->port) {
	case PORT_B:
2747
		bit = PORTB_HOTPLUG_LIVE_STATUS;
2748
		break;
2749
	case PORT_C:
2750
		bit = PORTC_HOTPLUG_LIVE_STATUS;
2751
		break;
2752
	case PORT_D:
2753
		bit = PORTD_HOTPLUG_LIVE_STATUS;
2754 2755 2756 2757 2758
		break;
	default:
		return connector_status_unknown;
	}

2759
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2760 2761
		return connector_status_disconnected;

2762
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2763 2764
}

2765 2766 2767
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2768
	struct intel_connector *intel_connector = to_intel_connector(connector);
2769

2770 2771 2772 2773 2774 2775 2776
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2777 2778
			return NULL;

2779
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2780
		edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
2781 2782 2783 2784 2785
		if (!edid)
			return NULL;

		return edid;
	}
2786

2787
	return drm_get_edid(connector, adapter);
2788 2789 2790 2791 2792
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2793
	struct intel_connector *intel_connector = to_intel_connector(connector);
2794

2795 2796 2797 2798 2799 2800 2801 2802
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2803 2804
	}

2805
	return intel_ddc_get_modes(connector, adapter);
2806 2807
}

Z
Zhenyu Wang 已提交
2808 2809 2810 2811
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2812 2813
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2814
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
2815 2816 2817 2818 2819 2820 2821 2822 2823
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2824

Z
Zhenyu Wang 已提交
2825 2826 2827
	if (status != connector_status_connected)
		return status;

2828 2829
	intel_dp_probe_oui(intel_dp);

2830 2831
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2832
	} else {
2833
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2834 2835 2836 2837
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2838 2839
	}

2840 2841
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Z
Zhenyu Wang 已提交
2842
	return connector_status_connected;
2843 2844 2845 2846
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2847
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2848
	struct intel_connector *intel_connector = to_intel_connector(connector);
2849
	struct drm_device *dev = connector->dev;
2850
	int ret;
2851 2852 2853 2854

	/* We should parse the EDID data and find out if it has an audio sink
	 */

2855
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
2856
	if (ret)
2857 2858
		return ret;

2859
	/* if eDP has no EDID, fall back to fixed mode */
2860
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2861
		struct drm_display_mode *mode;
2862 2863
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
2864
		if (mode) {
2865 2866 2867 2868 2869
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
2870 2871
}

2872 2873 2874 2875 2876 2877 2878
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2879
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2880 2881 2882 2883 2884 2885 2886 2887
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

2888 2889 2890 2891 2892
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2893
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2894
	struct intel_connector *intel_connector = to_intel_connector(connector);
2895 2896
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2897 2898
	int ret;

2899
	ret = drm_object_property_set_value(&connector->base, property, val);
2900 2901 2902
	if (ret)
		return ret;

2903
	if (property == dev_priv->force_audio_property) {
2904 2905 2906 2907
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2908 2909
			return 0;

2910
		intel_dp->force_audio = i;
2911

2912
		if (i == HDMI_AUDIO_AUTO)
2913 2914
			has_audio = intel_dp_detect_audio(connector);
		else
2915
			has_audio = (i == HDMI_AUDIO_ON);
2916 2917

		if (has_audio == intel_dp->has_audio)
2918 2919
			return 0;

2920
		intel_dp->has_audio = has_audio;
2921 2922 2923
		goto done;
	}

2924
	if (property == dev_priv->broadcast_rgb_property) {
2925 2926 2927
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
2943 2944 2945 2946 2947

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

2948 2949 2950
		goto done;
	}

2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

2967 2968 2969
	return -EINVAL;

done:
2970 2971
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
2972 2973 2974 2975

	return 0;
}

2976
static void
2977
intel_dp_connector_destroy(struct drm_connector *connector)
2978
{
2979
	struct intel_connector *intel_connector = to_intel_connector(connector);
2980

2981 2982 2983
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

2984 2985 2986
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2987
		intel_panel_fini(&intel_connector->panel);
2988

2989 2990
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2991
	kfree(connector);
2992 2993
}

P
Paulo Zanoni 已提交
2994
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2995
{
2996 2997
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
2998
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2999 3000 3001

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
3002 3003
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3004
		mutex_lock(&dev->mode_config.mutex);
3005
		ironlake_panel_vdd_off_sync(intel_dp);
3006
		mutex_unlock(&dev->mode_config.mutex);
3007
	}
3008
	kfree(intel_dig_port);
3009 3010
}

3011 3012 3013 3014 3015
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.mode_set = intel_dp_mode_set,
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
3016
	.dpms = intel_connector_dpms,
3017 3018
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3019
	.set_property = intel_dp_set_property,
3020
	.destroy = intel_dp_connector_destroy,
3021 3022 3023 3024 3025
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3026
	.best_encoder = intel_best_encoder,
3027 3028 3029
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3030
	.destroy = intel_dp_encoder_destroy,
3031 3032
};

3033
static void
3034
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3035
{
3036
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3037

3038
	intel_dp_check_link_status(intel_dp);
3039
}
3040

3041 3042
/* Return which DP Port should be selected for Transcoder DP control */
int
3043
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3044 3045
{
	struct drm_device *dev = crtc->dev;
3046 3047
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3048

3049 3050
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3051

3052 3053
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3054
			return intel_dp->output_reg;
3055
	}
C
Chris Wilson 已提交
3056

3057 3058 3059
	return -1;
}

3060
/* check the VBT to see whether the eDP is on DP-D port */
3061
bool intel_dpd_is_edp(struct drm_device *dev)
3062 3063 3064 3065 3066
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

3067
	if (!dev_priv->vbt.child_dev_num)
3068 3069
		return false;

3070 3071
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3072 3073 3074 3075 3076 3077 3078 3079

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

3080 3081 3082
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3083 3084
	struct intel_connector *intel_connector = to_intel_connector(connector);

3085
	intel_attach_force_audio_property(connector);
3086
	intel_attach_broadcast_rgb_property(connector);
3087
	intel_dp->color_range_auto = true;
3088 3089 3090

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3091 3092
		drm_object_attach_property(
			&connector->base,
3093
			connector->dev->mode_config.scaling_mode_property,
3094 3095
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3096
	}
3097 3098
}

3099 3100
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3101 3102
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3103 3104 3105 3106
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
	int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_control_reg = PCH_PP_CONTROL;
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
		pp_control_reg = PIPEA_PP_CONTROL;
		pp_on_reg = PIPEA_PP_ON_DELAYS;
		pp_off_reg = PIPEA_PP_OFF_DELAYS;
		pp_div_reg = PIPEA_PP_DIVISOR;
	}
3120 3121 3122

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3123 3124
	pp = ironlake_get_pp_control(intel_dp);
	I915_WRITE(pp_control_reg, pp);
3125

3126 3127 3128
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3149
	vbt = dev_priv->vbt.edp_pps;
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
		pp_on_reg = PIPEA_PP_ON_DELAYS;
		pp_off_reg = PIPEA_PP_OFF_DELAYS;
		pp_div_reg = PIPEA_PP_DIVISOR;
	}

3217
	/* And finally store the new values in the power sequencer. */
3218 3219 3220 3221
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3222 3223
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3224
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3225
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3226 3227 3228 3229
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3230 3231 3232 3233
	if (IS_VALLEYVIEW(dev)) {
		port_sel = I915_READ(pp_on_reg) & 0xc0000000;
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3234
			port_sel = PANEL_POWER_PORT_DP_A;
3235
		else
3236
			port_sel = PANEL_POWER_PORT_DP_D;
3237 3238
	}

3239 3240 3241 3242 3243
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3244 3245

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3246 3247 3248
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3249 3250
}

3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
				     struct intel_connector *intel_connector)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
	struct edp_power_seq power_seq = { 0 };
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

	if (!is_edp(intel_dp))
		return true;

	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);

	/* Cache DPCD and EDID for edp. */
	ironlake_edp_panel_vdd_on(intel_dp);
	has_dpcd = intel_dp_get_dpcd(intel_dp);
	ironlake_edp_panel_vdd_off(intel_dp, false);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);

	ironlake_edp_panel_vdd_on(intel_dp);
	edid = drm_get_edid(connector, &intel_dp->adapter);
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}

	ironlake_edp_panel_vdd_off(intel_dp, false);

	intel_panel_init(&intel_connector->panel, fixed_mode);
	intel_panel_setup_backlight(connector);

	return true;
}

3329
bool
3330 3331
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
3332
{
3333 3334 3335 3336
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3337
	struct drm_i915_private *dev_priv = dev->dev_private;
3338
	enum port port = intel_dig_port->port;
3339
	const char *name = NULL;
3340
	int type, error;
3341

3342 3343
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
3344
	intel_dp->attached_connector = intel_connector;
3345

3346
	type = DRM_MODE_CONNECTOR_DisplayPort;
3347 3348 3349 3350
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
3351 3352
	switch (port) {
	case PORT_A:
3353
		type = DRM_MODE_CONNECTOR_eDP;
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
		break;
	case PORT_C:
		if (IS_VALLEYVIEW(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	case PORT_D:
		if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
			type = DRM_MODE_CONNECTOR_eDP;
		break;
	default:	/* silence GCC warning */
		break;
3365 3366
	}

3367 3368 3369 3370 3371 3372 3373 3374
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

3375 3376 3377 3378
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

3379
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
3380 3381 3382 3383 3384
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

3385 3386
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
3387

3388
	intel_connector_attach_encoder(intel_connector, intel_encoder);
3389 3390
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
3391
	if (HAS_DDI(dev))
3392 3393 3394 3395
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
	intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
	if (HAS_DDI(dev)) {
		switch (intel_dig_port->port) {
		case PORT_A:
			intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
			break;
		case PORT_B:
			intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
			break;
		case PORT_C:
			intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
			break;
		case PORT_D:
			intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
			break;
		default:
			BUG();
		}
	}
3415

3416
	/* Set up the DDC bus. */
3417 3418
	switch (port) {
	case PORT_A:
3419
		intel_encoder->hpd_pin = HPD_PORT_A;
3420 3421 3422
		name = "DPDDC-A";
		break;
	case PORT_B:
3423
		intel_encoder->hpd_pin = HPD_PORT_B;
3424 3425 3426
		name = "DPDDC-B";
		break;
	case PORT_C:
3427
		intel_encoder->hpd_pin = HPD_PORT_C;
3428 3429 3430
		name = "DPDDC-C";
		break;
	case PORT_D:
3431
		intel_encoder->hpd_pin = HPD_PORT_D;
3432 3433 3434
		name = "DPDDC-D";
		break;
	default:
3435
		BUG();
3436 3437
	}

3438 3439 3440
	error = intel_dp_i2c_init(intel_dp, intel_connector, name);
	WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
	     error, port_name(port));
3441

R
Rodrigo Vivi 已提交
3442 3443
	intel_dp->psr_setup_done = false;

3444
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
3445 3446 3447 3448 3449 3450 3451
		i2c_del_adapter(&intel_dp->adapter);
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
			ironlake_panel_vdd_off_sync(intel_dp);
			mutex_unlock(&dev->mode_config.mutex);
		}
3452 3453
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
3454
		return false;
3455
	}
3456

3457 3458
	intel_dp_add_properties(intel_dp, connector);

3459 3460 3461 3462 3463 3464 3465 3466
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
3467 3468

	return true;
3469
}
3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
		return;

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
3494
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
3495

3496
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
3497 3498 3499 3500 3501
	intel_encoder->enable = intel_enable_dp;
	intel_encoder->pre_enable = intel_pre_enable_dp;
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
3502
	intel_encoder->get_config = intel_dp_get_config;
3503 3504
	if (IS_VALLEYVIEW(dev))
		intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
3505

3506
	intel_dig_port->port = port;
3507 3508
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
3509
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3510 3511 3512 3513
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

3514 3515 3516
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
3517
		kfree(intel_connector);
3518
	}
3519
}