i915_debugfs.c 133.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(info, &p);
52

53
	kernel_param_lock(THIS_MODULE);
54
	i915_params_dump(&i915_modparams, &p);
55 56
	kernel_param_unlock(THIS_MODULE);

57 58
	return 0;
}
59

60
static char get_active_flag(struct drm_i915_gem_object *obj)
61
{
62
	return i915_gem_object_is_active(obj) ? '*' : ' ';
63 64
}

65
static char get_pin_flag(struct drm_i915_gem_object *obj)
66
{
67
	return obj->pin_global ? 'p' : ' ';
68 69
}

70
static char get_tiling_flag(struct drm_i915_gem_object *obj)
71
{
72
	switch (i915_gem_object_get_tiling(obj)) {
73
	default:
74 75 76
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
77
	}
78 79
}

80
static char get_global_flag(struct drm_i915_gem_object *obj)
81
{
82
	return obj->userfault_count ? 'g' : ' ';
83 84
}

85
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
86
{
C
Chris Wilson 已提交
87
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
88 89
}

90 91 92 93 94
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

95 96
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
97 98 99 100 101 102
			size += vma->node.size;
	}

	return size;
}

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

133 134 135
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
136
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
137
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
138
	struct i915_vma *vma;
139
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
140 141
	int pin_count = 0;

142 143
	lockdep_assert_held(&obj->base.dev->struct_mutex);

144
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
145
		   &obj->base,
146
		   get_active_flag(obj),
147 148
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
149
		   get_global_flag(obj),
150
		   get_pin_mapped_flag(obj),
151
		   obj->base.size / 1024,
152
		   obj->base.read_domains,
153
		   obj->base.write_domain,
154
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
155 156
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
157 158
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
159
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
160
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
161
			pin_count++;
D
Dan Carpenter 已提交
162 163
	}
	seq_printf(m, " (pinned x %d)", pin_count);
164 165
	if (obj->pin_global)
		seq_printf(m, " (global)");
166
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
167 168 169
		if (!drm_mm_node_allocated(&vma->node))
			continue;

170
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
171
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
172 173
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
174 175 176 177 178 179 180 181
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
182 183
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
184 185 186 187
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
188 189 190 191 192 193 194 195
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
196 197 198 199 200 201 202
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
203 204 205 206
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
207
		seq_puts(m, ")");
B
Ben Widawsky 已提交
208
	}
209
	if (obj->stolen)
210
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
211

212
	engine = i915_gem_object_last_write_engine(obj);
213 214 215
	if (engine)
		seq_printf(m, " (%s)", engine->name);

216 217 218
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
219 220
}

221
static int obj_rank_by_stolen(const void *A, const void *B)
222
{
223 224 225 226
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
227

R
Rasmus Villemoes 已提交
228 229 230 231 232
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
233 234 235 236
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
237 238
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
239
	struct drm_i915_gem_object **objects;
240
	struct drm_i915_gem_object *obj;
241
	u64 total_obj_size, total_gtt_size;
242 243 244 245
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
246
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
247 248
	if (!objects)
		return -ENOMEM;
249 250 251

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
252
		goto out;
253 254

	total_obj_size = total_gtt_size = count = 0;
255 256 257

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
258 259 260
		if (count == total)
			break;

261 262 263
		if (obj->stolen == NULL)
			continue;

264
		objects[count++] = obj;
265
		total_obj_size += obj->base.size;
266
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
267

268
	}
269
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
270 271 272
		if (count == total)
			break;

273 274 275
		if (obj->stolen == NULL)
			continue;

276
		objects[count++] = obj;
277 278
		total_obj_size += obj->base.size;
	}
279
	spin_unlock(&dev_priv->mm.obj_lock);
280 281 282

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

283
	seq_puts(m, "Stolen:\n");
284
	for (n = 0; n < count; n++) {
285
		seq_puts(m, "   ");
286
		describe_obj(m, objects[n]);
287 288
		seq_putc(m, '\n');
	}
289
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
290
		   count, total_obj_size, total_gtt_size);
291 292 293

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
294
	kvfree(objects);
295
	return ret;
296 297
}

298
struct file_stats {
299
	struct drm_i915_file_private *file_priv;
300 301 302 303
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
304 305 306 307 308 309
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
310
	struct i915_vma *vma;
311

312 313
	lockdep_assert_held(&obj->base.dev->struct_mutex);

314 315
	stats->count++;
	stats->total += obj->base.size;
316 317
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
318 319 320
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

321 322 323
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
324

325
		if (i915_vma_is_ggtt(vma)) {
326 327 328
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
329

330
			if (ppgtt->base.file != stats->file_priv)
331 332
				continue;
		}
333

334
		if (i915_vma_is_active(vma))
335 336 337
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
338 339 340 341 342
	}

	return 0;
}

343 344
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
345
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
346 347 348 349 350 351 352 353 354
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
355 356 357 358 359 360

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
361
	struct intel_engine_cs *engine;
362
	enum intel_engine_id id;
363
	int j;
364 365 366

	memset(&stats, 0, sizeof(stats));

367
	for_each_engine(engine, dev_priv, id) {
368
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
369
			list_for_each_entry(obj,
370
					    &engine->batch_pool.cache_list[j],
371 372 373
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
374
	}
375

376
	print_file_stats(m, "[k]batch pool", stats);
377 378
}

379 380 381 382 383 384 385
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
386
			per_file_stats(0, ctx->engine[n].state->obj, data);
387
		if (ctx->engine[n].ring)
388
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
389 390 391 392 393 394 395 396
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
397
	struct drm_device *dev = &dev_priv->drm;
398 399 400 401 402
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

403
	mutex_lock(&dev->struct_mutex);
404 405 406
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

407
	list_for_each_entry(file, &dev->filelist, lhead) {
408 409 410
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
411
	mutex_unlock(&dev->struct_mutex);
412 413 414 415

	print_file_stats(m, "[k]contexts", stats);
}

416
static int i915_gem_object_info(struct seq_file *m, void *data)
417
{
418 419
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
420
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
421 422
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
423
	struct drm_i915_gem_object *obj;
424
	unsigned int page_sizes = 0;
425
	struct drm_file *file;
426
	char buf[80];
427 428 429 430 431 432
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

433
	seq_printf(m, "%u objects, %llu bytes\n",
434 435 436
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

437 438 439
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
440
	huge_size = huge_count = 0;
441 442 443

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
444 445 446
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
447
		if (obj->mm.madv == I915_MADV_DONTNEED) {
448 449 450 451
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
452
		if (obj->mm.mapping) {
453 454
			mapped_count++;
			mapped_size += obj->base.size;
455
		}
456 457 458 459 460 461

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
462
	}
463
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
464

465
	size = count = dpy_size = dpy_count = 0;
466
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
467 468 469
		size += obj->base.size;
		++count;

470
		if (obj->pin_global) {
471 472
			dpy_size += obj->base.size;
			++dpy_count;
473
		}
474

C
Chris Wilson 已提交
475
		if (obj->mm.madv == I915_MADV_DONTNEED) {
476 477 478
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
479

C
Chris Wilson 已提交
480
		if (obj->mm.mapping) {
481 482
			mapped_count++;
			mapped_size += obj->base.size;
483
		}
484 485 486 487 488 489

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
490
	}
491 492
	spin_unlock(&dev_priv->mm.obj_lock);

493 494
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
495
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
496
		   purgeable_count, purgeable_size);
497 498
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
499 500 501 502
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
503
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
504
		   dpy_count, dpy_size);
505

506 507
	seq_printf(m, "%llu [%pa] gtt total\n",
		   ggtt->base.total, &ggtt->mappable_end);
508 509 510
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
511

512 513
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
514 515 516
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
517
	print_context_stats(m, dev_priv);
518 519
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
520 521
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
522
		struct task_struct *task;
523

524 525
		mutex_lock(&dev->struct_mutex);

526
		memset(&stats, 0, sizeof(stats));
527
		stats.file_priv = file->driver_priv;
528
		spin_lock(&file->table_lock);
529
		idr_for_each(&file->object_idr, per_file_stats, &stats);
530
		spin_unlock(&file->table_lock);
531 532 533 534 535 536
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
537 538
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
539
						   client_link);
540
		rcu_read_lock();
541 542 543
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
544
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
545
		rcu_read_unlock();
546

547
		mutex_unlock(&dev->struct_mutex);
548
	}
549
	mutex_unlock(&dev->filelist_mutex);
550 551 552 553

	return 0;
}

554
static int i915_gem_gtt_info(struct seq_file *m, void *data)
555
{
556
	struct drm_info_node *node = m->private;
557 558
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
559
	struct drm_i915_gem_object **objects;
560
	struct drm_i915_gem_object *obj;
561
	u64 total_obj_size, total_gtt_size;
562
	unsigned long nobject, n;
563 564
	int count, ret;

565 566 567 568 569
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

570 571 572 573
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

574 575 576 577 578 579 580 581 582 583 584 585 586
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

587
		seq_puts(m, "   ");
588
		describe_obj(m, obj);
589
		seq_putc(m, '\n');
590
		total_obj_size += obj->base.size;
591
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
592 593 594 595
	}

	mutex_unlock(&dev->struct_mutex);

596
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
597
		   count, total_obj_size, total_gtt_size);
598
	kvfree(objects);
599 600 601 602

	return 0;
}

603 604
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
605 606
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
607
	struct drm_i915_gem_object *obj;
608
	struct intel_engine_cs *engine;
609
	enum intel_engine_id id;
610
	int total = 0;
611
	int ret, j;
612 613 614 615 616

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

617
	for_each_engine(engine, dev_priv, id) {
618
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
619 620 621 622
			int count;

			count = 0;
			list_for_each_entry(obj,
623
					    &engine->batch_pool.cache_list[j],
624 625 626
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
627
				   engine->name, j, count);
628 629

			list_for_each_entry(obj,
630
					    &engine->batch_pool.cache_list[j],
631 632 633 634 635 636 637
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
638
		}
639 640
	}

641
	seq_printf(m, "total: %d\n", total);
642 643 644 645 646 647

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

648 649
static int i915_interrupt_info(struct seq_file *m, void *data)
{
650
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
651
	struct intel_engine_cs *engine;
652
	enum intel_engine_id id;
653
	int i, pipe;
654

655
	intel_runtime_pm_get(dev_priv);
656

657
	if (IS_CHERRYVIEW(dev_priv)) {
658 659 660 661 662 663 664 665 666 667 668
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
669 670 671 672 673 674 675 676 677 678 679
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

680 681 682 683
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

684 685 686 687
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
688 689 690 691 692 693
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
694
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
711
	} else if (INTEL_GEN(dev_priv) >= 8) {
712 713 714 715 716 717 718 719 720 721 722 723
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

724
		for_each_pipe(dev_priv, pipe) {
725 726 727 728 729
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
730 731 732 733
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
734
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
735 736
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
737
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
738 739
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
740
			seq_printf(m, "Pipe %c IER:\t%08x\n",
741 742
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
743 744

			intel_display_power_put(dev_priv, power_domain);
745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
767
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
768 769 770 771 772 773 774 775
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
776 777 778 779 780 781 782 783 784 785 786
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
787 788 789
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
790 791
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

817
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
818 819 820 821 822 823
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
824
		for_each_pipe(dev_priv, pipe)
825 826 827
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
848 849
	if (INTEL_GEN(dev_priv) >= 6) {
		for_each_engine(engine, dev_priv, id) {
850 851
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
852
				   engine->name, I915_READ_IMR(engine));
853 854
		}
	}
855
	intel_runtime_pm_put(dev_priv);
856

857 858 859
	return 0;
}

860 861
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
862 863
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
864 865 866 867 868
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
869 870 871

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
872
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
873

C
Chris Wilson 已提交
874 875
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
876
		if (!vma)
877
			seq_puts(m, "unused");
878
		else
879
			describe_obj(m, vma->obj);
880
		seq_putc(m, '\n');
881 882
	}

883
	mutex_unlock(&dev->struct_mutex);
884 885 886
	return 0;
}

887
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
888 889
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
890
{
891 892 893 894
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
895

896 897
	if (!error)
		return 0;
898

899 900 901
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
902

903 904 905
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
906

907 908 909 910
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
911

912 913 914 915 916
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
917

918 919 920
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
921
	return 0;
922 923
}

924
static int i915_gpu_info_open(struct inode *inode, struct file *file)
925
{
926
	struct drm_i915_private *i915 = inode->i_private;
927
	struct i915_gpu_state *gpu;
928

929 930 931
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
932 933
	if (!gpu)
		return -ENOMEM;
934

935
	file->private_data = gpu;
936 937 938
	return 0;
}

939 940 941 942 943 944 945 946 947 948 949 950 951
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
952
{
953
	struct i915_gpu_state *error = filp->private_data;
954

955 956
	if (!error)
		return 0;
957

958 959
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
960

961 962
	return cnt;
}
963

964 965 966 967
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
968 969 970 971 972
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
973
	.read = gpu_state_read,
974 975
	.write = i915_error_state_write,
	.llseek = default_llseek,
976
	.release = gpu_state_release,
977
};
978 979
#endif

980 981 982
static int
i915_next_seqno_set(void *data, u64 val)
{
983 984
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
985 986 987 988 989 990
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

991
	ret = i915_gem_set_global_seqno(dev, val);
992 993
	mutex_unlock(&dev->struct_mutex);

994
	return ret;
995 996
}

997
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
998
			NULL, i915_next_seqno_set,
999
			"0x%llx\n");
1000

1001
static int i915_frequency_info(struct seq_file *m, void *unused)
1002
{
1003
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1004
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1005 1006 1007
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1008

1009
	if (IS_GEN5(dev_priv)) {
1010 1011 1012 1013 1014 1015 1016 1017 1018
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1019
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1020
		u32 rpmodectl, freq_sts;
1021

1022
		mutex_lock(&dev_priv->pcu_lock);
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1033 1034 1035 1036 1037 1038 1039 1040
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1041
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1042 1043

		seq_printf(m, "max GPU freq: %d MHz\n",
1044
			   intel_gpu_freq(dev_priv, rps->max_freq));
1045 1046

		seq_printf(m, "min GPU freq: %d MHz\n",
1047
			   intel_gpu_freq(dev_priv, rps->min_freq));
1048 1049

		seq_printf(m, "idle GPU freq: %d MHz\n",
1050
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1051 1052 1053

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1054
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1055
		mutex_unlock(&dev_priv->pcu_lock);
1056
	} else if (INTEL_GEN(dev_priv) >= 6) {
1057 1058 1059
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1060
		u32 rpmodectl, rpinclimit, rpdeclimit;
1061
		u32 rpstat, cagf, reqf;
1062 1063
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1064
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1065 1066
		int max_freq;

1067
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1068
		if (IS_GEN9_LP(dev_priv)) {
1069 1070 1071 1072 1073 1074 1075
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1076
		/* RPSTAT1 is in the GT power well */
1077
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1078

1079
		reqf = I915_READ(GEN6_RPNSWREQ);
1080
		if (INTEL_GEN(dev_priv) >= 9)
1081 1082 1083
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1084
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1085 1086 1087 1088
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1089
		reqf = intel_gpu_freq(dev_priv, reqf);
1090

1091 1092 1093 1094
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1095
		rpstat = I915_READ(GEN6_RPSTAT1);
1096 1097 1098 1099 1100 1101
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1102 1103
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1104

1105
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1106

1107
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1120 1121 1122 1123 1124 1125 1126
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1127
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1128
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1129
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1130
			   rps->pm_intrmsk_mbz);
1131 1132
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1133
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1134 1135 1136 1137
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1138 1139 1140 1141
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1142
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1143
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1144 1145 1146 1147 1148 1149
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1150
		seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
1151

1152 1153 1154 1155 1156 1157
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1158
		seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
1159

1160
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1161
			    rp_state_cap >> 16) & 0xff;
1162 1163
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1164
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1165
			   intel_gpu_freq(dev_priv, max_freq));
1166 1167

		max_freq = (rp_state_cap & 0xff00) >> 8;
1168 1169
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1170
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1171
			   intel_gpu_freq(dev_priv, max_freq));
1172

1173
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1174
			    rp_state_cap >> 0) & 0xff;
1175 1176
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1177
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1178
			   intel_gpu_freq(dev_priv, max_freq));
1179
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1180
			   intel_gpu_freq(dev_priv, rps->max_freq));
1181

1182
		seq_printf(m, "Current freq: %d MHz\n",
1183
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1184
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1185
		seq_printf(m, "Idle freq: %d MHz\n",
1186
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1187
		seq_printf(m, "Min freq: %d MHz\n",
1188
			   intel_gpu_freq(dev_priv, rps->min_freq));
1189
		seq_printf(m, "Boost freq: %d MHz\n",
1190
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1191
		seq_printf(m, "Max freq: %d MHz\n",
1192
			   intel_gpu_freq(dev_priv, rps->max_freq));
1193 1194
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1195
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1196
	} else {
1197
		seq_puts(m, "no P-state info available\n");
1198
	}
1199

1200
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1201 1202 1203
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1204 1205
	intel_runtime_pm_put(dev_priv);
	return ret;
1206 1207
}

1208 1209 1210 1211
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1212 1213 1214
	int slice;
	int subslice;

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1227 1228 1229 1230 1231 1232 1233
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1234 1235
}

1236 1237
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1238
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1239
	struct intel_engine_cs *engine;
1240 1241
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1242
	struct intel_instdone instdone;
1243
	enum intel_engine_id id;
1244

1245
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1246 1247 1248 1249 1250
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1251
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1252
		seq_puts(m, "Waiter holding struct mutex\n");
1253
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1254
		seq_puts(m, "struct_mutex blocked for reset\n");
1255

1256
	if (!i915_modparams.enable_hangcheck) {
1257
		seq_puts(m, "Hangcheck disabled\n");
1258 1259 1260
		return 0;
	}

1261 1262
	intel_runtime_pm_get(dev_priv);

1263
	for_each_engine(engine, dev_priv, id) {
1264
		acthd[id] = intel_engine_get_active_head(engine);
1265
		seqno[id] = intel_engine_get_seqno(engine);
1266 1267
	}

1268
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1269

1270 1271
	intel_runtime_pm_put(dev_priv);

1272 1273
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1274 1275
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1276 1277 1278 1279
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1280

1281 1282
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1283
	for_each_engine(engine, dev_priv, id) {
1284 1285 1286
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1287
		seq_printf(m, "%s:\n", engine->name);
1288
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1289
			   engine->hangcheck.seqno, seqno[id],
1290 1291
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1292
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1293 1294
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1295 1296 1297
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1298
		spin_lock_irq(&b->rb_lock);
1299
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1300
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1301 1302 1303 1304

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1305
		spin_unlock_irq(&b->rb_lock);
1306

1307
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1308
			   (long long)engine->hangcheck.acthd,
1309
			   (long long)acthd[id]);
1310 1311 1312 1313 1314
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1315

1316
		if (engine->id == RCS) {
1317
			seq_puts(m, "\tinstdone read =\n");
1318

1319
			i915_instdone_info(dev_priv, m, &instdone);
1320

1321
			seq_puts(m, "\tinstdone accu =\n");
1322

1323 1324
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1325
		}
1326 1327 1328 1329 1330
	}

	return 0;
}

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1348
static int ironlake_drpc_info(struct seq_file *m)
1349
{
1350
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1351 1352 1353 1354 1355 1356 1357
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1358
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1359 1360 1361 1362
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1363
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1364
	seq_printf(m, "SW control enabled: %s\n",
1365
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1366
	seq_printf(m, "Gated voltage change: %s\n",
1367
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1368 1369
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1370
	seq_printf(m, "Max P-state: P%d\n",
1371
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1372 1373 1374 1375
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1376
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1377
	seq_puts(m, "Current RS state: ");
1378 1379
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1380
		seq_puts(m, "on\n");
1381 1382
		break;
	case RSX_STATUS_RC1:
1383
		seq_puts(m, "RC1\n");
1384 1385
		break;
	case RSX_STATUS_RC1E:
1386
		seq_puts(m, "RC1E\n");
1387 1388
		break;
	case RSX_STATUS_RS1:
1389
		seq_puts(m, "RS1\n");
1390 1391
		break;
	case RSX_STATUS_RS2:
1392
		seq_puts(m, "RS2 (RC6)\n");
1393 1394
		break;
	case RSX_STATUS_RS3:
1395
		seq_puts(m, "RC3 (RC6+)\n");
1396 1397
		break;
	default:
1398
		seq_puts(m, "unknown\n");
1399 1400
		break;
	}
1401 1402 1403 1404

	return 0;
}

1405
static int i915_forcewake_domains(struct seq_file *m, void *data)
1406
{
1407
	struct drm_i915_private *i915 = node_to_i915(m->private);
1408
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1409
	unsigned int tmp;
1410

1411 1412 1413
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1414
	for_each_fw_domain(fw_domain, i915, tmp)
1415
		seq_printf(m, "%s.wake_count = %u\n",
1416
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1417
			   READ_ONCE(fw_domain->wake_count));
1418

1419 1420 1421
	return 0;
}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1433 1434
static int vlv_drpc_info(struct seq_file *m)
{
1435
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1436
	u32 rcctl1, pw_status;
1437

1438
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1439 1440 1441 1442 1443 1444
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1445
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1446
	seq_printf(m, "Media Power Well: %s\n",
1447
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1448

1449 1450
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1451

1452
	return i915_forcewake_domains(m, NULL);
1453 1454
}

1455 1456
static int gen6_drpc_info(struct seq_file *m)
{
1457
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1458
	u32 gt_core_status, rcctl1, rc6vids = 0;
1459
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1460
	unsigned forcewake_count;
1461
	int count = 0;
1462

1463
	forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
1464
	if (forcewake_count) {
1465 1466
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1467 1468 1469 1470 1471 1472 1473
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1474
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1475
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1476 1477

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1478
	if (INTEL_GEN(dev_priv) >= 9) {
1479 1480 1481
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1482

1483
	mutex_lock(&dev_priv->pcu_lock);
1484
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1485
	mutex_unlock(&dev_priv->pcu_lock);
1486

1487
	seq_printf(m, "RC1e Enabled: %s\n",
1488 1489 1490
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1491
	if (INTEL_GEN(dev_priv) >= 9) {
1492 1493 1494 1495 1496
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1497 1498 1499 1500
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1501
	seq_puts(m, "Current RC state: ");
1502 1503 1504
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1505
			seq_puts(m, "Core Power Down\n");
1506
		else
1507
			seq_puts(m, "on\n");
1508 1509
		break;
	case GEN6_RC3:
1510
		seq_puts(m, "RC3\n");
1511 1512
		break;
	case GEN6_RC6:
1513
		seq_puts(m, "RC6\n");
1514 1515
		break;
	case GEN6_RC7:
1516
		seq_puts(m, "RC7\n");
1517 1518
		break;
	default:
1519
		seq_puts(m, "Unknown\n");
1520 1521 1522 1523 1524
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1525
	if (INTEL_GEN(dev_priv) >= 9) {
1526 1527 1528 1529 1530 1531 1532
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1533 1534

	/* Not exactly sure what this is */
1535 1536 1537 1538 1539
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1540

B
Ben Widawsky 已提交
1541 1542 1543 1544 1545 1546
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1547
	return i915_forcewake_domains(m, NULL);
1548 1549 1550 1551
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1552
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1553 1554 1555
	int err;

	intel_runtime_pm_get(dev_priv);
1556

1557
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1558
		err = vlv_drpc_info(m);
1559
	else if (INTEL_GEN(dev_priv) >= 6)
1560
		err = gen6_drpc_info(m);
1561
	else
1562 1563 1564 1565 1566
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1567 1568
}

1569 1570
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1571
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1582 1583
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1584
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1585
	struct intel_fbc *fbc = &dev_priv->fbc;
1586

1587 1588
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1589

1590
	intel_runtime_pm_get(dev_priv);
1591
	mutex_lock(&fbc->lock);
1592

1593
	if (intel_fbc_is_active(dev_priv))
1594
		seq_puts(m, "FBC enabled\n");
1595
	else
1596 1597 1598 1599 1600 1601
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

	if (fbc->work.scheduled)
		seq_printf(m, "FBC worker scheduled on vblank %u, now %llu\n",
			   fbc->work.scheduled_vblank,
			   drm_crtc_vblank_count(&fbc->crtc->base));
1602

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1619
	}
1620

1621
	mutex_unlock(&fbc->lock);
1622 1623
	intel_runtime_pm_put(dev_priv);

1624 1625 1626
	return 0;
}

1627
static int i915_fbc_false_color_get(void *data, u64 *val)
1628
{
1629
	struct drm_i915_private *dev_priv = data;
1630

1631
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1632 1633 1634 1635 1636 1637 1638
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1639
static int i915_fbc_false_color_set(void *data, u64 val)
1640
{
1641
	struct drm_i915_private *dev_priv = data;
1642 1643
	u32 reg;

1644
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1645 1646
		return -ENODEV;

P
Paulo Zanoni 已提交
1647
	mutex_lock(&dev_priv->fbc.lock);
1648 1649 1650 1651 1652 1653 1654 1655

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1656
	mutex_unlock(&dev_priv->fbc.lock);
1657 1658 1659
	return 0;
}

1660 1661
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1662 1663
			"%llu\n");

1664 1665
static int i915_ips_status(struct seq_file *m, void *unused)
{
1666
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1667

1668 1669
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1670

1671 1672
	intel_runtime_pm_get(dev_priv);

1673
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1674
		   yesno(i915_modparams.enable_ips));
1675

1676
	if (INTEL_GEN(dev_priv) >= 8) {
1677 1678 1679 1680 1681 1682 1683
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1684

1685 1686
	intel_runtime_pm_put(dev_priv);

1687 1688 1689
	return 0;
}

1690 1691
static int i915_sr_status(struct seq_file *m, void *unused)
{
1692
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1693 1694
	bool sr_enabled = false;

1695
	intel_runtime_pm_get(dev_priv);
1696
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1697

1698 1699 1700
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1701
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1702
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1703
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1704
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1705
	else if (IS_I915GM(dev_priv))
1706
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1707
	else if (IS_PINEVIEW(dev_priv))
1708
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1709
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1710
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1711

1712
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1713 1714
	intel_runtime_pm_put(dev_priv);

1715
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1716 1717 1718 1719

	return 0;
}

1720 1721
static int i915_emon_status(struct seq_file *m, void *unused)
{
1722 1723
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1724
	unsigned long temp, chipset, gfx;
1725 1726
	int ret;

1727
	if (!IS_GEN5(dev_priv))
1728 1729
		return -ENODEV;

1730 1731 1732
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1733 1734 1735 1736

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1737
	mutex_unlock(&dev->struct_mutex);
1738 1739 1740 1741 1742 1743 1744 1745 1746

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1747 1748
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1749
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1750
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1751
	int ret = 0;
1752
	int gpu_freq, ia_freq;
1753
	unsigned int max_gpu_freq, min_gpu_freq;
1754

1755 1756
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1757

1758 1759
	intel_runtime_pm_get(dev_priv);

1760
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1761
	if (ret)
1762
		goto out;
1763

1764
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1765
		/* Convert GT frequency to 50 HZ units */
1766 1767
		min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
1768
	} else {
1769 1770
		min_gpu_freq = rps->min_freq_softlimit;
		max_gpu_freq = rps->max_freq_softlimit;
1771 1772
	}

1773
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1774

1775
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1776 1777 1778 1779
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1780
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1781
			   intel_gpu_freq(dev_priv, (gpu_freq *
1782 1783
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1784
						      GEN9_FREQ_SCALER : 1))),
1785 1786
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1787 1788
	}

1789
	mutex_unlock(&dev_priv->pcu_lock);
1790

1791 1792 1793
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1794 1795
}

1796 1797
static int i915_opregion(struct seq_file *m, void *unused)
{
1798 1799
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1800 1801 1802 1803 1804
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1805
		goto out;
1806

1807 1808
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1809 1810 1811

	mutex_unlock(&dev->struct_mutex);

1812
out:
1813 1814 1815
	return 0;
}

1816 1817
static int i915_vbt(struct seq_file *m, void *unused)
{
1818
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1819 1820 1821 1822 1823 1824 1825

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1826 1827
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1828 1829
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1830
	struct intel_framebuffer *fbdev_fb = NULL;
1831
	struct drm_framebuffer *drm_fb;
1832 1833 1834 1835 1836
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1837

1838
#ifdef CONFIG_DRM_FBDEV_EMULATION
1839
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1840
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1841 1842 1843 1844

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1845
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1846
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1847
			   fbdev_fb->base.modifier,
1848 1849 1850 1851
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1852
#endif
1853

1854
	mutex_lock(&dev->mode_config.fb_lock);
1855
	drm_for_each_fb(drm_fb, dev) {
1856 1857
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1858 1859
			continue;

1860
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1861 1862
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1863
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1864
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1865
			   fb->base.modifier,
1866
			   drm_framebuffer_read_refcount(&fb->base));
1867
		describe_obj(m, fb->obj);
1868
		seq_putc(m, '\n');
1869
	}
1870
	mutex_unlock(&dev->mode_config.fb_lock);
1871
	mutex_unlock(&dev->struct_mutex);
1872 1873 1874 1875

	return 0;
}

1876
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1877
{
1878 1879
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1880 1881
}

1882 1883
static int i915_context_status(struct seq_file *m, void *unused)
{
1884 1885
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1886
	struct intel_engine_cs *engine;
1887
	struct i915_gem_context *ctx;
1888
	enum intel_engine_id id;
1889
	int ret;
1890

1891
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1892 1893 1894
	if (ret)
		return ret;

1895
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1896
		seq_printf(m, "HW context %u ", ctx->hw_id);
1897
		if (ctx->pid) {
1898 1899
			struct task_struct *task;

1900
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1901 1902 1903 1904 1905
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1906 1907
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1908 1909 1910 1911
		} else {
			seq_puts(m, "(kernel) ");
		}

1912 1913
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1914

1915
		for_each_engine(engine, dev_priv, id) {
1916 1917 1918 1919
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1920
				describe_obj(m, ce->state->obj);
1921
			if (ce->ring)
1922
				describe_ctx_ring(m, ce->ring);
1923 1924
			seq_putc(m, '\n');
		}
1925 1926

		seq_putc(m, '\n');
1927 1928
	}

1929
	mutex_unlock(&dev->struct_mutex);
1930 1931 1932 1933

	return 0;
}

1934 1935
static const char *swizzle_string(unsigned swizzle)
{
1936
	switch (swizzle) {
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1952
		return "unknown";
1953 1954 1955 1956 1957 1958 1959
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1960
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1961

1962
	intel_runtime_pm_get(dev_priv);
1963 1964 1965 1966 1967 1968

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1969
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
1970 1971
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
1972 1973
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
1974 1975 1976 1977
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1978
	} else if (INTEL_GEN(dev_priv) >= 6) {
1979 1980 1981 1982 1983 1984 1985 1986
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
1987
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1988 1989 1990 1991 1992
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1993 1994
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1995
	}
1996 1997 1998 1999

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2000
	intel_runtime_pm_put(dev_priv);
2001 2002 2003 2004

	return 0;
}

B
Ben Widawsky 已提交
2005 2006
static int per_file_ctx(int id, void *ptr, void *data)
{
2007
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2008
	struct seq_file *m = data;
2009 2010 2011 2012 2013 2014 2015
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2016

2017 2018 2019
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2020
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2021 2022 2023 2024 2025
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2026 2027
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2028
{
B
Ben Widawsky 已提交
2029
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2030 2031
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2032
	int i;
D
Daniel Vetter 已提交
2033

B
Ben Widawsky 已提交
2034 2035 2036
	if (!ppgtt)
		return;

2037
	for_each_engine(engine, dev_priv, id) {
2038
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2039
		for (i = 0; i < 4; i++) {
2040
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2041
			pdp <<= 32;
2042
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2043
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2044 2045 2046 2047
		}
	}
}

2048 2049
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2050
{
2051
	struct intel_engine_cs *engine;
2052
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2053

2054
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2055 2056
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2057
	for_each_engine(engine, dev_priv, id) {
2058
		seq_printf(m, "%s\n", engine->name);
2059
		if (IS_GEN7(dev_priv))
2060 2061 2062 2063 2064 2065 2066 2067
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2068 2069 2070 2071
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2072
		seq_puts(m, "aliasing PPGTT:\n");
2073
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2074

B
Ben Widawsky 已提交
2075
		ppgtt->debug_dump(ppgtt, m);
2076
	}
B
Ben Widawsky 已提交
2077

D
Daniel Vetter 已提交
2078
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2079 2080 2081 2082
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2083 2084
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2085
	struct drm_file *file;
2086
	int ret;
B
Ben Widawsky 已提交
2087

2088 2089
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2090
	if (ret)
2091 2092
		goto out_unlock;

2093
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2094

2095 2096 2097 2098
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2099

2100 2101
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2102
		struct task_struct *task;
2103

2104
		task = get_pid_task(file->pid, PIDTYPE_PID);
2105 2106
		if (!task) {
			ret = -ESRCH;
2107
			goto out_rpm;
2108
		}
2109 2110
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2111 2112 2113 2114
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2115
out_rpm:
2116
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2117
	mutex_unlock(&dev->struct_mutex);
2118 2119
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2120
	return ret;
D
Daniel Vetter 已提交
2121 2122
}

2123 2124
static int count_irq_waiters(struct drm_i915_private *i915)
{
2125
	struct intel_engine_cs *engine;
2126
	enum intel_engine_id id;
2127 2128
	int count = 0;

2129
	for_each_engine(engine, i915, id)
2130
		count += intel_engine_has_waiter(engine);
2131 2132 2133 2134

	return count;
}

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2149 2150
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2151 2152
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2153
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2154 2155
	struct drm_file *file;

2156
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2157 2158
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2159
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2160
	seq_printf(m, "Boosts outstanding? %d\n",
2161
		   atomic_read(&rps->num_waiters));
2162
	seq_printf(m, "Frequency requested %d\n",
2163
		   intel_gpu_freq(dev_priv, rps->cur_freq));
2164
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2165 2166 2167 2168
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2169
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2170 2171 2172
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2173 2174

	mutex_lock(&dev->filelist_mutex);
2175 2176 2177 2178 2179 2180
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2181
		seq_printf(m, "%s [%d]: %d boosts\n",
2182 2183
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2184
			   atomic_read(&file_priv->rps_client.boosts));
2185 2186
		rcu_read_unlock();
	}
2187
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2188
		   atomic_read(&rps->boosts));
2189
	mutex_unlock(&dev->filelist_mutex);
2190

2191
	if (INTEL_GEN(dev_priv) >= 6 &&
2192
	    rps->enabled &&
2193
	    dev_priv->gt.active_requests) {
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2205
			   rps_power_to_str(rps->power));
2206
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2207
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2208
			   rps->up_threshold);
2209
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2210
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2211
			   rps->down_threshold);
2212 2213 2214 2215
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2216
	return 0;
2217 2218
}

2219 2220
static int i915_llc(struct seq_file *m, void *data)
{
2221
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2222
	const bool edram = INTEL_GEN(dev_priv) > 8;
2223

2224
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2225 2226
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2227 2228 2229 2230

	return 0;
}

2231 2232 2233
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2234
	struct drm_printer p;
2235

2236 2237
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2238

2239 2240
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2241

2242
	intel_runtime_pm_get(dev_priv);
2243
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2244
	intel_runtime_pm_put(dev_priv);
2245 2246 2247 2248

	return 0;
}

2249 2250
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2251
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2252
	struct drm_printer p;
2253 2254
	u32 tmp, i;

2255 2256
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2257

2258 2259
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2260

2261 2262
	intel_runtime_pm_get(dev_priv);

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2276 2277
	intel_runtime_pm_put(dev_priv);

2278 2279 2280
	return 0;
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2307 2308
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2309
				 struct intel_guc_client *client)
2310
{
2311
	struct intel_engine_cs *engine;
2312
	enum intel_engine_id id;
2313 2314
	uint64_t tot = 0;

2315 2316
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2317 2318
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2319

2320
	for_each_engine(engine, dev_priv, id) {
2321 2322
		u64 submissions = client->submissions[id];
		tot += submissions;
2323
		seq_printf(m, "\tSubmissions: %llu %s\n",
2324
				submissions, engine->name);
2325 2326 2327 2328
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2329 2330 2331 2332 2333
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2334 2335 2336 2337 2338
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;

	GEM_BUG_ON(!guc->execbuf_client);
	GEM_BUG_ON(!guc->preempt_client);
2339

2340
	seq_printf(m, "Doorbell map:\n");
2341
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2342
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2343

2344 2345
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2346 2347
	seq_printf(m, "\nGuC preempt client @ %p:\n", guc->preempt_client);
	i915_guc_client_info(m, dev_priv, guc->preempt_client);
2348

2349 2350
	i915_guc_log_info(m, dev_priv);

2351 2352 2353 2354 2355
	/* Add more as required ... */

	return 0;
}

2356
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2357
{
2358
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2359 2360
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2361
	struct intel_guc_client *client = guc->execbuf_client;
2362 2363
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2364

2365 2366
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2367

2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2387
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2410 2411
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2412 2413 2414 2415 2416 2417
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2418

2419 2420 2421
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2422 2423 2424 2425
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2426

2427 2428
	if (!obj)
		return 0;
A
Alex Dai 已提交
2429

2430 2431 2432 2433 2434
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2435 2436
	}

2437 2438 2439 2440 2441
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2442 2443
	seq_putc(m, '\n');

2444 2445
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2446 2447 2448
	return 0;
}

2449 2450
static int i915_guc_log_control_get(void *data, u64 *val)
{
2451
	struct drm_i915_private *dev_priv = data;
2452

2453 2454 2455
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2456 2457 2458
	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2459
	*val = i915_modparams.guc_log_level;
2460 2461 2462 2463 2464 2465

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2466
	struct drm_i915_private *dev_priv = data;
2467 2468
	int ret;

2469 2470 2471
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2472 2473 2474
	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2475
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
2476 2477 2478 2479 2480 2481 2482
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

2483
	mutex_unlock(&dev_priv->drm.struct_mutex);
2484 2485 2486 2487 2488 2489 2490
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2514 2515
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2516
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2517
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2518 2519
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2520
	bool enabled = false;
2521

2522 2523
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2524

2525 2526
	intel_runtime_pm_get(dev_priv);

2527
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2528 2529
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2530
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2531
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2532 2533 2534 2535
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2536

2537 2538 2539 2540 2541 2542
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2543
		for_each_pipe(dev_priv, pipe) {
2544 2545 2546 2547 2548 2549 2550 2551 2552
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2553 2554 2555 2556 2557
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2558 2559

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2560 2561
		}
	}
2562 2563 2564 2565

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2566 2567
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2568
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2569 2570 2571 2572 2573 2574
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2575

2576 2577 2578 2579
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2580
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2581
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2582
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2583 2584 2585

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2586
	if (dev_priv->psr.psr2_support) {
2587 2588 2589 2590
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2591
	}
2592
	mutex_unlock(&dev_priv->psr.lock);
2593

2594
	intel_runtime_pm_put(dev_priv);
2595 2596 2597
	return 0;
}

2598 2599
static int i915_sink_crc(struct seq_file *m, void *data)
{
2600 2601
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2602
	struct intel_connector *connector;
2603
	struct drm_connector_list_iter conn_iter;
2604
	struct intel_dp *intel_dp = NULL;
2605
	struct drm_modeset_acquire_ctx ctx;
2606 2607 2608
	int ret;
	u8 crc[6];

2609 2610
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

2611
	drm_connector_list_iter_begin(dev, &conn_iter);
2612

2613
	for_each_intel_connector_iter(connector, &conn_iter) {
2614
		struct drm_crtc *crtc;
2615
		struct drm_connector_state *state;
2616
		struct intel_crtc_state *crtc_state;
2617

2618
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2619 2620
			continue;

2621 2622 2623 2624 2625 2626 2627
retry:
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
		if (ret)
			goto err;

		state = connector->base.state;
		if (!state->best_encoder)
2628 2629
			continue;

2630 2631 2632 2633 2634
		crtc = state->crtc;
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret)
			goto err;

2635 2636
		crtc_state = to_intel_crtc_state(crtc->state);
		if (!crtc_state->base.active)
2637 2638
			continue;

2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
		/*
		 * We need to wait for all crtc updates to complete, to make
		 * sure any pending modesets and plane updates are completed.
		 */
		if (crtc_state->base.commit) {
			ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);

			if (ret)
				goto err;
		}

2650
		intel_dp = enc_to_intel_dp(state->best_encoder);
2651

2652
		ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
2653
		if (ret)
2654
			goto err;
2655 2656 2657 2658 2659

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
2660 2661 2662 2663 2664 2665 2666 2667

err:
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret)
				goto retry;
		}
		goto out;
2668 2669 2670
	}
	ret = -ENODEV;
out:
2671
	drm_connector_list_iter_end(&conn_iter);
2672 2673 2674
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2675 2676 2677
	return ret;
}

2678 2679
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2680
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2681
	unsigned long long power;
2682 2683
	u32 units;

2684
	if (INTEL_GEN(dev_priv) < 6)
2685 2686
		return -ENODEV;

2687 2688
	intel_runtime_pm_get(dev_priv);

2689 2690 2691 2692 2693 2694
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2695
	power = I915_READ(MCH_SECP_NRG_STTS);
2696
	power = (1000000 * power) >> units; /* convert to uJ */
2697

2698 2699
	intel_runtime_pm_put(dev_priv);

2700
	seq_printf(m, "%llu", power);
2701 2702 2703 2704

	return 0;
}

2705
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2706
{
2707
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2708
	struct pci_dev *pdev = dev_priv->drm.pdev;
2709

2710 2711
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2712

2713
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2714
	seq_printf(m, "IRQs disabled: %s\n",
2715
		   yesno(!intel_irqs_enabled(dev_priv)));
2716
#ifdef CONFIG_PM
2717
	seq_printf(m, "Usage count: %d\n",
2718
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2719 2720 2721
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2722
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2723 2724
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2725

2726 2727 2728
	return 0;
}

2729 2730
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2731
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2746
		for_each_power_domain(power_domain, power_well->domains)
2747
			seq_printf(m, "  %-23s %d\n",
2748
				 intel_display_power_domain_str(power_domain),
2749 2750 2751 2752 2753 2754 2755 2756
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2757 2758
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2759
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2760 2761
	struct intel_csr *csr;

2762 2763
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2764 2765 2766

	csr = &dev_priv->csr;

2767 2768
	intel_runtime_pm_get(dev_priv);

2769 2770 2771 2772
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2773
		goto out;
2774 2775 2776 2777

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2778 2779
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2780 2781 2782 2783
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2784
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2785 2786
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2787 2788
	}

2789 2790 2791 2792 2793
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2794 2795
	intel_runtime_pm_put(dev_priv);

2796 2797 2798
	return 0;
}

2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2821 2822
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2823 2824 2825 2826 2827 2828
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2829
		   encoder->base.id, encoder->name);
2830 2831 2832 2833
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2834
			   connector->name,
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2848 2849
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2850 2851
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2852 2853
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2854

2855
	if (fb)
2856
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2857 2858
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2859 2860
	else
		seq_puts(m, "\tprimary plane disabled\n");
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2880
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2881
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2882
		intel_panel_info(m, &intel_connector->panel);
2883 2884 2885

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2886 2887
}

L
Libin Yang 已提交
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2902 2903 2904 2905 2906 2907
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2908
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2922
	struct drm_display_mode *mode;
2923 2924

	seq_printf(m, "connector %d: type %s, status: %s\n",
2925
		   connector->base.id, connector->name,
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2937

2938
	if (!intel_encoder)
2939 2940 2941 2942 2943
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2944 2945 2946 2947
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2948 2949 2950
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2951
			intel_lvds_info(m, intel_connector);
2952 2953 2954
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2955
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2956 2957 2958 2959
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2960
	}
2961

2962 2963 2964
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2965 2966
}

2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
2989
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2990 2991 2992 2993
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
2994 2995 2996 2997 2998 2999
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3000 3001 3002 3003 3004 3005 3006
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3007 3008
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3009 3010 3011 3012 3013
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3014
		struct drm_format_name_buf format_name;
3015 3016 3017 3018 3019 3020 3021 3022

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3023
		if (state->fb) {
V
Ville Syrjälä 已提交
3024 3025
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3026
		} else {
3027
			sprintf(format_name.str, "N/A");
3028 3029
		}

3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3043
			   format_name.str,
3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3063
		for (i = 0; i < num_scalers; i++) {
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3076 3077
static int i915_display_info(struct seq_file *m, void *unused)
{
3078 3079
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3080
	struct intel_crtc *crtc;
3081
	struct drm_connector *connector;
3082
	struct drm_connector_list_iter conn_iter;
3083

3084
	intel_runtime_pm_get(dev_priv);
3085 3086
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3087
	for_each_intel_crtc(dev, crtc) {
3088
		struct intel_crtc_state *pipe_config;
3089

3090
		drm_modeset_lock(&crtc->base.mutex, NULL);
3091 3092
		pipe_config = to_intel_crtc_state(crtc->base.state);

3093
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3094
			   crtc->base.base.id, pipe_name(crtc->pipe),
3095
			   yesno(pipe_config->base.active),
3096 3097 3098
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3099
		if (pipe_config->base.active) {
3100 3101 3102
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3103 3104
			intel_crtc_info(m, crtc);

3105 3106 3107 3108 3109 3110 3111
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3112 3113
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3114
		}
3115 3116 3117 3118

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3119
		drm_modeset_unlock(&crtc->base.mutex);
3120 3121 3122 3123 3124
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3125 3126 3127
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3128
		intel_connector_info(m, connector);
3129 3130 3131
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3132
	intel_runtime_pm_put(dev_priv);
3133 3134 3135 3136

	return 0;
}

3137 3138 3139 3140
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3141
	enum intel_engine_id id;
3142
	struct drm_printer p;
3143

3144 3145
	intel_runtime_pm_get(dev_priv);

3146 3147 3148 3149
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3150 3151
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
		   dev_priv->info.cs_timestamp_frequency_khz);
3152

3153 3154
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3155
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3156

3157 3158
	intel_runtime_pm_put(dev_priv);

3159 3160 3161
	return 0;
}

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3172 3173
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3174 3175
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3176 3177 3178 3179 3180 3181 3182
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3183
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3184
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3185
		seq_printf(m, " tracked hardware state:\n");
3186
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3187
		seq_printf(m, " dpll_md: 0x%08x\n",
3188 3189 3190 3191
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3192 3193 3194 3195 3196 3197
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3198
static int i915_wa_registers(struct seq_file *m, void *unused)
3199 3200 3201
{
	int i;
	int ret;
3202
	struct intel_engine_cs *engine;
3203 3204
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3205
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3206
	enum intel_engine_id id;
3207 3208 3209 3210 3211 3212 3213

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3214
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3215
	for_each_engine(engine, dev_priv, id)
3216
		seq_printf(m, "HW whitelist count for %s: %d\n",
3217
			   engine->name, workarounds->hw_whitelist_count[id]);
3218
	for (i = 0; i < workarounds->count; ++i) {
3219 3220
		i915_reg_t addr;
		u32 mask, value, read;
3221
		bool ok;
3222

3223 3224 3225
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3226 3227 3228
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3229
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3230 3231 3232 3233 3234 3235 3236 3237
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3289 3290
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3291 3292
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3293 3294 3295 3296 3297
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3298
	if (INTEL_GEN(dev_priv) < 9)
3299
		return -ENODEV;
3300

3301 3302 3303 3304 3305 3306 3307 3308 3309
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3310
		for_each_universal_plane(dev_priv, pipe, plane) {
3311 3312 3313 3314 3315 3316
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3317
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3318 3319 3320 3321 3322 3323 3324 3325 3326
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3327
static void drrs_status_per_crtc(struct seq_file *m,
3328 3329
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3330
{
3331
	struct drm_i915_private *dev_priv = to_i915(dev);
3332 3333
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3334
	struct drm_connector *connector;
3335
	struct drm_connector_list_iter conn_iter;
3336

3337 3338
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3339 3340 3341 3342
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3343
	}
3344
	drm_connector_list_iter_end(&conn_iter);
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3357
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3358 3359 3360 3361 3362 3363 3364 3365
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3366 3367 3368 3369
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3404 3405
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3406 3407 3408
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3409
	drm_modeset_lock_all(dev);
3410
	for_each_intel_crtc(dev, intel_crtc) {
3411
		if (intel_crtc->base.state->active) {
3412 3413 3414 3415 3416 3417
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3418
	drm_modeset_unlock_all(dev);
3419 3420 3421 3422 3423 3424 3425

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3426 3427
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3428 3429
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3430 3431
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3432
	struct drm_connector *connector;
3433
	struct drm_connector_list_iter conn_iter;
3434

3435 3436
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3437
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3438
			continue;
3439 3440 3441 3442 3443 3444

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3445 3446
		if (!intel_dig_port->dp.can_mst)
			continue;
3447

3448
		seq_printf(m, "MST Source Port %c\n",
3449
			   port_name(intel_dig_port->base.port));
3450 3451
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3452 3453
	drm_connector_list_iter_end(&conn_iter);

3454 3455 3456
	return 0;
}

3457
static ssize_t i915_displayport_test_active_write(struct file *file,
3458 3459
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3460 3461 3462 3463 3464
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3465
	struct drm_connector_list_iter conn_iter;
3466 3467 3468
	struct intel_dp *intel_dp;
	int val = 0;

3469
	dev = ((struct seq_file *)file->private_data)->private;
3470 3471 3472 3473

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3474 3475 3476
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3477 3478 3479

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3480 3481
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3482 3483
		struct intel_encoder *encoder;

3484 3485 3486 3487
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3488 3489 3490 3491 3492 3493
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3494 3495
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3496
				break;
3497 3498 3499 3500 3501
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3502
				intel_dp->compliance.test_active = 1;
3503
			else
3504
				intel_dp->compliance.test_active = 0;
3505 3506
		}
	}
3507
	drm_connector_list_iter_end(&conn_iter);
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3520
	struct drm_connector_list_iter conn_iter;
3521 3522
	struct intel_dp *intel_dp;

3523 3524
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3525 3526
		struct intel_encoder *encoder;

3527 3528 3529 3530
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3531 3532 3533 3534 3535 3536
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3537
			if (intel_dp->compliance.test_active)
3538 3539 3540 3541 3542 3543
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3544
	drm_connector_list_iter_end(&conn_iter);
3545 3546 3547 3548 3549

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3550
					     struct file *file)
3551
{
3552
	struct drm_i915_private *dev_priv = inode->i_private;
3553

3554 3555
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3571
	struct drm_connector_list_iter conn_iter;
3572 3573
	struct intel_dp *intel_dp;

3574 3575
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3576 3577
		struct intel_encoder *encoder;

3578 3579 3580 3581
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3582 3583 3584 3585 3586 3587
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3588 3589 3590 3591
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3592 3593 3594 3595 3596 3597 3598 3599 3600
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3601 3602 3603
		} else
			seq_puts(m, "0");
	}
3604
	drm_connector_list_iter_end(&conn_iter);
3605 3606 3607 3608

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3609
					   struct file *file)
3610
{
3611
	struct drm_i915_private *dev_priv = inode->i_private;
3612

3613 3614
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3629
	struct drm_connector_list_iter conn_iter;
3630 3631
	struct intel_dp *intel_dp;

3632 3633
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3634 3635
		struct intel_encoder *encoder;

3636 3637 3638 3639
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3640 3641 3642 3643 3644 3645
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3646
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3647 3648 3649
		} else
			seq_puts(m, "0");
	}
3650
	drm_connector_list_iter_end(&conn_iter);
3651 3652 3653 3654 3655 3656 3657

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3658
	struct drm_i915_private *dev_priv = inode->i_private;
3659

3660 3661
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3662 3663 3664 3665 3666 3667 3668 3669 3670 3671
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3672
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3673
{
3674 3675
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3676
	int level;
3677 3678
	int num_levels;

3679
	if (IS_CHERRYVIEW(dev_priv))
3680
		num_levels = 3;
3681
	else if (IS_VALLEYVIEW(dev_priv))
3682
		num_levels = 1;
3683 3684
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3685
	else
3686
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3687 3688 3689 3690 3691 3692

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3693 3694
		/*
		 * - WM1+ latency values in 0.5us units
3695
		 * - latencies are in us on gen9/vlv/chv
3696
		 */
3697 3698 3699 3700
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3701 3702
			latency *= 10;
		else if (level > 0)
3703 3704 3705
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3706
			   level, wm[level], latency / 10, latency % 10);
3707 3708 3709 3710 3711 3712 3713
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3714
	struct drm_i915_private *dev_priv = m->private;
3715 3716
	const uint16_t *latencies;

3717
	if (INTEL_GEN(dev_priv) >= 9)
3718 3719
		latencies = dev_priv->wm.skl_latency;
	else
3720
		latencies = dev_priv->wm.pri_latency;
3721

3722
	wm_latency_show(m, latencies);
3723 3724 3725 3726 3727 3728

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3729
	struct drm_i915_private *dev_priv = m->private;
3730 3731
	const uint16_t *latencies;

3732
	if (INTEL_GEN(dev_priv) >= 9)
3733 3734
		latencies = dev_priv->wm.skl_latency;
	else
3735
		latencies = dev_priv->wm.spr_latency;
3736

3737
	wm_latency_show(m, latencies);
3738 3739 3740 3741 3742 3743

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3744
	struct drm_i915_private *dev_priv = m->private;
3745 3746
	const uint16_t *latencies;

3747
	if (INTEL_GEN(dev_priv) >= 9)
3748 3749
		latencies = dev_priv->wm.skl_latency;
	else
3750
		latencies = dev_priv->wm.cur_latency;
3751

3752
	wm_latency_show(m, latencies);
3753 3754 3755 3756 3757 3758

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3759
	struct drm_i915_private *dev_priv = inode->i_private;
3760

3761
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3762 3763
		return -ENODEV;

3764
	return single_open(file, pri_wm_latency_show, dev_priv);
3765 3766 3767 3768
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3769
	struct drm_i915_private *dev_priv = inode->i_private;
3770

3771
	if (HAS_GMCH_DISPLAY(dev_priv))
3772 3773
		return -ENODEV;

3774
	return single_open(file, spr_wm_latency_show, dev_priv);
3775 3776 3777 3778
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3779
	struct drm_i915_private *dev_priv = inode->i_private;
3780

3781
	if (HAS_GMCH_DISPLAY(dev_priv))
3782 3783
		return -ENODEV;

3784
	return single_open(file, cur_wm_latency_show, dev_priv);
3785 3786 3787
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3788
				size_t len, loff_t *offp, uint16_t wm[8])
3789 3790
{
	struct seq_file *m = file->private_data;
3791 3792
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3793
	uint16_t new[8] = { 0 };
3794
	int num_levels;
3795 3796 3797 3798
	int level;
	int ret;
	char tmp[32];

3799
	if (IS_CHERRYVIEW(dev_priv))
3800
		num_levels = 3;
3801
	else if (IS_VALLEYVIEW(dev_priv))
3802
		num_levels = 1;
3803 3804
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3805
	else
3806
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3807

3808 3809 3810 3811 3812 3813 3814 3815
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3816 3817 3818
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3837
	struct drm_i915_private *dev_priv = m->private;
3838
	uint16_t *latencies;
3839

3840
	if (INTEL_GEN(dev_priv) >= 9)
3841 3842
		latencies = dev_priv->wm.skl_latency;
	else
3843
		latencies = dev_priv->wm.pri_latency;
3844 3845

	return wm_latency_write(file, ubuf, len, offp, latencies);
3846 3847 3848 3849 3850 3851
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3852
	struct drm_i915_private *dev_priv = m->private;
3853
	uint16_t *latencies;
3854

3855
	if (INTEL_GEN(dev_priv) >= 9)
3856 3857
		latencies = dev_priv->wm.skl_latency;
	else
3858
		latencies = dev_priv->wm.spr_latency;
3859 3860

	return wm_latency_write(file, ubuf, len, offp, latencies);
3861 3862 3863 3864 3865 3866
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3867
	struct drm_i915_private *dev_priv = m->private;
3868 3869
	uint16_t *latencies;

3870
	if (INTEL_GEN(dev_priv) >= 9)
3871 3872
		latencies = dev_priv->wm.skl_latency;
	else
3873
		latencies = dev_priv->wm.cur_latency;
3874

3875
	return wm_latency_write(file, ubuf, len, offp, latencies);
3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3905 3906
static int
i915_wedged_get(void *data, u64 *val)
3907
{
3908
	struct drm_i915_private *dev_priv = data;
3909

3910
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3911

3912
	return 0;
3913 3914
}

3915 3916
static int
i915_wedged_set(void *data, u64 val)
3917
{
3918 3919 3920
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3921

3922 3923 3924 3925 3926 3927 3928 3929
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

3930
	if (i915_reset_backoff(&i915->gpu_error))
3931 3932
		return -EAGAIN;

3933 3934 3935 3936 3937 3938
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

	i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3939

3940
	wait_on_bit(&i915->gpu_error.flags,
3941 3942 3943
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

3944
	return 0;
3945 3946
}

3947 3948
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3949
			"%llu\n");
3950

3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
3972
	drain_delayed_work(&i915->gt.idle_work);
3973 3974 3975 3976 3977 3978 3979 3980

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

3981 3982 3983
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
3984
	struct drm_i915_private *dev_priv = data;
3985 3986 3987 3988 3989 3990 3991 3992

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
3993
	struct drm_i915_private *i915 = data;
3994

3995
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
3996 3997 3998 3999 4000 4001 4002 4003 4004
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4005
	struct drm_i915_private *dev_priv = data;
4006 4007 4008 4009 4010 4011 4012 4013 4014

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4015
	struct drm_i915_private *i915 = data;
4016

4017
	val &= INTEL_INFO(i915)->ring_mask;
4018 4019
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4020
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4021 4022 4023 4024 4025 4026
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4027 4028 4029 4030 4031 4032 4033
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4034 4035 4036 4037
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4038
		  DROP_FREED	| \
4039 4040
		  DROP_SHRINK_ALL |\
		  DROP_IDLE)
4041 4042
static int
i915_drop_caches_get(void *data, u64 *val)
4043
{
4044
	*val = DROP_ALL;
4045

4046
	return 0;
4047 4048
}

4049 4050
static int
i915_drop_caches_set(void *data, u64 val)
4051
{
4052 4053
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4054
	int ret = 0;
4055

4056 4057
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4058 4059 4060

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4061 4062
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4063
		if (ret)
4064
			return ret;
4065

4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
			i915_gem_retire_requests(dev_priv);

		mutex_unlock(&dev->struct_mutex);
	}
4076

4077
	fs_reclaim_acquire(GFP_KERNEL);
4078
	if (val & DROP_BOUND)
4079
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4080

4081
	if (val & DROP_UNBOUND)
4082
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4083

4084 4085
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4086
	fs_reclaim_release(GFP_KERNEL);
4087

4088 4089 4090
	if (val & DROP_IDLE)
		drain_delayed_work(&dev_priv->gt.idle_work);

4091 4092
	if (val & DROP_FREED) {
		synchronize_rcu();
4093
		i915_gem_drain_freed_objects(dev_priv);
4094 4095
	}

4096
	return ret;
4097 4098
}

4099 4100 4101
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4102

4103 4104
static int
i915_max_freq_get(void *data, u64 *val)
4105
{
4106
	struct drm_i915_private *dev_priv = data;
4107

4108
	if (INTEL_GEN(dev_priv) < 6)
4109 4110
		return -ENODEV;

4111
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
4112
	return 0;
4113 4114
}

4115 4116
static int
i915_max_freq_set(void *data, u64 val)
4117
{
4118
	struct drm_i915_private *dev_priv = data;
4119
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4120
	u32 hw_max, hw_min;
4121
	int ret;
4122

4123
	if (INTEL_GEN(dev_priv) < 6)
4124
		return -ENODEV;
4125

4126
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4127

4128
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4129 4130 4131
	if (ret)
		return ret;

4132 4133 4134
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4135
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4136

4137 4138
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4139

4140
	if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
4141
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4142
		return -EINVAL;
4143 4144
	}

4145
	rps->max_freq_softlimit = val;
J
Jeff McGee 已提交
4146

4147 4148
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4149

4150
	mutex_unlock(&dev_priv->pcu_lock);
4151

4152
	return 0;
4153 4154
}

4155 4156
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4157
			"%llu\n");
4158

4159 4160
static int
i915_min_freq_get(void *data, u64 *val)
4161
{
4162
	struct drm_i915_private *dev_priv = data;
4163

4164
	if (INTEL_GEN(dev_priv) < 6)
4165 4166
		return -ENODEV;

4167
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
4168
	return 0;
4169 4170
}

4171 4172
static int
i915_min_freq_set(void *data, u64 val)
4173
{
4174
	struct drm_i915_private *dev_priv = data;
4175
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4176
	u32 hw_max, hw_min;
4177
	int ret;
4178

4179
	if (INTEL_GEN(dev_priv) < 6)
4180
		return -ENODEV;
4181

4182
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4183

4184
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4185 4186 4187
	if (ret)
		return ret;

4188 4189 4190
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4191
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4192

4193 4194
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4195

4196
	if (val < hw_min ||
4197
	    val > hw_max || val > rps->max_freq_softlimit) {
4198
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4199
		return -EINVAL;
4200
	}
J
Jeff McGee 已提交
4201

4202
	rps->min_freq_softlimit = val;
J
Jeff McGee 已提交
4203

4204 4205
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4206

4207
	mutex_unlock(&dev_priv->pcu_lock);
4208

4209
	return 0;
4210 4211
}

4212 4213
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4214
			"%llu\n");
4215

4216 4217
static int
i915_cache_sharing_get(void *data, u64 *val)
4218
{
4219
	struct drm_i915_private *dev_priv = data;
4220 4221
	u32 snpcr;

4222
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4223 4224
		return -ENODEV;

4225
	intel_runtime_pm_get(dev_priv);
4226

4227
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4228 4229

	intel_runtime_pm_put(dev_priv);
4230

4231
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4232

4233
	return 0;
4234 4235
}

4236 4237
static int
i915_cache_sharing_set(void *data, u64 val)
4238
{
4239
	struct drm_i915_private *dev_priv = data;
4240 4241
	u32 snpcr;

4242
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4243 4244
		return -ENODEV;

4245
	if (val > 3)
4246 4247
		return -EINVAL;

4248
	intel_runtime_pm_get(dev_priv);
4249
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4250 4251 4252 4253 4254 4255 4256

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4257
	intel_runtime_pm_put(dev_priv);
4258
	return 0;
4259 4260
}

4261 4262 4263
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4264

4265
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4266
					  struct sseu_dev_info *sseu)
4267
{
4268
	int ss_max = 2;
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4284
		sseu->slice_mask = BIT(0);
4285
		sseu->subslice_mask |= BIT(ss);
4286 4287 4288 4289
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4290 4291 4292
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4293 4294 4295
	}
}

4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
	int s_max = 6, ss_max = 4;
	int s, ss;
	u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];

	for (s = 0; s < s_max; s++) {
		/*
		 * FIXME: Valid SS Mask respects the spec and read
		 * only valid bits for those registers, excluding reserverd
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
		sseu->subslice_mask = info->sseu.subslice_mask;

		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
}

4351
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4352
				    struct sseu_dev_info *sseu)
4353
{
4354
	int s_max = 3, ss_max = 4;
4355 4356 4357
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4358
	/* BXT has a single slice and at most 3 subslices. */
4359
	if (IS_GEN9_LP(dev_priv)) {
4360 4361 4362 4363 4364 4365 4366 4367 4368 4369
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4384
		sseu->slice_mask |= BIT(s);
4385

4386
		if (IS_GEN9_BC(dev_priv))
4387 4388
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4389

4390 4391 4392
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4393
			if (IS_GEN9_LP(dev_priv)) {
4394 4395 4396
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4397

4398 4399
				sseu->subslice_mask |= BIT(ss);
			}
4400

4401 4402
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4403 4404 4405 4406
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4407 4408 4409 4410
		}
	}
}

4411
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4412
					 struct sseu_dev_info *sseu)
4413 4414
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4415
	int s;
4416

4417
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4418

4419
	if (sseu->slice_mask) {
4420
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4421 4422
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4423 4424
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4425 4426

		/* subtract fused off EU(s) from enabled slice(s) */
4427
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4428 4429
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4430

4431
			sseu->eu_total -= hweight8(subslice_7eu);
4432 4433 4434 4435
		}
	}
}

4436 4437 4438 4439 4440 4441
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4442 4443
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4444
	seq_printf(m, "  %s Slice Total: %u\n", type,
4445
		   hweight8(sseu->slice_mask));
4446
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4447
		   sseu_subslice_total(sseu));
4448 4449
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4450
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4451
		   hweight8(sseu->subslice_mask));
4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4472 4473
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4474
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4475
	struct sseu_dev_info sseu;
4476

4477
	if (INTEL_GEN(dev_priv) < 8)
4478 4479 4480
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4481
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4482

4483
	seq_puts(m, "SSEU Device Status\n");
4484
	memset(&sseu, 0, sizeof(sseu));
4485 4486 4487

	intel_runtime_pm_get(dev_priv);

4488
	if (IS_CHERRYVIEW(dev_priv)) {
4489
		cherryview_sseu_device_status(dev_priv, &sseu);
4490
	} else if (IS_BROADWELL(dev_priv)) {
4491
		broadwell_sseu_device_status(dev_priv, &sseu);
4492
	} else if (IS_GEN9(dev_priv)) {
4493
		gen9_sseu_device_status(dev_priv, &sseu);
4494 4495
	} else if (INTEL_GEN(dev_priv) >= 10) {
		gen10_sseu_device_status(dev_priv, &sseu);
4496
	}
4497 4498 4499

	intel_runtime_pm_put(dev_priv);

4500
	i915_print_sseu_info(m, false, &sseu);
4501

4502 4503 4504
	return 0;
}

4505 4506
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4507
	struct drm_i915_private *i915 = inode->i_private;
4508

4509
	if (INTEL_GEN(i915) < 6)
4510 4511
		return 0;

4512 4513
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4514 4515 4516 4517

	return 0;
}

4518
static int i915_forcewake_release(struct inode *inode, struct file *file)
4519
{
4520
	struct drm_i915_private *i915 = inode->i_private;
4521

4522
	if (INTEL_GEN(i915) < 6)
4523 4524
		return 0;

4525 4526
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4527 4528 4529 4530 4531 4532 4533 4534 4535 4536

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
	struct intel_crtc *intel_crtc;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp;

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

	drm_modeset_lock_all(dev);
	for_each_intel_crtc(dev, intel_crtc) {
		if (!intel_crtc->base.state->active ||
					!intel_crtc->config->has_drrs)
			continue;

		for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
							intel_crtc->config);
			else
				intel_edp_drrs_disable(intel_dp,
							intel_crtc->config);
		}
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4652
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4653
	{"i915_capabilities", i915_capabilities, 0},
4654
	{"i915_gem_objects", i915_gem_object_info, 0},
4655
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4656
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4657
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4658
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4659
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4660
	{"i915_guc_info", i915_guc_info, 0},
4661
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4662
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4663
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4664
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4665
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4666
	{"i915_frequency_info", i915_frequency_info, 0},
4667
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4668
	{"i915_reset_info", i915_reset_info, 0},
4669
	{"i915_drpc_info", i915_drpc_info, 0},
4670
	{"i915_emon_status", i915_emon_status, 0},
4671
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4672
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4673
	{"i915_fbc_status", i915_fbc_status, 0},
4674
	{"i915_ips_status", i915_ips_status, 0},
4675
	{"i915_sr_status", i915_sr_status, 0},
4676
	{"i915_opregion", i915_opregion, 0},
4677
	{"i915_vbt", i915_vbt, 0},
4678
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4679
	{"i915_context_status", i915_context_status, 0},
4680
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4681
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4682
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4683
	{"i915_llc", i915_llc, 0},
4684
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4685
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4686
	{"i915_energy_uJ", i915_energy_uJ, 0},
4687
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4688
	{"i915_power_domain_info", i915_power_domain_info, 0},
4689
	{"i915_dmc_info", i915_dmc_info, 0},
4690
	{"i915_display_info", i915_display_info, 0},
4691
	{"i915_engine_info", i915_engine_info, 0},
4692
	{"i915_shrinker_info", i915_shrinker_info, 0},
4693
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4694
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4695
	{"i915_wa_registers", i915_wa_registers, 0},
4696
	{"i915_ddb_info", i915_ddb_info, 0},
4697
	{"i915_sseu_status", i915_sseu_status, 0},
4698
	{"i915_drrs_status", i915_drrs_status, 0},
4699
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4700
};
4701
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4702

4703
static const struct i915_debugfs_files {
4704 4705 4706 4707 4708 4709 4710
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4711 4712
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4713
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4714
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4715
	{"i915_error_state", &i915_error_state_fops},
4716
	{"i915_gpu_info", &i915_gpu_info_fops},
4717
#endif
4718
	{"i915_next_seqno", &i915_next_seqno_fops},
4719
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4720 4721 4722
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4723
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4724 4725
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4726
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4727
	{"i915_guc_log_control", &i915_guc_log_control_fops},
4728
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4729 4730
	{"i915_ipc_status", &i915_ipc_status_fops},
	{"i915_drrs_ctl", &i915_drrs_ctl_fops}
4731 4732
};

4733
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4734
{
4735
	struct drm_minor *minor = dev_priv->drm.primary;
4736
	struct dentry *ent;
4737
	int ret, i;
4738

4739 4740 4741 4742 4743
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4744

4745 4746 4747
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4748

4749
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4750 4751 4752 4753
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4754
					  i915_debugfs_files[i].fops);
4755 4756
		if (!ent)
			return -ENOMEM;
4757
	}
4758

4759 4760
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4761 4762 4763
					minor->debugfs_root, minor);
}

4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4797 4798 4799
	if (connector->status != connector_status_connected)
		return -ENODEV;

4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4820
	}
4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4891 4892 4893 4894 4895 4896
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4897 4898 4899

	return 0;
}