i915_debugfs.c 134.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "i915_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41 42 43 44 45 46 47 48 49 50
static __always_inline void seq_print_param(struct seq_file *m,
					    const char *name,
					    const char *type,
					    const void *x)
{
	if (!__builtin_strcmp(type, "bool"))
		seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
	else if (!__builtin_strcmp(type, "int"))
		seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
	else if (!__builtin_strcmp(type, "unsigned int"))
		seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
51 52
	else if (!__builtin_strcmp(type, "char *"))
		seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
53 54 55 56
	else
		BUILD_BUG();
}

57 58
static int i915_capabilities(struct seq_file *m, void *data)
{
59 60
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
61

62
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
63
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
64
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
65

66
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
67
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
68
#undef PRINT_FLAG
69

70
	kernel_param_lock(THIS_MODULE);
71
#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
72 73 74 75
	I915_PARAMS_FOR_EACH(PRINT_PARAM);
#undef PRINT_PARAM
	kernel_param_unlock(THIS_MODULE);

76 77
	return 0;
}
78

79
static char get_active_flag(struct drm_i915_gem_object *obj)
80
{
81
	return i915_gem_object_is_active(obj) ? '*' : ' ';
82 83
}

84
static char get_pin_flag(struct drm_i915_gem_object *obj)
85
{
86
	return obj->pin_global ? 'p' : ' ';
87 88
}

89
static char get_tiling_flag(struct drm_i915_gem_object *obj)
90
{
91
	switch (i915_gem_object_get_tiling(obj)) {
92
	default:
93 94 95
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
96
	}
97 98
}

99
static char get_global_flag(struct drm_i915_gem_object *obj)
100
{
101
	return obj->userfault_count ? 'g' : ' ';
102 103
}

104
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
105
{
C
Chris Wilson 已提交
106
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
107 108
}

109 110 111 112 113
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

114
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
115
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
116 117 118 119 120 121
			size += vma->node.size;
	}

	return size;
}

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

152 153 154
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
155
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
156
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
157
	struct i915_vma *vma;
158
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
159 160
	int pin_count = 0;

161 162
	lockdep_assert_held(&obj->base.dev->struct_mutex);

163
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
164
		   &obj->base,
165
		   get_active_flag(obj),
166 167
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
168
		   get_global_flag(obj),
169
		   get_pin_mapped_flag(obj),
170
		   obj->base.size / 1024,
171
		   obj->base.read_domains,
172
		   obj->base.write_domain,
173
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
174 175
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
176 177
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
178
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
179
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
180
			pin_count++;
D
Dan Carpenter 已提交
181 182
	}
	seq_printf(m, " (pinned x %d)", pin_count);
183 184
	if (obj->pin_global)
		seq_printf(m, " (global)");
185
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
186 187 188
		if (!drm_mm_node_allocated(&vma->node))
			continue;

189
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
190
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
191 192
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
193 194 195 196 197 198 199 200
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
201 202
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
203 204 205 206
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
207 208 209 210 211 212 213 214
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
215 216 217 218 219 220 221
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
222 223 224 225
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
226
		seq_puts(m, ")");
B
Ben Widawsky 已提交
227
	}
228
	if (obj->stolen)
229
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
230

231
	engine = i915_gem_object_last_write_engine(obj);
232 233 234
	if (engine)
		seq_printf(m, " (%s)", engine->name);

235 236 237
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
238 239
}

240
static int obj_rank_by_stolen(const void *A, const void *B)
241
{
242 243 244 245
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
246

R
Rasmus Villemoes 已提交
247 248 249 250 251
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
252 253 254 255
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
256 257
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
258
	struct drm_i915_gem_object **objects;
259
	struct drm_i915_gem_object *obj;
260
	u64 total_obj_size, total_gtt_size;
261 262 263 264
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
265
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
266 267
	if (!objects)
		return -ENOMEM;
268 269 270

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
271
		goto out;
272 273

	total_obj_size = total_gtt_size = count = 0;
274 275 276

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
277 278 279
		if (count == total)
			break;

280 281 282
		if (obj->stolen == NULL)
			continue;

283
		objects[count++] = obj;
284
		total_obj_size += obj->base.size;
285
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
286

287
	}
288
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
289 290 291
		if (count == total)
			break;

292 293 294
		if (obj->stolen == NULL)
			continue;

295
		objects[count++] = obj;
296 297
		total_obj_size += obj->base.size;
	}
298
	spin_unlock(&dev_priv->mm.obj_lock);
299 300 301

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

302
	seq_puts(m, "Stolen:\n");
303
	for (n = 0; n < count; n++) {
304
		seq_puts(m, "   ");
305
		describe_obj(m, objects[n]);
306 307
		seq_putc(m, '\n');
	}
308
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
309
		   count, total_obj_size, total_gtt_size);
310 311 312

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
313
	kvfree(objects);
314
	return ret;
315 316
}

317
struct file_stats {
318
	struct drm_i915_file_private *file_priv;
319 320 321 322
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
323 324 325 326 327 328
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
329
	struct i915_vma *vma;
330

331 332
	lockdep_assert_held(&obj->base.dev->struct_mutex);

333 334
	stats->count++;
	stats->total += obj->base.size;
335 336
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
337 338 339
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

340 341 342
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
343

344
		if (i915_vma_is_ggtt(vma)) {
345 346 347
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
348

349
			if (ppgtt->base.file != stats->file_priv)
350 351
				continue;
		}
352

353
		if (i915_vma_is_active(vma))
354 355 356
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
357 358 359 360 361
	}

	return 0;
}

362 363
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
364
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
365 366 367 368 369 370 371 372 373
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
374 375 376 377 378 379

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
380
	struct intel_engine_cs *engine;
381
	enum intel_engine_id id;
382
	int j;
383 384 385

	memset(&stats, 0, sizeof(stats));

386
	for_each_engine(engine, dev_priv, id) {
387
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
388
			list_for_each_entry(obj,
389
					    &engine->batch_pool.cache_list[j],
390 391 392
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
393
	}
394

395
	print_file_stats(m, "[k]batch pool", stats);
396 397
}

398 399 400 401 402 403 404
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
405
			per_file_stats(0, ctx->engine[n].state->obj, data);
406
		if (ctx->engine[n].ring)
407
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
408 409 410 411 412 413 414 415
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
416
	struct drm_device *dev = &dev_priv->drm;
417 418 419 420 421
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

422
	mutex_lock(&dev->struct_mutex);
423 424 425
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

426
	list_for_each_entry(file, &dev->filelist, lhead) {
427 428 429
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
430
	mutex_unlock(&dev->struct_mutex);
431 432 433 434

	print_file_stats(m, "[k]contexts", stats);
}

435
static int i915_gem_object_info(struct seq_file *m, void *data)
436
{
437 438
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
439
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
440 441
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
442
	struct drm_i915_gem_object *obj;
443
	unsigned int page_sizes = 0;
444
	struct drm_file *file;
445
	char buf[80];
446 447 448 449 450 451
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

452
	seq_printf(m, "%u objects, %llu bytes\n",
453 454 455
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

456 457 458
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
459
	huge_size = huge_count = 0;
460 461 462

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
463 464 465
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
466
		if (obj->mm.madv == I915_MADV_DONTNEED) {
467 468 469 470
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
471
		if (obj->mm.mapping) {
472 473
			mapped_count++;
			mapped_size += obj->base.size;
474
		}
475 476 477 478 479 480

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
481
	}
482
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
483

484
	size = count = dpy_size = dpy_count = 0;
485
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
486 487 488
		size += obj->base.size;
		++count;

489
		if (obj->pin_global) {
490 491
			dpy_size += obj->base.size;
			++dpy_count;
492
		}
493

C
Chris Wilson 已提交
494
		if (obj->mm.madv == I915_MADV_DONTNEED) {
495 496 497
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
498

C
Chris Wilson 已提交
499
		if (obj->mm.mapping) {
500 501
			mapped_count++;
			mapped_size += obj->base.size;
502
		}
503 504 505 506 507 508

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
509
	}
510 511
	spin_unlock(&dev_priv->mm.obj_lock);

512 513
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
514
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
515
		   purgeable_count, purgeable_size);
516 517
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
518 519 520 521
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
522
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
523
		   dpy_count, dpy_size);
524

525
	seq_printf(m, "%llu [%llu] gtt total\n",
526
		   ggtt->base.total, ggtt->mappable_end);
527 528 529
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
530

531 532
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
533 534 535
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
536
	print_context_stats(m, dev_priv);
537 538
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
539 540
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
541
		struct task_struct *task;
542

543 544
		mutex_lock(&dev->struct_mutex);

545
		memset(&stats, 0, sizeof(stats));
546
		stats.file_priv = file->driver_priv;
547
		spin_lock(&file->table_lock);
548
		idr_for_each(&file->object_idr, per_file_stats, &stats);
549
		spin_unlock(&file->table_lock);
550 551 552 553 554 555
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
556 557
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
558
						   client_link);
559
		rcu_read_lock();
560 561 562
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
563
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
564
		rcu_read_unlock();
565

566
		mutex_unlock(&dev->struct_mutex);
567
	}
568
	mutex_unlock(&dev->filelist_mutex);
569 570 571 572

	return 0;
}

573
static int i915_gem_gtt_info(struct seq_file *m, void *data)
574
{
575
	struct drm_info_node *node = m->private;
576 577
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
578
	struct drm_i915_gem_object **objects;
579
	struct drm_i915_gem_object *obj;
580
	u64 total_obj_size, total_gtt_size;
581
	unsigned long nobject, n;
582 583
	int count, ret;

584 585 586 587 588
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

589 590 591 592
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

593 594 595 596 597 598 599 600 601 602 603 604 605
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

606
		seq_puts(m, "   ");
607
		describe_obj(m, obj);
608
		seq_putc(m, '\n');
609
		total_obj_size += obj->base.size;
610
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
611 612 613 614
	}

	mutex_unlock(&dev->struct_mutex);

615
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
616
		   count, total_obj_size, total_gtt_size);
617
	kvfree(objects);
618 619 620 621

	return 0;
}

622 623
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
624 625
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
626
	struct drm_i915_gem_object *obj;
627
	struct intel_engine_cs *engine;
628
	enum intel_engine_id id;
629
	int total = 0;
630
	int ret, j;
631 632 633 634 635

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

636
	for_each_engine(engine, dev_priv, id) {
637
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
638 639 640 641
			int count;

			count = 0;
			list_for_each_entry(obj,
642
					    &engine->batch_pool.cache_list[j],
643 644 645
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
646
				   engine->name, j, count);
647 648

			list_for_each_entry(obj,
649
					    &engine->batch_pool.cache_list[j],
650 651 652 653 654 655 656
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
657
		}
658 659
	}

660
	seq_printf(m, "total: %d\n", total);
661 662 663 664 665 666

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

667
static void i915_ring_seqno_info(struct seq_file *m,
668
				 struct intel_engine_cs *engine)
669
{
670 671 672
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

673
	seq_printf(m, "Current sequence (%s): %x\n",
674
		   engine->name, intel_engine_get_seqno(engine));
675

676
	spin_lock_irq(&b->rb_lock);
677
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
678
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
679 680 681 682

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
683
	spin_unlock_irq(&b->rb_lock);
684 685
}

686 687
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
688
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
689
	struct intel_engine_cs *engine;
690
	enum intel_engine_id id;
691

692
	for_each_engine(engine, dev_priv, id)
693
		i915_ring_seqno_info(m, engine);
694

695 696 697 698 699 700
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
701
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
702
	struct intel_engine_cs *engine;
703
	enum intel_engine_id id;
704
	int i, pipe;
705

706
	intel_runtime_pm_get(dev_priv);
707

708
	if (IS_CHERRYVIEW(dev_priv)) {
709 710 711 712 713 714 715 716 717 718 719
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
720 721 722 723 724 725 726 727 728 729 730
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

731 732 733 734
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

735 736 737 738
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
739 740 741 742 743 744
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
745
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
762
	} else if (INTEL_GEN(dev_priv) >= 8) {
763 764 765 766 767 768 769 770 771 772 773 774
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

775
		for_each_pipe(dev_priv, pipe) {
776 777 778 779 780
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
781 782 783 784
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
785
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
786 787
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
788
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
789 790
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
791
			seq_printf(m, "Pipe %c IER:\t%08x\n",
792 793
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
794 795

			intel_display_power_put(dev_priv, power_domain);
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
818
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
819 820 821 822 823 824 825 826
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
827 828 829 830 831 832 833 834 835 836 837
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
838 839 840
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
841 842
			intel_display_power_put(dev_priv, power_domain);
		}
J
Jesse Barnes 已提交
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

868
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
869 870 871 872 873 874
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
875
		for_each_pipe(dev_priv, pipe)
876 877 878
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
899
	for_each_engine(engine, dev_priv, id) {
900
		if (INTEL_GEN(dev_priv) >= 6) {
901 902
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
903
				   engine->name, I915_READ_IMR(engine));
904
		}
905
		i915_ring_seqno_info(m, engine);
906
	}
907
	intel_runtime_pm_put(dev_priv);
908

909 910 911
	return 0;
}

912 913
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
914 915
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
916 917 918 919 920
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
921 922 923

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
924
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
925

C
Chris Wilson 已提交
926 927
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
928
		if (!vma)
929
			seq_puts(m, "unused");
930
		else
931
			describe_obj(m, vma->obj);
932
		seq_putc(m, '\n');
933 934
	}

935
	mutex_unlock(&dev->struct_mutex);
936 937 938
	return 0;
}

939
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
940 941
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
942
{
943 944 945 946
	struct i915_gpu_state *error = file->private_data;
	struct drm_i915_error_state_buf str;
	ssize_t ret;
	loff_t tmp;
947

948 949
	if (!error)
		return 0;
950

951 952 953
	ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
	if (ret)
		return ret;
954

955 956 957
	ret = i915_error_state_to_str(&str, error);
	if (ret)
		goto out;
958

959 960 961 962
	tmp = 0;
	ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
	if (ret < 0)
		goto out;
963

964 965 966 967 968
	*pos = str.start + ret;
out:
	i915_error_state_buf_release(&str);
	return ret;
}
969

970 971 972
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
973
	return 0;
974 975
}

976
static int i915_gpu_info_open(struct inode *inode, struct file *file)
977
{
978
	struct drm_i915_private *i915 = inode->i_private;
979
	struct i915_gpu_state *gpu;
980

981 982 983
	intel_runtime_pm_get(i915);
	gpu = i915_capture_gpu_state(i915);
	intel_runtime_pm_put(i915);
984 985
	if (!gpu)
		return -ENOMEM;
986

987
	file->private_data = gpu;
988 989 990
	return 0;
}

991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1004
{
1005
	struct i915_gpu_state *error = filp->private_data;
1006

1007 1008
	if (!error)
		return 0;
1009

1010 1011
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1012

1013 1014
	return cnt;
}
1015

1016 1017 1018 1019
static int i915_error_state_open(struct inode *inode, struct file *file)
{
	file->private_data = i915_first_error_state(inode->i_private);
	return 0;
1020 1021 1022 1023 1024
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1025
	.read = gpu_state_read,
1026 1027
	.write = i915_error_state_write,
	.llseek = default_llseek,
1028
	.release = gpu_state_release,
1029
};
1030 1031
#endif

1032 1033 1034
static int
i915_next_seqno_set(void *data, u64 val)
{
1035 1036
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1037 1038 1039 1040 1041 1042
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1043
	ret = i915_gem_set_global_seqno(dev, val);
1044 1045
	mutex_unlock(&dev->struct_mutex);

1046
	return ret;
1047 1048
}

1049
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1050
			NULL, i915_next_seqno_set,
1051
			"0x%llx\n");
1052

1053
static int i915_frequency_info(struct seq_file *m, void *unused)
1054
{
1055
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1056
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1057 1058 1059
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1060

1061
	if (IS_GEN5(dev_priv)) {
1062 1063 1064 1065 1066 1067 1068 1069 1070
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1071
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1072
		u32 rpmodectl, freq_sts;
1073

1074
		mutex_lock(&dev_priv->pcu_lock);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1085 1086 1087 1088 1089 1090 1091 1092
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1093
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1094 1095

		seq_printf(m, "max GPU freq: %d MHz\n",
1096
			   intel_gpu_freq(dev_priv, rps->max_freq));
1097 1098

		seq_printf(m, "min GPU freq: %d MHz\n",
1099
			   intel_gpu_freq(dev_priv, rps->min_freq));
1100 1101

		seq_printf(m, "idle GPU freq: %d MHz\n",
1102
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1103 1104 1105

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1106
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1107
		mutex_unlock(&dev_priv->pcu_lock);
1108
	} else if (INTEL_GEN(dev_priv) >= 6) {
1109 1110 1111
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1112
		u32 rpmodectl, rpinclimit, rpdeclimit;
1113
		u32 rpstat, cagf, reqf;
1114 1115
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1116
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1117 1118
		int max_freq;

1119
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1120
		if (IS_GEN9_LP(dev_priv)) {
1121 1122 1123 1124 1125 1126 1127
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1128
		/* RPSTAT1 is in the GT power well */
1129
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1130

1131
		reqf = I915_READ(GEN6_RPNSWREQ);
1132
		if (INTEL_GEN(dev_priv) >= 9)
1133 1134 1135
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1136
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1137 1138 1139 1140
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1141
		reqf = intel_gpu_freq(dev_priv, reqf);
1142

1143 1144 1145 1146
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1147
		rpstat = I915_READ(GEN6_RPSTAT1);
1148 1149 1150 1151 1152 1153
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1154
		if (INTEL_GEN(dev_priv) >= 9)
1155
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1156
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1157 1158 1159
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1160
		cagf = intel_gpu_freq(dev_priv, cagf);
1161

1162
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1163

1164
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1177 1178 1179 1180 1181 1182 1183
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1184
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1185
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1186
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1187
			   rps->pm_intrmsk_mbz);
1188 1189
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1190
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1191 1192 1193 1194
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1195 1196 1197 1198
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1199
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1200
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1201 1202 1203 1204 1205 1206
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1207
		seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
1208

1209 1210 1211 1212 1213 1214
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1215
		seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
1216

1217
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1218
			    rp_state_cap >> 16) & 0xff;
1219 1220
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1221
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1222
			   intel_gpu_freq(dev_priv, max_freq));
1223 1224

		max_freq = (rp_state_cap & 0xff00) >> 8;
1225 1226
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1227
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1228
			   intel_gpu_freq(dev_priv, max_freq));
1229

1230
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1231
			    rp_state_cap >> 0) & 0xff;
1232 1233
		max_freq *= (IS_GEN9_BC(dev_priv) ||
			     IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
1234
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1235
			   intel_gpu_freq(dev_priv, max_freq));
1236
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1237
			   intel_gpu_freq(dev_priv, rps->max_freq));
1238

1239
		seq_printf(m, "Current freq: %d MHz\n",
1240
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1241
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1242
		seq_printf(m, "Idle freq: %d MHz\n",
1243
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1244
		seq_printf(m, "Min freq: %d MHz\n",
1245
			   intel_gpu_freq(dev_priv, rps->min_freq));
1246
		seq_printf(m, "Boost freq: %d MHz\n",
1247
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1248
		seq_printf(m, "Max freq: %d MHz\n",
1249
			   intel_gpu_freq(dev_priv, rps->max_freq));
1250 1251
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1252
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1253
	} else {
1254
		seq_puts(m, "no P-state info available\n");
1255
	}
1256

1257
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1258 1259 1260
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1261 1262
	intel_runtime_pm_put(dev_priv);
	return ret;
1263 1264
}

1265 1266 1267 1268
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1269 1270 1271
	int slice;
	int subslice;

1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1284 1285 1286 1287 1288 1289 1290
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1291 1292
}

1293 1294
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1295
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1296
	struct intel_engine_cs *engine;
1297 1298
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1299
	struct intel_instdone instdone;
1300
	enum intel_engine_id id;
1301

1302
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1303 1304 1305 1306 1307
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1308
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1309
		seq_puts(m, "Waiter holding struct mutex\n");
1310
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1311
		seq_puts(m, "struct_mutex blocked for reset\n");
1312

1313
	if (!i915_modparams.enable_hangcheck) {
1314
		seq_puts(m, "Hangcheck disabled\n");
1315 1316 1317
		return 0;
	}

1318 1319
	intel_runtime_pm_get(dev_priv);

1320
	for_each_engine(engine, dev_priv, id) {
1321
		acthd[id] = intel_engine_get_active_head(engine);
1322
		seqno[id] = intel_engine_get_seqno(engine);
1323 1324
	}

1325
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1326

1327 1328
	intel_runtime_pm_put(dev_priv);

1329 1330
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1331 1332
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1333 1334 1335 1336
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1337

1338 1339
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1340
	for_each_engine(engine, dev_priv, id) {
1341 1342 1343
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1344
		seq_printf(m, "%s:\n", engine->name);
1345
		seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
1346
			   engine->hangcheck.seqno, seqno[id],
1347 1348
			   intel_engine_last_submit(engine),
			   engine->timeline->inflight_seqnos);
1349
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1350 1351
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1352 1353 1354
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1355
		spin_lock_irq(&b->rb_lock);
1356
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1357
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1358 1359 1360 1361

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1362
		spin_unlock_irq(&b->rb_lock);
1363

1364
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1365
			   (long long)engine->hangcheck.acthd,
1366
			   (long long)acthd[id]);
1367 1368 1369 1370 1371
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1372

1373
		if (engine->id == RCS) {
1374
			seq_puts(m, "\tinstdone read =\n");
1375

1376
			i915_instdone_info(dev_priv, m, &instdone);
1377

1378
			seq_puts(m, "\tinstdone accu =\n");
1379

1380 1381
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1382
		}
1383 1384 1385 1386 1387
	}

	return 0;
}

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1405
static int ironlake_drpc_info(struct seq_file *m)
1406
{
1407
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1408 1409 1410 1411 1412 1413 1414
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1415
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1416 1417 1418 1419
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1420
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1421
	seq_printf(m, "SW control enabled: %s\n",
1422
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1423
	seq_printf(m, "Gated voltage change: %s\n",
1424
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1425 1426
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1427
	seq_printf(m, "Max P-state: P%d\n",
1428
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1429 1430 1431 1432
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1433
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1434
	seq_puts(m, "Current RS state: ");
1435 1436
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1437
		seq_puts(m, "on\n");
1438 1439
		break;
	case RSX_STATUS_RC1:
1440
		seq_puts(m, "RC1\n");
1441 1442
		break;
	case RSX_STATUS_RC1E:
1443
		seq_puts(m, "RC1E\n");
1444 1445
		break;
	case RSX_STATUS_RS1:
1446
		seq_puts(m, "RS1\n");
1447 1448
		break;
	case RSX_STATUS_RS2:
1449
		seq_puts(m, "RS2 (RC6)\n");
1450 1451
		break;
	case RSX_STATUS_RS3:
1452
		seq_puts(m, "RC3 (RC6+)\n");
1453 1454
		break;
	default:
1455
		seq_puts(m, "unknown\n");
1456 1457
		break;
	}
1458 1459 1460 1461

	return 0;
}

1462
static int i915_forcewake_domains(struct seq_file *m, void *data)
1463
{
1464
	struct drm_i915_private *i915 = node_to_i915(m->private);
1465
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1466
	unsigned int tmp;
1467

1468 1469 1470
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1471
	for_each_fw_domain(fw_domain, i915, tmp)
1472
		seq_printf(m, "%s.wake_count = %u\n",
1473
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1474
			   READ_ONCE(fw_domain->wake_count));
1475

1476 1477 1478
	return 0;
}

1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1490 1491
static int vlv_drpc_info(struct seq_file *m)
{
1492
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1493
	u32 rcctl1, pw_status;
1494

1495
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1496 1497 1498 1499 1500 1501
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1502
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1503
	seq_printf(m, "Media Power Well: %s\n",
1504
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1505

1506 1507
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1508

1509
	return i915_forcewake_domains(m, NULL);
1510 1511
}

1512 1513
static int gen6_drpc_info(struct seq_file *m)
{
1514
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1515
	u32 gt_core_status, rcctl1, rc6vids = 0;
1516
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1517
	unsigned forcewake_count;
1518
	int count = 0;
1519

1520
	forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
1521
	if (forcewake_count) {
1522 1523
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1524 1525 1526 1527 1528 1529 1530
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1531
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1532
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1533 1534

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1535
	if (INTEL_GEN(dev_priv) >= 9) {
1536 1537 1538
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1539

1540
	mutex_lock(&dev_priv->pcu_lock);
1541
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1542
	mutex_unlock(&dev_priv->pcu_lock);
1543

1544
	seq_printf(m, "RC1e Enabled: %s\n",
1545 1546 1547
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1548
	if (INTEL_GEN(dev_priv) >= 9) {
1549 1550 1551 1552 1553
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1554 1555 1556 1557
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1558
	seq_puts(m, "Current RC state: ");
1559 1560 1561
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1562
			seq_puts(m, "Core Power Down\n");
1563
		else
1564
			seq_puts(m, "on\n");
1565 1566
		break;
	case GEN6_RC3:
1567
		seq_puts(m, "RC3\n");
1568 1569
		break;
	case GEN6_RC6:
1570
		seq_puts(m, "RC6\n");
1571 1572
		break;
	case GEN6_RC7:
1573
		seq_puts(m, "RC7\n");
1574 1575
		break;
	default:
1576
		seq_puts(m, "Unknown\n");
1577 1578 1579 1580 1581
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1582
	if (INTEL_GEN(dev_priv) >= 9) {
1583 1584 1585 1586 1587 1588 1589
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1590 1591

	/* Not exactly sure what this is */
1592 1593 1594 1595 1596
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1597

B
Ben Widawsky 已提交
1598 1599 1600 1601 1602 1603
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1604
	return i915_forcewake_domains(m, NULL);
1605 1606 1607 1608
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1609
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1610 1611 1612
	int err;

	intel_runtime_pm_get(dev_priv);
1613

1614
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1615
		err = vlv_drpc_info(m);
1616
	else if (INTEL_GEN(dev_priv) >= 6)
1617
		err = gen6_drpc_info(m);
1618
	else
1619 1620 1621 1622 1623
		err = ironlake_drpc_info(m);

	intel_runtime_pm_put(dev_priv);

	return err;
1624 1625
}

1626 1627
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1628
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1639 1640
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1641
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1642

1643
	if (!HAS_FBC(dev_priv)) {
1644
		seq_puts(m, "FBC unsupported on this chipset\n");
1645 1646 1647
		return 0;
	}

1648
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1649
	mutex_lock(&dev_priv->fbc.lock);
1650

1651
	if (intel_fbc_is_active(dev_priv))
1652
		seq_puts(m, "FBC enabled\n");
1653 1654
	else
		seq_printf(m, "FBC disabled: %s\n",
1655
			   dev_priv->fbc.no_fbc_reason);
1656

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1673
	}
1674

P
Paulo Zanoni 已提交
1675
	mutex_unlock(&dev_priv->fbc.lock);
1676 1677
	intel_runtime_pm_put(dev_priv);

1678 1679 1680
	return 0;
}

1681
static int i915_fbc_false_color_get(void *data, u64 *val)
1682
{
1683
	struct drm_i915_private *dev_priv = data;
1684

1685
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1686 1687 1688 1689 1690 1691 1692
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1693
static int i915_fbc_false_color_set(void *data, u64 val)
1694
{
1695
	struct drm_i915_private *dev_priv = data;
1696 1697
	u32 reg;

1698
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1699 1700
		return -ENODEV;

P
Paulo Zanoni 已提交
1701
	mutex_lock(&dev_priv->fbc.lock);
1702 1703 1704 1705 1706 1707 1708 1709

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1710
	mutex_unlock(&dev_priv->fbc.lock);
1711 1712 1713
	return 0;
}

1714 1715
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1716 1717
			"%llu\n");

1718 1719
static int i915_ips_status(struct seq_file *m, void *unused)
{
1720
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1721

1722
	if (!HAS_IPS(dev_priv)) {
1723 1724 1725 1726
		seq_puts(m, "not supported\n");
		return 0;
	}

1727 1728
	intel_runtime_pm_get(dev_priv);

1729
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1730
		   yesno(i915_modparams.enable_ips));
1731

1732
	if (INTEL_GEN(dev_priv) >= 8) {
1733 1734 1735 1736 1737 1738 1739
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1740

1741 1742
	intel_runtime_pm_put(dev_priv);

1743 1744 1745
	return 0;
}

1746 1747
static int i915_sr_status(struct seq_file *m, void *unused)
{
1748
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1749 1750
	bool sr_enabled = false;

1751
	intel_runtime_pm_get(dev_priv);
1752
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1753

1754 1755 1756
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1757
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1758
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1759
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1760
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1761
	else if (IS_I915GM(dev_priv))
1762
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1763
	else if (IS_PINEVIEW(dev_priv))
1764
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1765
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1766
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1767

1768
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1769 1770
	intel_runtime_pm_put(dev_priv);

1771
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1772 1773 1774 1775

	return 0;
}

1776 1777
static int i915_emon_status(struct seq_file *m, void *unused)
{
1778 1779
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1780
	unsigned long temp, chipset, gfx;
1781 1782
	int ret;

1783
	if (!IS_GEN5(dev_priv))
1784 1785
		return -ENODEV;

1786 1787 1788
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1789 1790 1791 1792

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1793
	mutex_unlock(&dev->struct_mutex);
1794 1795 1796 1797 1798 1799 1800 1801 1802

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1803 1804
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1805
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1806
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1807
	int ret = 0;
1808
	int gpu_freq, ia_freq;
1809
	unsigned int max_gpu_freq, min_gpu_freq;
1810

1811
	if (!HAS_LLC(dev_priv)) {
1812
		seq_puts(m, "unsupported on this chipset\n");
1813 1814 1815
		return 0;
	}

1816 1817
	intel_runtime_pm_get(dev_priv);

1818
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1819
	if (ret)
1820
		goto out;
1821

1822
	if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
1823
		/* Convert GT frequency to 50 HZ units */
1824 1825
		min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
1826
	} else {
1827 1828
		min_gpu_freq = rps->min_freq_softlimit;
		max_gpu_freq = rps->max_freq_softlimit;
1829 1830
	}

1831
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1832

1833
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1834 1835 1836 1837
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1838
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1839
			   intel_gpu_freq(dev_priv, (gpu_freq *
1840 1841
						     (IS_GEN9_BC(dev_priv) ||
						      IS_CANNONLAKE(dev_priv) ?
1842
						      GEN9_FREQ_SCALER : 1))),
1843 1844
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1845 1846
	}

1847
	mutex_unlock(&dev_priv->pcu_lock);
1848

1849 1850 1851
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1852 1853
}

1854 1855
static int i915_opregion(struct seq_file *m, void *unused)
{
1856 1857
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1858 1859 1860 1861 1862
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1863
		goto out;
1864

1865 1866
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1867 1868 1869

	mutex_unlock(&dev->struct_mutex);

1870
out:
1871 1872 1873
	return 0;
}

1874 1875
static int i915_vbt(struct seq_file *m, void *unused)
{
1876
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1877 1878 1879 1880 1881 1882 1883

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1884 1885
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1886 1887
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1888
	struct intel_framebuffer *fbdev_fb = NULL;
1889
	struct drm_framebuffer *drm_fb;
1890 1891 1892 1893 1894
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1895

1896
#ifdef CONFIG_DRM_FBDEV_EMULATION
1897
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1898
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1899 1900 1901 1902

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1903
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1904
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1905
			   fbdev_fb->base.modifier,
1906 1907 1908 1909
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1910
#endif
1911

1912
	mutex_lock(&dev->mode_config.fb_lock);
1913
	drm_for_each_fb(drm_fb, dev) {
1914 1915
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1916 1917
			continue;

1918
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1919 1920
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1921
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1922
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1923
			   fb->base.modifier,
1924
			   drm_framebuffer_read_refcount(&fb->base));
1925
		describe_obj(m, fb->obj);
1926
		seq_putc(m, '\n');
1927
	}
1928
	mutex_unlock(&dev->mode_config.fb_lock);
1929
	mutex_unlock(&dev->struct_mutex);
1930 1931 1932 1933

	return 0;
}

1934
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1935
{
1936 1937
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
		   ring->space, ring->head, ring->tail);
1938 1939
}

1940 1941
static int i915_context_status(struct seq_file *m, void *unused)
{
1942 1943
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1944
	struct intel_engine_cs *engine;
1945
	struct i915_gem_context *ctx;
1946
	enum intel_engine_id id;
1947
	int ret;
1948

1949
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1950 1951 1952
	if (ret)
		return ret;

1953
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1954
		seq_printf(m, "HW context %u ", ctx->hw_id);
1955
		if (ctx->pid) {
1956 1957
			struct task_struct *task;

1958
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1959 1960 1961 1962 1963
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1964 1965
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1966 1967 1968 1969
		} else {
			seq_puts(m, "(kernel) ");
		}

1970 1971
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1972

1973
		for_each_engine(engine, dev_priv, id) {
1974 1975 1976 1977 1978
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1979
				describe_obj(m, ce->state->obj);
1980
			if (ce->ring)
1981
				describe_ctx_ring(m, ce->ring);
1982 1983
			seq_putc(m, '\n');
		}
1984 1985

		seq_putc(m, '\n');
1986 1987
	}

1988
	mutex_unlock(&dev->struct_mutex);
1989 1990 1991 1992

	return 0;
}

1993
static void i915_dump_lrc_obj(struct seq_file *m,
1994
			      struct i915_gem_context *ctx,
1995
			      struct intel_engine_cs *engine)
1996
{
1997
	struct i915_vma *vma = ctx->engine[engine->id].state;
1998 1999 2000
	struct page *page;
	int j;

2001 2002
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

2003 2004
	if (!vma) {
		seq_puts(m, "\tFake context\n");
2005 2006 2007
		return;
	}

2008 2009
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
2010
			   i915_ggtt_offset(vma));
2011

C
Chris Wilson 已提交
2012
	if (i915_gem_object_pin_pages(vma->obj)) {
2013
		seq_puts(m, "\tFailed to get pages for context object\n\n");
2014 2015 2016
		return;
	}

2017 2018 2019
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2020 2021

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2022 2023 2024
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2025 2026 2027 2028 2029 2030
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2031
	i915_gem_object_unpin_pages(vma->obj);
2032 2033 2034
	seq_putc(m, '\n');
}

2035 2036
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2037 2038
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2039
	struct intel_engine_cs *engine;
2040
	struct i915_gem_context *ctx;
2041
	enum intel_engine_id id;
2042
	int ret;
2043

2044
	if (!i915_modparams.enable_execlists) {
2045 2046 2047 2048 2049 2050 2051 2052
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2053
	list_for_each_entry(ctx, &dev_priv->contexts.list, link)
2054
		for_each_engine(engine, dev_priv, id)
2055
			i915_dump_lrc_obj(m, ctx, engine);
2056 2057 2058 2059 2060 2061

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2062 2063
static const char *swizzle_string(unsigned swizzle)
{
2064
	switch (swizzle) {
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2080
		return "unknown";
2081 2082 2083 2084 2085 2086 2087
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2088
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2089

2090
	intel_runtime_pm_get(dev_priv);
2091 2092 2093 2094 2095 2096

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2097
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2098 2099
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2100 2101
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2102 2103 2104 2105
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2106
	} else if (INTEL_GEN(dev_priv) >= 6) {
2107 2108 2109 2110 2111 2112 2113 2114
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2115
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2116 2117 2118 2119 2120
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2121 2122
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2123
	}
2124 2125 2126 2127

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2128
	intel_runtime_pm_put(dev_priv);
2129 2130 2131 2132

	return 0;
}

B
Ben Widawsky 已提交
2133 2134
static int per_file_ctx(int id, void *ptr, void *data)
{
2135
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2136
	struct seq_file *m = data;
2137 2138 2139 2140 2141 2142 2143
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2144

2145 2146 2147
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2148
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2149 2150 2151 2152 2153
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2154 2155
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2156
{
B
Ben Widawsky 已提交
2157
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2158 2159
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2160
	int i;
D
Daniel Vetter 已提交
2161

B
Ben Widawsky 已提交
2162 2163 2164
	if (!ppgtt)
		return;

2165
	for_each_engine(engine, dev_priv, id) {
2166
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2167
		for (i = 0; i < 4; i++) {
2168
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2169
			pdp <<= 32;
2170
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2171
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2172 2173 2174 2175
		}
	}
}

2176 2177
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2178
{
2179
	struct intel_engine_cs *engine;
2180
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2181

2182
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2183 2184
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2185
	for_each_engine(engine, dev_priv, id) {
2186
		seq_printf(m, "%s\n", engine->name);
2187
		if (IS_GEN7(dev_priv))
2188 2189 2190 2191 2192 2193 2194 2195
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2196 2197 2198 2199
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2200
		seq_puts(m, "aliasing PPGTT:\n");
2201
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2202

B
Ben Widawsky 已提交
2203
		ppgtt->debug_dump(ppgtt, m);
2204
	}
B
Ben Widawsky 已提交
2205

D
Daniel Vetter 已提交
2206
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2207 2208 2209 2210
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2211 2212
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2213
	struct drm_file *file;
2214
	int ret;
B
Ben Widawsky 已提交
2215

2216 2217
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2218
	if (ret)
2219 2220
		goto out_unlock;

2221
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2222

2223 2224 2225 2226
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2227

2228 2229
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2230
		struct task_struct *task;
2231

2232
		task = get_pid_task(file->pid, PIDTYPE_PID);
2233 2234
		if (!task) {
			ret = -ESRCH;
2235
			goto out_rpm;
2236
		}
2237 2238
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2239 2240 2241 2242
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2243
out_rpm:
2244
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2245
	mutex_unlock(&dev->struct_mutex);
2246 2247
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2248
	return ret;
D
Daniel Vetter 已提交
2249 2250
}

2251 2252
static int count_irq_waiters(struct drm_i915_private *i915)
{
2253
	struct intel_engine_cs *engine;
2254
	enum intel_engine_id id;
2255 2256
	int count = 0;

2257
	for_each_engine(engine, i915, id)
2258
		count += intel_engine_has_waiter(engine);
2259 2260 2261 2262

	return count;
}

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2277 2278
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2279 2280
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2281
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2282 2283
	struct drm_file *file;

2284
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2285 2286
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2287
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2288
	seq_printf(m, "Boosts outstanding? %d\n",
2289
		   atomic_read(&rps->num_waiters));
2290
	seq_printf(m, "Frequency requested %d\n",
2291
		   intel_gpu_freq(dev_priv, rps->cur_freq));
2292
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2293 2294 2295 2296
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2297
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2298 2299 2300
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2301 2302

	mutex_lock(&dev->filelist_mutex);
2303 2304 2305 2306 2307 2308
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2309
		seq_printf(m, "%s [%d]: %d boosts\n",
2310 2311
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2312
			   atomic_read(&file_priv->rps_client.boosts));
2313 2314
		rcu_read_unlock();
	}
2315
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2316
		   atomic_read(&rps->boosts));
2317
	mutex_unlock(&dev->filelist_mutex);
2318

2319
	if (INTEL_GEN(dev_priv) >= 6 &&
2320
	    rps->enabled &&
2321
	    dev_priv->gt.active_requests) {
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2333
			   rps_power_to_str(rps->power));
2334
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2335
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
2336
			   rps->up_threshold);
2337
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2338
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2339
			   rps->down_threshold);
2340 2341 2342 2343
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2344
	return 0;
2345 2346
}

2347 2348
static int i915_llc(struct seq_file *m, void *data)
{
2349
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2350
	const bool edram = INTEL_GEN(dev_priv) > 8;
2351

2352
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2353 2354
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2355 2356 2357 2358

	return 0;
}

2359 2360 2361
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2362
	struct drm_printer p;
2363 2364 2365 2366

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

2367 2368
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2369

2370
	intel_runtime_pm_get(dev_priv);
2371
	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2372
	intel_runtime_pm_put(dev_priv);
2373 2374 2375 2376

	return 0;
}

2377 2378
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2379
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2380
	struct drm_printer p;
2381 2382
	u32 tmp, i;

2383
	if (!HAS_GUC_UCODE(dev_priv))
2384 2385
		return 0;

2386 2387
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2388

2389 2390
	intel_runtime_pm_get(dev_priv);

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

2404 2405
	intel_runtime_pm_put(dev_priv);

2406 2407 2408
	return 0;
}

2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2435 2436 2437 2438
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2439
	struct intel_engine_cs *engine;
2440
	enum intel_engine_id id;
2441 2442
	uint64_t tot = 0;

2443 2444
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2445 2446
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2447

2448
	for_each_engine(engine, dev_priv, id) {
2449 2450
		u64 submissions = client->submissions[id];
		tot += submissions;
2451
		seq_printf(m, "\tSubmissions: %llu %s\n",
2452
				submissions, engine->name);
2453 2454 2455 2456
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2457
static bool check_guc_submission(struct seq_file *m)
2458
{
2459
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2460
	const struct intel_guc *guc = &dev_priv->guc;
2461

2462 2463 2464 2465 2466
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
2467
		return false;
2468
	}
2469

2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	return true;
}

static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

	if (!check_guc_submission(m))
		return 0;

2481
	seq_printf(m, "Doorbell map:\n");
2482
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2483
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2484

2485 2486
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2487

2488 2489
	i915_guc_log_info(m, dev_priv);

2490 2491 2492 2493 2494
	/* Add more as required ... */

	return 0;
}

2495
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2496
{
2497
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2498 2499 2500 2501 2502
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
	struct i915_guc_client *client = guc->execbuf_client;
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2503

2504
	if (!check_guc_submission(m))
A
Alex Dai 已提交
2505 2506
		return 0;

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2526
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2549 2550
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2551 2552 2553 2554 2555 2556
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2557

2558 2559 2560 2561
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2562

2563 2564
	if (!obj)
		return 0;
A
Alex Dai 已提交
2565

2566 2567 2568 2569 2570
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2571 2572
	}

2573 2574 2575 2576 2577
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2578 2579
	seq_putc(m, '\n');

2580 2581
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2582 2583 2584
	return 0;
}

2585 2586
static int i915_guc_log_control_get(void *data, u64 *val)
{
2587
	struct drm_i915_private *dev_priv = data;
2588 2589 2590 2591

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2592
	*val = i915_modparams.guc_log_level;
2593 2594 2595 2596 2597 2598

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
2599
	struct drm_i915_private *dev_priv = data;
2600 2601 2602 2603 2604
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

2605
	ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
2606 2607 2608 2609 2610 2611 2612
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

2613
	mutex_unlock(&dev_priv->drm.struct_mutex);
2614 2615 2616 2617 2618 2619 2620
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2644 2645
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2646
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2647
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2648 2649
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2650
	bool enabled = false;
2651

2652
	if (!HAS_PSR(dev_priv)) {
2653 2654 2655 2656
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2657 2658
	intel_runtime_pm_get(dev_priv);

2659
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2660 2661
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2662
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2663
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2664 2665 2666 2667
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2668

2669 2670 2671 2672 2673 2674
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2675
		for_each_pipe(dev_priv, pipe) {
2676 2677 2678 2679 2680 2681 2682 2683 2684
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2685 2686 2687 2688 2689
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2690 2691

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2692 2693
		}
	}
2694 2695 2696 2697

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2698 2699
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2700
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2701 2702 2703 2704 2705 2706
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2707

2708 2709 2710 2711
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2712
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2713
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2714
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2715 2716 2717

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2718
	if (dev_priv->psr.psr2_support) {
2719 2720 2721 2722
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2723
	}
2724
	mutex_unlock(&dev_priv->psr.lock);
2725

2726
	intel_runtime_pm_put(dev_priv);
2727 2728 2729
	return 0;
}

2730 2731
static int i915_sink_crc(struct seq_file *m, void *data)
{
2732 2733
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2734
	struct intel_connector *connector;
2735
	struct drm_connector_list_iter conn_iter;
2736 2737 2738 2739 2740
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2741 2742
	drm_connector_list_iter_begin(dev, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
2743
		struct drm_crtc *crtc;
2744

2745
		if (!connector->base.state->best_encoder)
2746 2747
			continue;

2748 2749
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2750 2751
			continue;

2752
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2753 2754
			continue;

2755
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
2768
	drm_connector_list_iter_end(&conn_iter);
2769 2770 2771 2772
	drm_modeset_unlock_all(dev);
	return ret;
}

2773 2774
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2775
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2776
	unsigned long long power;
2777 2778
	u32 units;

2779
	if (INTEL_GEN(dev_priv) < 6)
2780 2781
		return -ENODEV;

2782 2783
	intel_runtime_pm_get(dev_priv);

2784 2785 2786 2787 2788 2789
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
		intel_runtime_pm_put(dev_priv);
		return -ENODEV;
	}

	units = (power & 0x1f00) >> 8;
2790
	power = I915_READ(MCH_SECP_NRG_STTS);
2791
	power = (1000000 * power) >> units; /* convert to uJ */
2792

2793 2794
	intel_runtime_pm_put(dev_priv);

2795
	seq_printf(m, "%llu", power);
2796 2797 2798 2799

	return 0;
}

2800
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2801
{
2802
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2803
	struct pci_dev *pdev = dev_priv->drm.pdev;
2804

2805 2806
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2807

2808
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2809
	seq_printf(m, "IRQs disabled: %s\n",
2810
		   yesno(!intel_irqs_enabled(dev_priv)));
2811
#ifdef CONFIG_PM
2812
	seq_printf(m, "Usage count: %d\n",
2813
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2814 2815 2816
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2817
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2818 2819
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2820

2821 2822 2823
	return 0;
}

2824 2825
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2826
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

2841
		for_each_power_domain(power_domain, power_well->domains)
2842
			seq_printf(m, "  %-23s %d\n",
2843
				 intel_display_power_domain_str(power_domain),
2844 2845 2846 2847 2848 2849 2850 2851
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2852 2853
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2854
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2855 2856
	struct intel_csr *csr;

2857
	if (!HAS_CSR(dev_priv)) {
2858 2859 2860 2861 2862 2863
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2864 2865
	intel_runtime_pm_get(dev_priv);

2866 2867 2868 2869
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2870
		goto out;
2871 2872 2873 2874

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2875 2876
	if (IS_KABYLAKE(dev_priv) ||
	    (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2877 2878 2879 2880
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2881
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2882 2883
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2884 2885
	}

2886 2887 2888 2889 2890
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2891 2892
	intel_runtime_pm_put(dev_priv);

2893 2894 2895
	return 0;
}

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2918 2919
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2920 2921 2922 2923 2924 2925
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2926
		   encoder->base.id, encoder->name);
2927 2928 2929 2930
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2931
			   connector->name,
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2945 2946
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2947 2948
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2949 2950
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2951

2952
	if (fb)
2953
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2954 2955
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2956 2957
	else
		seq_puts(m, "\tprimary plane disabled\n");
2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2977
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2978
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2979
		intel_panel_info(m, &intel_connector->panel);
2980 2981 2982

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2983 2984
}

L
Libin Yang 已提交
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2999 3000 3001 3002 3003 3004
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

3005
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
3019
	struct drm_display_mode *mode;
3020 3021

	seq_printf(m, "connector %d: type %s, status: %s\n",
3022
		   connector->base.id, connector->name,
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
3034

3035
	if (!intel_encoder)
3036 3037 3038 3039 3040
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
3041 3042 3043 3044
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
3045 3046 3047
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3048
			intel_lvds_info(m, intel_connector);
3049 3050 3051 3052 3053 3054 3055 3056
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3057
	}
3058

3059 3060 3061
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3062 3063
}

3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
3086
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3087 3088 3089 3090
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3091 3092 3093 3094 3095 3096
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3097 3098 3099 3100 3101 3102 3103
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3104 3105
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3106 3107 3108 3109 3110
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3111
		struct drm_format_name_buf format_name;
3112 3113 3114 3115 3116 3117 3118 3119

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3120
		if (state->fb) {
V
Ville Syrjälä 已提交
3121 3122
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3123
		} else {
3124
			sprintf(format_name.str, "N/A");
3125 3126
		}

3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3140
			   format_name.str,
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3160
		for (i = 0; i < num_scalers; i++) {
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3173 3174
static int i915_display_info(struct seq_file *m, void *unused)
{
3175 3176
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3177
	struct intel_crtc *crtc;
3178
	struct drm_connector *connector;
3179
	struct drm_connector_list_iter conn_iter;
3180

3181
	intel_runtime_pm_get(dev_priv);
3182 3183
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3184
	for_each_intel_crtc(dev, crtc) {
3185
		struct intel_crtc_state *pipe_config;
3186

3187
		drm_modeset_lock(&crtc->base.mutex, NULL);
3188 3189
		pipe_config = to_intel_crtc_state(crtc->base.state);

3190
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3191
			   crtc->base.base.id, pipe_name(crtc->pipe),
3192
			   yesno(pipe_config->base.active),
3193 3194 3195
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3196
		if (pipe_config->base.active) {
3197 3198 3199
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3200 3201
			intel_crtc_info(m, crtc);

3202 3203 3204 3205 3206 3207 3208
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3209 3210
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3211
		}
3212 3213 3214 3215

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3216
		drm_modeset_unlock(&crtc->base.mutex);
3217 3218 3219 3220 3221
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3222 3223 3224
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3225
		intel_connector_info(m, connector);
3226 3227 3228
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3229
	intel_runtime_pm_put(dev_priv);
3230 3231 3232 3233

	return 0;
}

3234 3235 3236 3237
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3238
	enum intel_engine_id id;
3239
	struct drm_printer p;
3240

3241 3242
	intel_runtime_pm_get(dev_priv);

3243 3244 3245 3246 3247
	seq_printf(m, "GT awake? %s\n",
		   yesno(dev_priv->gt.awake));
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);

3248 3249 3250
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
		intel_engine_dump(engine, &p);
3251

3252 3253
	intel_runtime_pm_put(dev_priv);

3254 3255 3256
	return 0;
}

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

B
Ben Widawsky 已提交
3267 3268
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3269 3270
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3271
	struct intel_engine_cs *engine;
3272
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3273 3274
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3275

3276
	if (!i915_modparams.semaphores) {
B
Ben Widawsky 已提交
3277 3278 3279 3280 3281 3282 3283
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3284
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3285

3286
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3287 3288 3289
		struct page *page;
		uint64_t *seqno;

3290
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3291 3292

		seqno = (uint64_t *)kmap_atomic(page);
3293
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3294 3295
			uint64_t offset;

3296
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3297 3298 3299

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3300
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3301 3302 3303 3304 3305 3306 3307
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3308
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3309 3310 3311 3312 3313 3314 3315 3316 3317
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3318
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3319 3320
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3321
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3322 3323 3324
		seq_putc(m, '\n');
	}

3325
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3326 3327 3328 3329
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3330 3331
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3332 3333
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3334 3335 3336 3337 3338 3339 3340
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3341
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3342
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3343
		seq_printf(m, " tracked hardware state:\n");
3344
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3345
		seq_printf(m, " dpll_md: 0x%08x\n",
3346 3347 3348 3349
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3350 3351 3352 3353 3354 3355
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3356
static int i915_wa_registers(struct seq_file *m, void *unused)
3357 3358 3359
{
	int i;
	int ret;
3360
	struct intel_engine_cs *engine;
3361 3362
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3363
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3364
	enum intel_engine_id id;
3365 3366 3367 3368 3369 3370 3371

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3372
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3373
	for_each_engine(engine, dev_priv, id)
3374
		seq_printf(m, "HW whitelist count for %s: %d\n",
3375
			   engine->name, workarounds->hw_whitelist_count[id]);
3376
	for (i = 0; i < workarounds->count; ++i) {
3377 3378
		i915_reg_t addr;
		u32 mask, value, read;
3379
		bool ok;
3380

3381 3382 3383
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3384 3385 3386
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3387
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3388 3389 3390 3391 3392 3393 3394 3395
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	int ret;
	bool enable;

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

	intel_runtime_pm_get(dev_priv);
	if (!dev_priv->ipc_enabled && enable)
		DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
	dev_priv->wm.distrust_bios_wm = true;
	dev_priv->ipc_enabled = enable;
	intel_enable_ipc(dev_priv);
	intel_runtime_pm_put(dev_priv);

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3447 3448
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3449 3450
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3451 3452 3453 3454 3455
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3456
	if (INTEL_GEN(dev_priv) < 9)
3457 3458
		return 0;

3459 3460 3461 3462 3463 3464 3465 3466 3467
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3468
		for_each_universal_plane(dev_priv, pipe, plane) {
3469 3470 3471 3472 3473 3474
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3475
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3476 3477 3478 3479 3480 3481 3482 3483 3484
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3485
static void drrs_status_per_crtc(struct seq_file *m,
3486 3487
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3488
{
3489
	struct drm_i915_private *dev_priv = to_i915(dev);
3490 3491
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3492
	struct drm_connector *connector;
3493
	struct drm_connector_list_iter conn_iter;
3494

3495 3496
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3497 3498 3499 3500
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3501
	}
3502
	drm_connector_list_iter_end(&conn_iter);
3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3515
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3559 3560
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3561 3562 3563
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3564
	drm_modeset_lock_all(dev);
3565
	for_each_intel_crtc(dev, intel_crtc) {
3566
		if (intel_crtc->base.state->active) {
3567 3568 3569 3570 3571 3572
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3573
	drm_modeset_unlock_all(dev);
3574 3575 3576 3577 3578 3579 3580

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3581 3582
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3583 3584
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3585 3586
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3587
	struct drm_connector *connector;
3588
	struct drm_connector_list_iter conn_iter;
3589

3590 3591
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3592
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3593
			continue;
3594 3595 3596 3597 3598 3599

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3600 3601
		if (!intel_dig_port->dp.can_mst)
			continue;
3602

3603 3604
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3605 3606
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3607 3608
	drm_connector_list_iter_end(&conn_iter);

3609 3610 3611
	return 0;
}

3612
static ssize_t i915_displayport_test_active_write(struct file *file,
3613 3614
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3615 3616 3617 3618 3619
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3620
	struct drm_connector_list_iter conn_iter;
3621 3622 3623
	struct intel_dp *intel_dp;
	int val = 0;

3624
	dev = ((struct seq_file *)file->private_data)->private;
3625 3626 3627 3628

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3629 3630 3631
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3632 3633 3634

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3635 3636
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3637 3638
		struct intel_encoder *encoder;

3639 3640 3641 3642
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3643 3644 3645 3646 3647 3648
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3649 3650
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3651
				break;
3652 3653 3654 3655 3656
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3657
				intel_dp->compliance.test_active = 1;
3658
			else
3659
				intel_dp->compliance.test_active = 0;
3660 3661
		}
	}
3662
	drm_connector_list_iter_end(&conn_iter);
3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3675
	struct drm_connector_list_iter conn_iter;
3676 3677
	struct intel_dp *intel_dp;

3678 3679
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3680 3681
		struct intel_encoder *encoder;

3682 3683 3684 3685
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3686 3687 3688 3689 3690 3691
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3692
			if (intel_dp->compliance.test_active)
3693 3694 3695 3696 3697 3698
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3699
	drm_connector_list_iter_end(&conn_iter);
3700 3701 3702 3703 3704

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3705
					     struct file *file)
3706
{
3707
	struct drm_i915_private *dev_priv = inode->i_private;
3708

3709 3710
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3726
	struct drm_connector_list_iter conn_iter;
3727 3728
	struct intel_dp *intel_dp;

3729 3730
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3731 3732
		struct intel_encoder *encoder;

3733 3734 3735 3736
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3737 3738 3739 3740 3741 3742
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3743 3744 3745 3746
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3747 3748 3749 3750 3751 3752 3753 3754 3755
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3756 3757 3758
		} else
			seq_puts(m, "0");
	}
3759
	drm_connector_list_iter_end(&conn_iter);
3760 3761 3762 3763

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3764
					   struct file *file)
3765
{
3766
	struct drm_i915_private *dev_priv = inode->i_private;
3767

3768 3769
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
3784
	struct drm_connector_list_iter conn_iter;
3785 3786
	struct intel_dp *intel_dp;

3787 3788
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3789 3790
		struct intel_encoder *encoder;

3791 3792 3793 3794
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3795 3796 3797 3798 3799 3800
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3801
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3802 3803 3804
		} else
			seq_puts(m, "0");
	}
3805
	drm_connector_list_iter_end(&conn_iter);
3806 3807 3808 3809 3810 3811 3812

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3813
	struct drm_i915_private *dev_priv = inode->i_private;
3814

3815 3816
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3827
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3828
{
3829 3830
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3831
	int level;
3832 3833
	int num_levels;

3834
	if (IS_CHERRYVIEW(dev_priv))
3835
		num_levels = 3;
3836
	else if (IS_VALLEYVIEW(dev_priv))
3837
		num_levels = 1;
3838 3839
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3840
	else
3841
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3842 3843 3844 3845 3846 3847

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3848 3849
		/*
		 * - WM1+ latency values in 0.5us units
3850
		 * - latencies are in us on gen9/vlv/chv
3851
		 */
3852 3853 3854 3855
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3856 3857
			latency *= 10;
		else if (level > 0)
3858 3859 3860
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3861
			   level, wm[level], latency / 10, latency % 10);
3862 3863 3864 3865 3866 3867 3868
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3869
	struct drm_i915_private *dev_priv = m->private;
3870 3871
	const uint16_t *latencies;

3872
	if (INTEL_GEN(dev_priv) >= 9)
3873 3874
		latencies = dev_priv->wm.skl_latency;
	else
3875
		latencies = dev_priv->wm.pri_latency;
3876

3877
	wm_latency_show(m, latencies);
3878 3879 3880 3881 3882 3883

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3884
	struct drm_i915_private *dev_priv = m->private;
3885 3886
	const uint16_t *latencies;

3887
	if (INTEL_GEN(dev_priv) >= 9)
3888 3889
		latencies = dev_priv->wm.skl_latency;
	else
3890
		latencies = dev_priv->wm.spr_latency;
3891

3892
	wm_latency_show(m, latencies);
3893 3894 3895 3896 3897 3898

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3899
	struct drm_i915_private *dev_priv = m->private;
3900 3901
	const uint16_t *latencies;

3902
	if (INTEL_GEN(dev_priv) >= 9)
3903 3904
		latencies = dev_priv->wm.skl_latency;
	else
3905
		latencies = dev_priv->wm.cur_latency;
3906

3907
	wm_latency_show(m, latencies);
3908 3909 3910 3911 3912 3913

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3914
	struct drm_i915_private *dev_priv = inode->i_private;
3915

3916
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3917 3918
		return -ENODEV;

3919
	return single_open(file, pri_wm_latency_show, dev_priv);
3920 3921 3922 3923
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3924
	struct drm_i915_private *dev_priv = inode->i_private;
3925

3926
	if (HAS_GMCH_DISPLAY(dev_priv))
3927 3928
		return -ENODEV;

3929
	return single_open(file, spr_wm_latency_show, dev_priv);
3930 3931 3932 3933
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3934
	struct drm_i915_private *dev_priv = inode->i_private;
3935

3936
	if (HAS_GMCH_DISPLAY(dev_priv))
3937 3938
		return -ENODEV;

3939
	return single_open(file, cur_wm_latency_show, dev_priv);
3940 3941 3942
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3943
				size_t len, loff_t *offp, uint16_t wm[8])
3944 3945
{
	struct seq_file *m = file->private_data;
3946 3947
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3948
	uint16_t new[8] = { 0 };
3949
	int num_levels;
3950 3951 3952 3953
	int level;
	int ret;
	char tmp[32];

3954
	if (IS_CHERRYVIEW(dev_priv))
3955
		num_levels = 3;
3956
	else if (IS_VALLEYVIEW(dev_priv))
3957
		num_levels = 1;
3958 3959
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3960
	else
3961
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3962

3963 3964 3965 3966 3967 3968 3969 3970
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3971 3972 3973
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3992
	struct drm_i915_private *dev_priv = m->private;
3993
	uint16_t *latencies;
3994

3995
	if (INTEL_GEN(dev_priv) >= 9)
3996 3997
		latencies = dev_priv->wm.skl_latency;
	else
3998
		latencies = dev_priv->wm.pri_latency;
3999 4000

	return wm_latency_write(file, ubuf, len, offp, latencies);
4001 4002 4003 4004 4005 4006
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4007
	struct drm_i915_private *dev_priv = m->private;
4008
	uint16_t *latencies;
4009

4010
	if (INTEL_GEN(dev_priv) >= 9)
4011 4012
		latencies = dev_priv->wm.skl_latency;
	else
4013
		latencies = dev_priv->wm.spr_latency;
4014 4015

	return wm_latency_write(file, ubuf, len, offp, latencies);
4016 4017 4018 4019 4020 4021
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4022
	struct drm_i915_private *dev_priv = m->private;
4023 4024
	uint16_t *latencies;

4025
	if (INTEL_GEN(dev_priv) >= 9)
4026 4027
		latencies = dev_priv->wm.skl_latency;
	else
4028
		latencies = dev_priv->wm.cur_latency;
4029

4030
	return wm_latency_write(file, ubuf, len, offp, latencies);
4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4060 4061
static int
i915_wedged_get(void *data, u64 *val)
4062
{
4063
	struct drm_i915_private *dev_priv = data;
4064

4065
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4066

4067
	return 0;
4068 4069
}

4070 4071
static int
i915_wedged_set(void *data, u64 val)
4072
{
4073 4074 4075
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
4076

4077 4078 4079 4080 4081 4082 4083 4084
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4085
	if (i915_reset_backoff(&i915->gpu_error))
4086 4087
		return -EAGAIN;

4088 4089 4090 4091 4092 4093
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

	i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4094

4095
	wait_on_bit(&i915->gpu_error.flags,
4096 4097 4098
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

4099
	return 0;
4100 4101
}

4102 4103
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4104
			"%llu\n");
4105

4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
				     I915_WAIT_INTERRUPTIBLE);
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
4127
	drain_delayed_work(&i915->gt.idle_work);
4128 4129 4130 4131 4132 4133 4134 4135

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

4136 4137 4138
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4139
	struct drm_i915_private *dev_priv = data;
4140 4141 4142 4143 4144 4145 4146 4147

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4148
	struct drm_i915_private *i915 = data;
4149

4150
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4151 4152 4153 4154 4155 4156 4157 4158 4159
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4160
	struct drm_i915_private *dev_priv = data;
4161 4162 4163 4164 4165 4166 4167 4168 4169

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4170
	struct drm_i915_private *i915 = data;
4171

4172
	val &= INTEL_INFO(i915)->ring_mask;
4173 4174
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4175
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4176 4177 4178 4179 4180 4181
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4182 4183 4184 4185
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4186
#define DROP_FREED 0x10
4187
#define DROP_SHRINK_ALL 0x20
4188 4189 4190 4191
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4192 4193
		  DROP_FREED	| \
		  DROP_SHRINK_ALL)
4194 4195
static int
i915_drop_caches_get(void *data, u64 *val)
4196
{
4197
	*val = DROP_ALL;
4198

4199
	return 0;
4200 4201
}

4202 4203
static int
i915_drop_caches_set(void *data, u64 val)
4204
{
4205 4206
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4207
	int ret = 0;
4208

4209
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4210 4211 4212

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4213 4214
	if (val & (DROP_ACTIVE | DROP_RETIRE)) {
		ret = mutex_lock_interruptible(&dev->struct_mutex);
4215
		if (ret)
4216
			return ret;
4217

4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
		if (val & DROP_ACTIVE)
			ret = i915_gem_wait_for_idle(dev_priv,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED);

		if (val & DROP_RETIRE)
			i915_gem_retire_requests(dev_priv);

		mutex_unlock(&dev->struct_mutex);
	}
4228

4229
	fs_reclaim_acquire(GFP_KERNEL);
4230
	if (val & DROP_BOUND)
4231
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4232

4233
	if (val & DROP_UNBOUND)
4234
		i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4235

4236 4237
	if (val & DROP_SHRINK_ALL)
		i915_gem_shrink_all(dev_priv);
4238
	fs_reclaim_release(GFP_KERNEL);
4239

4240 4241
	if (val & DROP_FREED) {
		synchronize_rcu();
4242
		i915_gem_drain_freed_objects(dev_priv);
4243 4244
	}

4245
	return ret;
4246 4247
}

4248 4249 4250
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4251

4252 4253
static int
i915_max_freq_get(void *data, u64 *val)
4254
{
4255
	struct drm_i915_private *dev_priv = data;
4256

4257
	if (INTEL_GEN(dev_priv) < 6)
4258 4259
		return -ENODEV;

4260
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
4261
	return 0;
4262 4263
}

4264 4265
static int
i915_max_freq_set(void *data, u64 val)
4266
{
4267
	struct drm_i915_private *dev_priv = data;
4268
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4269
	u32 hw_max, hw_min;
4270
	int ret;
4271

4272
	if (INTEL_GEN(dev_priv) < 6)
4273
		return -ENODEV;
4274

4275
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4276

4277
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4278 4279 4280
	if (ret)
		return ret;

4281 4282 4283
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4284
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4285

4286 4287
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4288

4289
	if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
4290
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4291
		return -EINVAL;
4292 4293
	}

4294
	rps->max_freq_softlimit = val;
J
Jeff McGee 已提交
4295

4296 4297
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4298

4299
	mutex_unlock(&dev_priv->pcu_lock);
4300

4301
	return 0;
4302 4303
}

4304 4305
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4306
			"%llu\n");
4307

4308 4309
static int
i915_min_freq_get(void *data, u64 *val)
4310
{
4311
	struct drm_i915_private *dev_priv = data;
4312

4313
	if (INTEL_GEN(dev_priv) < 6)
4314 4315
		return -ENODEV;

4316
	*val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
4317
	return 0;
4318 4319
}

4320 4321
static int
i915_min_freq_set(void *data, u64 val)
4322
{
4323
	struct drm_i915_private *dev_priv = data;
4324
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4325
	u32 hw_max, hw_min;
4326
	int ret;
4327

4328
	if (INTEL_GEN(dev_priv) < 6)
4329
		return -ENODEV;
4330

4331
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4332

4333
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
4334 4335 4336
	if (ret)
		return ret;

4337 4338 4339
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4340
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4341

4342 4343
	hw_max = rps->max_freq;
	hw_min = rps->min_freq;
J
Jeff McGee 已提交
4344

4345
	if (val < hw_min ||
4346
	    val > hw_max || val > rps->max_freq_softlimit) {
4347
		mutex_unlock(&dev_priv->pcu_lock);
J
Jeff McGee 已提交
4348
		return -EINVAL;
4349
	}
J
Jeff McGee 已提交
4350

4351
	rps->min_freq_softlimit = val;
J
Jeff McGee 已提交
4352

4353 4354
	if (intel_set_rps(dev_priv, val))
		DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
J
Jeff McGee 已提交
4355

4356
	mutex_unlock(&dev_priv->pcu_lock);
4357

4358
	return 0;
4359 4360
}

4361 4362
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4363
			"%llu\n");
4364

4365 4366
static int
i915_cache_sharing_get(void *data, u64 *val)
4367
{
4368
	struct drm_i915_private *dev_priv = data;
4369 4370
	u32 snpcr;

4371
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4372 4373
		return -ENODEV;

4374
	intel_runtime_pm_get(dev_priv);
4375

4376
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4377 4378

	intel_runtime_pm_put(dev_priv);
4379

4380
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4381

4382
	return 0;
4383 4384
}

4385 4386
static int
i915_cache_sharing_set(void *data, u64 val)
4387
{
4388
	struct drm_i915_private *dev_priv = data;
4389 4390
	u32 snpcr;

4391
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4392 4393
		return -ENODEV;

4394
	if (val > 3)
4395 4396
		return -EINVAL;

4397
	intel_runtime_pm_get(dev_priv);
4398
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4399 4400 4401 4402 4403 4404 4405

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4406
	intel_runtime_pm_put(dev_priv);
4407
	return 0;
4408 4409
}

4410 4411 4412
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4413

4414
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4415
					  struct sseu_dev_info *sseu)
4416
{
4417
	int ss_max = 2;
4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4433
		sseu->slice_mask = BIT(0);
4434
		sseu->subslice_mask |= BIT(ss);
4435 4436 4437 4438
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4439 4440 4441
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4442 4443 4444
	}
}

4445
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4446
				    struct sseu_dev_info *sseu)
4447
{
4448
	int s_max = 3, ss_max = 4;
4449 4450 4451
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4452
	/* BXT has a single slice and at most 3 subslices. */
4453
	if (IS_GEN9_LP(dev_priv)) {
4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4478
		sseu->slice_mask |= BIT(s);
4479

4480
		if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
4481 4482
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4483

4484 4485 4486
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4487
			if (IS_GEN9_LP(dev_priv)) {
4488 4489 4490
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4491

4492 4493
				sseu->subslice_mask |= BIT(ss);
			}
4494

4495 4496
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4497 4498 4499 4500
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4501 4502 4503 4504
		}
	}
}

4505
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4506
					 struct sseu_dev_info *sseu)
4507 4508
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4509
	int s;
4510

4511
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4512

4513
	if (sseu->slice_mask) {
4514
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4515 4516
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4517 4518
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4519 4520

		/* subtract fused off EU(s) from enabled slice(s) */
4521
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4522 4523
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4524

4525
			sseu->eu_total -= hweight8(subslice_7eu);
4526 4527 4528 4529
		}
	}
}

4530 4531 4532 4533 4534 4535
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4536 4537
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4538
	seq_printf(m, "  %s Slice Total: %u\n", type,
4539
		   hweight8(sseu->slice_mask));
4540
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4541
		   sseu_subslice_total(sseu));
4542 4543
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4544
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4545
		   hweight8(sseu->subslice_mask));
4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4566 4567
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4568
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4569
	struct sseu_dev_info sseu;
4570

4571
	if (INTEL_GEN(dev_priv) < 8)
4572 4573 4574
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4575
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4576

4577
	seq_puts(m, "SSEU Device Status\n");
4578
	memset(&sseu, 0, sizeof(sseu));
4579 4580 4581

	intel_runtime_pm_get(dev_priv);

4582
	if (IS_CHERRYVIEW(dev_priv)) {
4583
		cherryview_sseu_device_status(dev_priv, &sseu);
4584
	} else if (IS_BROADWELL(dev_priv)) {
4585
		broadwell_sseu_device_status(dev_priv, &sseu);
4586
	} else if (INTEL_GEN(dev_priv) >= 9) {
4587
		gen9_sseu_device_status(dev_priv, &sseu);
4588
	}
4589 4590 4591

	intel_runtime_pm_put(dev_priv);

4592
	i915_print_sseu_info(m, false, &sseu);
4593

4594 4595 4596
	return 0;
}

4597 4598
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4599
	struct drm_i915_private *i915 = inode->i_private;
4600

4601
	if (INTEL_GEN(i915) < 6)
4602 4603
		return 0;

4604 4605
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4606 4607 4608 4609

	return 0;
}

4610
static int i915_forcewake_release(struct inode *inode, struct file *file)
4611
{
4612
	struct drm_i915_private *i915 = inode->i_private;
4613

4614
	if (INTEL_GEN(i915) < 6)
4615 4616
		return 0;

4617 4618
	intel_uncore_forcewake_user_put(i915);
	intel_runtime_pm_put(i915);
4619 4620 4621 4622 4623 4624 4625 4626 4627 4628

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4704
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4705
	{"i915_capabilities", i915_capabilities, 0},
4706
	{"i915_gem_objects", i915_gem_object_info, 0},
4707
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4708
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4709
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4710
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4711
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4712
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4713
	{"i915_guc_info", i915_guc_info, 0},
4714
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4715
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4716
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4717
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4718
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4719
	{"i915_frequency_info", i915_frequency_info, 0},
4720
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4721
	{"i915_reset_info", i915_reset_info, 0},
4722
	{"i915_drpc_info", i915_drpc_info, 0},
4723
	{"i915_emon_status", i915_emon_status, 0},
4724
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4725
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4726
	{"i915_fbc_status", i915_fbc_status, 0},
4727
	{"i915_ips_status", i915_ips_status, 0},
4728
	{"i915_sr_status", i915_sr_status, 0},
4729
	{"i915_opregion", i915_opregion, 0},
4730
	{"i915_vbt", i915_vbt, 0},
4731
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4732
	{"i915_context_status", i915_context_status, 0},
4733
	{"i915_dump_lrc", i915_dump_lrc, 0},
4734
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4735
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4736
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4737
	{"i915_llc", i915_llc, 0},
4738
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4739
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4740
	{"i915_energy_uJ", i915_energy_uJ, 0},
4741
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4742
	{"i915_power_domain_info", i915_power_domain_info, 0},
4743
	{"i915_dmc_info", i915_dmc_info, 0},
4744
	{"i915_display_info", i915_display_info, 0},
4745
	{"i915_engine_info", i915_engine_info, 0},
4746
	{"i915_shrinker_info", i915_shrinker_info, 0},
B
Ben Widawsky 已提交
4747
	{"i915_semaphore_status", i915_semaphore_status, 0},
4748
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4749
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4750
	{"i915_wa_registers", i915_wa_registers, 0},
4751
	{"i915_ddb_info", i915_ddb_info, 0},
4752
	{"i915_sseu_status", i915_sseu_status, 0},
4753
	{"i915_drrs_status", i915_drrs_status, 0},
4754
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4755
};
4756
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4757

4758
static const struct i915_debugfs_files {
4759 4760 4761 4762 4763 4764 4765
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4766 4767
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4768
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4769
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4770
	{"i915_error_state", &i915_error_state_fops},
4771
	{"i915_gpu_info", &i915_gpu_info_fops},
4772
#endif
4773
	{"i915_next_seqno", &i915_next_seqno_fops},
4774
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4775 4776 4777
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4778
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4779 4780
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4781
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
L
Lyude 已提交
4782
	{"i915_guc_log_control", &i915_guc_log_control_fops},
4783 4784
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
	{"i915_ipc_status", &i915_ipc_status_fops}
4785 4786
};

4787
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4788
{
4789
	struct drm_minor *minor = dev_priv->drm.primary;
4790
	struct dentry *ent;
4791
	int ret, i;
4792

4793 4794 4795 4796 4797
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4798

4799 4800 4801
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4802

4803
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4804 4805 4806 4807
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4808
					  i915_debugfs_files[i].fops);
4809 4810
		if (!ent)
			return -ENOMEM;
4811
	}
4812

4813 4814
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4815 4816 4817
					minor->debugfs_root, minor);
}

4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4851 4852 4853
	if (connector->status != connector_status_connected)
		return -ENODEV;

4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4874
	}
4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4945 4946 4947 4948 4949 4950
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4951 4952 4953

	return 0;
}