intel_dp.c 174.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)
45
#define DP_DPRX_ESI_LEN 14
46

47 48 49 50 51 52
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

53
struct dp_link_dpll {
54
	int clock;
55 56 57 58
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
59
	{ 162000,
60
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
61
	{ 270000,
62 63 64 65
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
66
	{ 162000,
67
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
68
	{ 270000,
69 70 71
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

72
static const struct dp_link_dpll vlv_dpll[] = {
73
	{ 162000,
C
Chon Ming Lee 已提交
74
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
75
	{ 270000,
76 77 78
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

79 80 81 82 83 84 85 86 87 88
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
89
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
90
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
91
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
92
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
93
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
94 95
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
96

97 98
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
99
static const int skl_rates[] = { 162000, 216000, 270000,
100
				  324000, 432000, 540000 };
101 102 103
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
104
static const int default_rates[] = { 162000, 270000, 540000 };
105

106
/**
107
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
108 109 110 111 112
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
113
bool intel_dp_is_edp(struct intel_dp *intel_dp)
114
{
115 116 117
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
118 119
}

120
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
121
{
122 123 124
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
125 126
}

127 128
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
129
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
130 131
}

C
Chris Wilson 已提交
132
static void intel_dp_link_down(struct intel_dp *intel_dp);
133
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
134
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
135
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
136 137
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
138
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
139

140 141 142
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
143
	int i, max_rate;
144

145
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
146

147 148 149
	for (i = 0; i < ARRAY_SIZE(default_rates); i++) {
		if (default_rates[i] > max_rate)
			break;
150
		intel_dp->sink_rates[i] = default_rates[i];
151
	}
152

153
	intel_dp->num_sink_rates = i;
154 155
}

156 157
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
158
{
159
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
160 161
}

162 163
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
164 165
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
166 167
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
168 169 170 171

	return min(source_max, sink_max);
}

172
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
173 174 175 176
{
	return intel_dp->max_link_lane_count;
}

177
int
178
intel_dp_link_required(int pixel_clock, int bpp)
179
{
180 181
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
182 183
}

184
int
185 186
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
187 188 189 190 191 192 193
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
194 195
}

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

219 220
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
221 222 223
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
224
	enum port port = dig_port->port;
225
	const int *source_rates;
226
	int size;
227
	u32 voltage;
228

229 230 231
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

232
	if (IS_GEN9_LP(dev_priv)) {
233
		source_rates = bxt_rates;
234
		size = ARRAY_SIZE(bxt_rates);
235 236 237 238 239 240 241
	} else if (IS_CANNONLAKE(dev_priv)) {
		source_rates = cnl_rates;
		size = ARRAY_SIZE(cnl_rates);
		voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
		if (port == PORT_A || port == PORT_D ||
		    voltage == VOLTAGE_INFO_0_85V)
			size -= 2;
242
	} else if (IS_GEN9_BC(dev_priv)) {
243
		source_rates = skl_rates;
244
		size = ARRAY_SIZE(skl_rates);
245 246
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
247
		source_rates = default_rates;
248
		size = ARRAY_SIZE(default_rates);
249 250 251
	} else {
		source_rates = default_rates;
		size = ARRAY_SIZE(default_rates) - 1;
252 253
	}

254 255
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

281 282 283 284 285 286 287 288 289 290 291 292
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

293
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
294
{
295
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
296

297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
316 317 318 319 320 321

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
322

323
	return 0;
324 325
}

326 327
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
328 329 330 331 332 333
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
334 335
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
336 337
		return false;

338 339
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
340 341 342 343 344
		return false;

	return true;
}

345 346 347
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
348
	int index;
349

350 351 352 353
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
354 355
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
356
	} else if (lane_count > 1) {
357
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
358
		intel_dp->max_link_lane_count = lane_count >> 1;
359 360 361 362 363 364 365 366
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

367
static enum drm_mode_status
368 369 370
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
371
	struct intel_dp *intel_dp = intel_attached_dp(connector);
372 373
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
374 375
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
376 377 378
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
379

380
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
381
		if (mode->hdisplay > fixed_mode->hdisplay)
382 383
			return MODE_PANEL;

384
		if (mode->vdisplay > fixed_mode->vdisplay)
385
			return MODE_PANEL;
386 387

		target_clock = fixed_mode->clock;
388 389
	}

390
	max_link_clock = intel_dp_max_link_rate(intel_dp);
391
	max_lanes = intel_dp_max_lane_count(intel_dp);
392 393 394 395

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

396
	if (mode_rate > max_rate || target_clock > max_dotclk)
397
		return MODE_CLOCK_HIGH;
398 399 400 401

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

402 403 404
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

405 406 407
	return MODE_OK;
}

408
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
409 410 411 412 413 414 415 416 417 418 419
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

420
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
421 422 423 424 425 426 427 428
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

429 430
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
431
				    struct intel_dp *intel_dp);
432 433
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
434 435
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
436 437
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
438

439 440 441 442 443
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
444
	struct drm_i915_private *dev_priv = to_i915(dev);
445 446 447 448 449

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
450
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
451 452 453 454 455 456 457 458 459

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
460
	struct drm_i915_private *dev_priv = to_i915(dev);
461 462 463

	mutex_unlock(&dev_priv->pps_mutex);

464
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
465 466
}

467 468 469 470
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
471
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
472
	enum pipe pipe = intel_dp->pps_pipe;
473 474 475
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

494
	if (IS_CHERRYVIEW(dev_priv))
495 496 497 498
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

499 500 501 502 503 504
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
505
	if (!pll_enabled) {
506
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
507 508
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

509
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
510 511 512 513 514
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
515
	}
516

517 518 519 520 521 522 523 524 525 526 527 528 529 530
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
531

532
	if (!pll_enabled) {
533
		vlv_force_pll_off(dev_priv, pipe);
534 535 536 537

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
538 539
}

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

578 579 580 581 582
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
583
	struct drm_i915_private *dev_priv = to_i915(dev);
584
	enum pipe pipe;
585

V
Ville Syrjälä 已提交
586
	lockdep_assert_held(&dev_priv->pps_mutex);
587

588
	/* We should never land here with regular DP ports */
589
	WARN_ON(!intel_dp_is_edp(intel_dp));
590

591 592 593
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

594 595 596
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

597
	pipe = vlv_find_free_pps(dev_priv);
598 599 600 601 602

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
603
	if (WARN_ON(pipe == INVALID_PIPE))
604
		pipe = PIPE_A;
605

606 607
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
608 609 610 611 612 613

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
614
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
615
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
616

617 618 619 620 621
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
622 623 624 625

	return intel_dp->pps_pipe;
}

626 627 628 629 630
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
631
	struct drm_i915_private *dev_priv = to_i915(dev);
632 633 634 635

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
636
	WARN_ON(!intel_dp_is_edp(intel_dp));
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
652
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
653 654 655 656

	return 0;
}

657 658 659 660 661 662
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
663
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
664 665 666 667 668
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
669
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
670 671 672 673 674 675 676
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
677

678
static enum pipe
679 680 681
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
682 683
{
	enum pipe pipe;
684 685

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
686
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
687
			PANEL_PORT_SELECT_MASK;
688 689 690 691

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

692 693 694
		if (!pipe_check(dev_priv, pipe))
			continue;

695
		return pipe;
696 697
	}

698 699 700 701 702 703 704 705
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
706
	struct drm_i915_private *dev_priv = to_i915(dev);
707 708 709 710 711
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
712 713 714 715 716 717 718 719 720 721 722
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
723 724 725 726 727 728

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
729 730
	}

731 732 733
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

734
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
735
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
736 737
}

738
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
739
{
740
	struct drm_device *dev = &dev_priv->drm;
741 742
	struct intel_encoder *encoder;

743
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
744
		    !IS_GEN9_LP(dev_priv)))
745 746 747 748 749 750 751 752 753 754 755 756
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

757
	for_each_intel_encoder(dev, encoder) {
758 759
		struct intel_dp *intel_dp;

760 761
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
762 763 764
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
765 766 767 768 769 770

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

771
		if (IS_GEN9_LP(dev_priv))
772 773 774
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
775
	}
776 777
}

778 779 780 781 782 783 784 785 786 787 788 789
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
790 791
	int pps_idx = 0;

792 793
	memset(regs, 0, sizeof(*regs));

794
	if (IS_GEN9_LP(dev_priv))
795 796 797
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
798

799 800 801 802
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
803
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv))
804
		regs->pp_div = PP_DIVISOR(pps_idx);
805 806
}

807 808
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
809
{
810
	struct pps_registers regs;
811

812 813 814 815
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
816 817
}

818 819
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
820
{
821
	struct pps_registers regs;
822

823 824 825 826
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
827 828
}

829 830 831 832 833 834 835 836
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
837
	struct drm_i915_private *dev_priv = to_i915(dev);
838

839
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
840 841
		return 0;

842
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
843

844
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
845
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
846
		i915_reg_t pp_ctrl_reg, pp_div_reg;
847
		u32 pp_div;
V
Ville Syrjälä 已提交
848

849 850
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
851 852 853 854 855 856 857 858 859
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

860
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
861

862 863 864
	return 0;
}

865
static bool edp_have_panel_power(struct intel_dp *intel_dp)
866
{
867
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
868
	struct drm_i915_private *dev_priv = to_i915(dev);
869

V
Ville Syrjälä 已提交
870 871
	lockdep_assert_held(&dev_priv->pps_mutex);

872
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
873 874 875
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

876
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
877 878
}

879
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
880
{
881
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
882
	struct drm_i915_private *dev_priv = to_i915(dev);
883

V
Ville Syrjälä 已提交
884 885
	lockdep_assert_held(&dev_priv->pps_mutex);

886
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
887 888 889
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

890
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
891 892
}

893 894 895
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
896
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
897
	struct drm_i915_private *dev_priv = to_i915(dev);
898

899
	if (!intel_dp_is_edp(intel_dp))
900
		return;
901

902
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
903 904
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
905 906
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
907 908 909
	}
}

910 911 912 913 914
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
915
	struct drm_i915_private *dev_priv = to_i915(dev);
916
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
917 918 919
	uint32_t status;
	bool done;

920
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
921
	if (has_aux_irq)
922
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
923
					  msecs_to_jiffies_timeout(10));
924
	else
925
		done = wait_for(C, 10) == 0;
926 927 928 929 930 931 932 933
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

934
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
935
{
936
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
937
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
938

939 940 941
	if (index)
		return 0;

942 943
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
944
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
945
	 */
946
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
947 948 949 950 951
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
952
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
953 954 955 956

	if (index)
		return 0;

957 958 959 960 961
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
962
	if (intel_dig_port->port == PORT_A)
963
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
964 965
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
966 967 968 969 970
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
971
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
972

973
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
974
		/* Workaround for non-ULT HSW */
975 976 977 978 979
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
980
	}
981 982

	return ilk_get_aux_clock_divider(intel_dp, index);
983 984
}

985 986 987 988 989 990 991 992 993 994
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

995 996 997 998
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
999 1000
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1001 1002
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1003 1004
	uint32_t precharge, timeout;

1005
	if (IS_GEN6(dev_priv))
1006 1007 1008 1009
		precharge = 3;
	else
		precharge = 5;

1010
	if (IS_BROADWELL(dev_priv))
1011 1012 1013 1014 1015
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1016
	       DP_AUX_CH_CTL_DONE |
1017
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1018
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1019
	       timeout |
1020
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1021 1022
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1023
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1024 1025
}

1026 1027 1028 1029 1030 1031 1032 1033 1034
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1035
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1036 1037
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1038
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1039 1040 1041
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1042 1043
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1044
		const uint8_t *send, int send_bytes,
1045 1046 1047
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1048 1049
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1050
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1051
	uint32_t aux_clock_divider;
1052 1053
	int i, ret, recv_bytes;
	uint32_t status;
1054
	int try, clock = 0;
1055
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1056 1057
	bool vdd;

1058
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1059

1060 1061 1062 1063 1064 1065
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1066
	vdd = edp_panel_vdd_on(intel_dp);
1067 1068 1069 1070 1071 1072 1073 1074

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1075

1076 1077
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1078
		status = I915_READ_NOTRACE(ch_ctl);
1079 1080 1081 1082 1083 1084
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1085 1086 1087 1088 1089 1090 1091 1092 1093
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1094 1095
		ret = -EBUSY;
		goto out;
1096 1097
	}

1098 1099 1100 1101 1102 1103
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1104
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1105 1106 1107 1108
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1109

1110 1111 1112 1113
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1114
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1115 1116
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1117 1118

			/* Send the command and wait for it to complete */
1119
			I915_WRITE(ch_ctl, send_ctl);
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1130
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1131
				continue;
1132 1133 1134 1135 1136 1137 1138 1139

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1140
				continue;
1141
			}
1142
			if (status & DP_AUX_CH_CTL_DONE)
1143
				goto done;
1144
		}
1145 1146 1147
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1148
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1149 1150
		ret = -EBUSY;
		goto out;
1151 1152
	}

1153
done:
1154 1155 1156
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1157
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1158
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1159 1160
		ret = -EIO;
		goto out;
1161
	}
1162 1163 1164

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1165
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1166
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1167 1168
		ret = -ETIMEDOUT;
		goto out;
1169 1170 1171 1172 1173
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1195 1196
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1197

1198
	for (i = 0; i < recv_bytes; i += 4)
1199
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1200
				    recv + i, recv_bytes - i);
1201

1202 1203 1204 1205
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1206 1207 1208
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1209
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1210

1211
	return ret;
1212 1213
}

1214 1215
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1216 1217
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1218
{
1219 1220 1221
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1222 1223
	int ret;

1224 1225 1226
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1227 1228
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1229

1230 1231 1232
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1233
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1234
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1235
		rxsize = 2; /* 0 or 1 data bytes */
1236

1237 1238
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1239

1240 1241
		WARN_ON(!msg->buffer != !msg->size);

1242 1243
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1244

1245 1246 1247
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1248

1249 1250 1251 1252 1253 1254 1255
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1256 1257
		}
		break;
1258

1259 1260
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1261
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1262
		rxsize = msg->size + 1;
1263

1264 1265
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1266

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1278
		}
1279 1280 1281 1282 1283
		break;

	default:
		ret = -EINVAL;
		break;
1284
	}
1285

1286
	return ret;
1287 1288
}

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1327
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1328
				  enum port port)
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1341
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1342
				   enum port port, int index)
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1355
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1356
				  enum port port)
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1371
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1372
				   enum port port, int index)
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1387
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1388
				  enum port port)
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1402
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1403
				   enum port port, int index)
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1417
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1418
				    enum port port)
1419 1420 1421 1422 1423 1424 1425 1426 1427
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1428
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1429
				     enum port port, int index)
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1442 1443
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1444 1445 1446 1447 1448 1449 1450
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1451
static void
1452 1453 1454 1455 1456
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1457
static void
1458
intel_dp_aux_init(struct intel_dp *intel_dp)
1459
{
1460 1461
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1462

1463
	intel_aux_reg_init(intel_dp);
1464
	drm_dp_aux_init(&intel_dp->aux);
1465

1466
	/* Failure to allocate our preferred name is not critical */
1467
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1468
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1469 1470
}

1471
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1472
{
1473
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1474

1475
	return max_rate >= 540000;
1476 1477
}

1478 1479
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1480
		   struct intel_crtc_state *pipe_config)
1481 1482
{
	struct drm_device *dev = encoder->base.dev;
1483
	struct drm_i915_private *dev_priv = to_i915(dev);
1484 1485
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1486

1487
	if (IS_G4X(dev_priv)) {
1488 1489
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1490
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1491 1492
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1493
	} else if (IS_CHERRYVIEW(dev_priv)) {
1494 1495
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1496
	} else if (IS_VALLEYVIEW(dev_priv)) {
1497 1498
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1499
	}
1500 1501 1502

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1503
			if (pipe_config->port_clock == divisor[i].clock) {
1504 1505 1506 1507 1508
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1509 1510 1511
	}
}

1512 1513 1514 1515 1516 1517 1518 1519
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1520
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1535 1536
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1537 1538
	DRM_DEBUG_KMS("source rates: %s\n", str);

1539 1540
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1541 1542
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1543 1544
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1545
	DRM_DEBUG_KMS("common rates: %s\n", str);
1546 1547
}

1548 1549 1550 1551 1552
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1553
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1554 1555 1556
	if (WARN_ON(len <= 0))
		return 162000;

1557
	return intel_dp->common_rates[len - 1];
1558 1559
}

1560 1561
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1562 1563
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1564 1565 1566 1567 1568

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1569 1570
}

1571 1572
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1573
{
1574 1575
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1576 1577 1578 1579 1580 1581 1582 1583 1584
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1585 1586
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1587 1588 1589 1590 1591 1592 1593 1594 1595
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1596 1597 1598 1599 1600 1601 1602
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1603 1604 1605
	return bpp;
}

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

P
Paulo Zanoni 已提交
1623
bool
1624
intel_dp_compute_config(struct intel_encoder *encoder,
1625 1626
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1627
{
1628
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1629
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1630
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1631
	enum port port = dp_to_dig_port(intel_dp)->port;
1632
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1633
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1634 1635
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1636
	int lane_count, clock;
1637
	int min_lane_count = 1;
1638
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1639
	/* Conveniently, the link BW constants become indices with a shift...*/
1640
	int min_clock = 0;
1641
	int max_clock;
1642
	int bpp, mode_rate;
1643
	int link_avail, link_clock;
1644
	int common_len;
1645
	uint8_t link_bw, rate_select;
1646 1647
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1648

1649
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1650
						    intel_dp->max_link_rate);
1651 1652

	/* No common link rates between source and sink */
1653
	WARN_ON(common_len <= 0);
1654

1655
	max_clock = common_len - 1;
1656

1657
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1658 1659
		pipe_config->has_pch_encoder = true;

1660
	pipe_config->has_drrs = false;
1661 1662
	if (port == PORT_A)
		pipe_config->has_audio = false;
1663
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1664 1665
		pipe_config->has_audio = intel_dp->has_audio;
	else
1666
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1667

1668
	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);
1679

1680
		if (INTEL_GEN(dev_priv) >= 9) {
1681
			int ret;
1682
			ret = skl_update_scaler_crtc(pipe_config);
1683 1684 1685 1686
			if (ret)
				return ret;
		}

1687
		if (HAS_GMCH_DISPLAY(dev_priv))
1688
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1689
						 conn_state->scaling_mode);
1690
		else
1691
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1692
						conn_state->scaling_mode);
1693 1694
	}

1695
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1696 1697
		return false;

1698 1699
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1700 1701
		int index;

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				min_clock = max_clock = index;
			min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
		}
1714
	}
1715
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1716
		      "max bw %d pixel clock %iKHz\n",
1717
		      max_lane_count, intel_dp->common_rates[max_clock],
1718
		      adjusted_mode->crtc_clock);
1719

1720 1721
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1722
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1723
	if (intel_dp_is_edp(intel_dp)) {
1724 1725 1726

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1727
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1728
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1729 1730
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1731 1732
		}

1733 1734 1735 1736 1737 1738 1739 1740 1741
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1742
	}
1743

1744
	for (; bpp >= 6*3; bpp -= 2*3) {
1745 1746
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1747

1748
		for (clock = min_clock; clock <= max_clock; clock++) {
1749 1750 1751 1752
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1753
				link_clock = intel_dp->common_rates[clock];
1754 1755 1756 1757 1758 1759 1760 1761 1762
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1763

1764
	return false;
1765

1766
found:
1767
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1768 1769 1770 1771 1772
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1773
		pipe_config->limited_color_range =
1774 1775 1776
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1777 1778
	} else {
		pipe_config->limited_color_range =
1779
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1780 1781
	}

1782
	pipe_config->lane_count = lane_count;
1783

1784
	pipe_config->pipe_bpp = bpp;
1785
	pipe_config->port_clock = intel_dp->common_rates[clock];
1786

1787 1788 1789 1790 1791
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1792
		      pipe_config->port_clock, bpp);
1793 1794
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1795

1796
	intel_link_compute_m_n(bpp, lane_count,
1797 1798
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1799 1800
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1801

1802
	if (intel_connector->panel.downclock_mode != NULL &&
1803
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1804
			pipe_config->has_drrs = true;
1805 1806 1807
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1808 1809
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1810 1811
	}

1812 1813 1814 1815
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1816
	if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1817 1818 1819 1820 1821
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1822
			vco = 8640000;
1823 1824
			break;
		default:
1825
			vco = 8100000;
1826 1827 1828
			break;
		}

1829
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1830 1831
	}

1832
	if (!HAS_DDI(dev_priv))
1833
		intel_dp_set_clock(encoder, pipe_config);
1834

1835 1836
	intel_psr_compute_config(intel_dp, pipe_config);

1837
	return true;
1838 1839
}

1840
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1841 1842
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1843
{
1844 1845 1846
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1847 1848
}

1849
static void intel_dp_prepare(struct intel_encoder *encoder,
1850
			     const struct intel_crtc_state *pipe_config)
1851
{
1852
	struct drm_device *dev = encoder->base.dev;
1853
	struct drm_i915_private *dev_priv = to_i915(dev);
1854
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1855
	enum port port = dp_to_dig_port(intel_dp)->port;
1856
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1857
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1858

1859 1860 1861 1862
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1863

1864
	/*
K
Keith Packard 已提交
1865
	 * There are four kinds of DP registers:
1866 1867
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1868 1869
	 * 	SNB CPU
	 *	IVB CPU
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1880

1881 1882 1883 1884
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1885

1886 1887
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1888
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1889

1890
	/* Split out the IBX/CPU vs CPT settings */
1891

1892
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1893 1894 1895 1896 1897 1898
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1899
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1900 1901
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1902
		intel_dp->DP |= crtc->pipe << 29;
1903
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1904 1905
		u32 trans_dp;

1906
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1907 1908 1909 1910 1911 1912 1913

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1914
	} else {
1915
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1916
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1917 1918 1919 1920 1921 1922 1923

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1924
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1925 1926
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1927
		if (IS_CHERRYVIEW(dev_priv))
1928
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1929 1930
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1931
	}
1932 1933
}

1934 1935
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1936

1937 1938
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1939

1940 1941
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1942

I
Imre Deak 已提交
1943 1944 1945
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1946
static void wait_panel_status(struct intel_dp *intel_dp,
1947 1948
				       u32 mask,
				       u32 value)
1949
{
1950
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1951
	struct drm_i915_private *dev_priv = to_i915(dev);
1952
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1953

V
Ville Syrjälä 已提交
1954 1955
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1956 1957
	intel_pps_verify_state(dev_priv, intel_dp);

1958 1959
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1960

1961
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1962 1963 1964
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1965

1966 1967 1968
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1969
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1970 1971
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1972 1973

	DRM_DEBUG_KMS("Wait complete\n");
1974
}
1975

1976
static void wait_panel_on(struct intel_dp *intel_dp)
1977 1978
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1979
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1980 1981
}

1982
static void wait_panel_off(struct intel_dp *intel_dp)
1983 1984
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1985
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1986 1987
}

1988
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1989
{
1990 1991 1992
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1993
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1994

1995 1996 1997 1998 1999
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2000 2001
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2002 2003 2004
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2005

2006
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2007 2008
}

2009
static void wait_backlight_on(struct intel_dp *intel_dp)
2010 2011 2012 2013 2014
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2015
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2016 2017 2018 2019
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2020

2021 2022 2023 2024
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2025
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2026
{
2027
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2028
	struct drm_i915_private *dev_priv = to_i915(dev);
2029
	u32 control;
2030

V
Ville Syrjälä 已提交
2031 2032
	lockdep_assert_held(&dev_priv->pps_mutex);

2033
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2034 2035
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2036 2037 2038
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2039
	return control;
2040 2041
}

2042 2043 2044 2045 2046
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2047
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2048
{
2049
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2050
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2051
	struct drm_i915_private *dev_priv = to_i915(dev);
2052
	u32 pp;
2053
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2054
	bool need_to_disable = !intel_dp->want_panel_vdd;
2055

V
Ville Syrjälä 已提交
2056 2057
	lockdep_assert_held(&dev_priv->pps_mutex);

2058
	if (!intel_dp_is_edp(intel_dp))
2059
		return false;
2060

2061
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2062
	intel_dp->want_panel_vdd = true;
2063

2064
	if (edp_have_panel_vdd(intel_dp))
2065
		return need_to_disable;
2066

2067
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2068

V
Ville Syrjälä 已提交
2069 2070
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2071

2072 2073
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2074

2075
	pp = ironlake_get_pp_control(intel_dp);
2076
	pp |= EDP_FORCE_VDD;
2077

2078 2079
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2080 2081 2082 2083 2084

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2085 2086 2087
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2088
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2089 2090
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2091 2092
		msleep(intel_dp->panel_power_up_delay);
	}
2093 2094 2095 2096

	return need_to_disable;
}

2097 2098 2099 2100 2101 2102 2103
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2104
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2105
{
2106
	bool vdd;
2107

2108
	if (!intel_dp_is_edp(intel_dp))
2109 2110
		return;

2111
	pps_lock(intel_dp);
2112
	vdd = edp_panel_vdd_on(intel_dp);
2113
	pps_unlock(intel_dp);
2114

R
Rob Clark 已提交
2115
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2116
	     port_name(dp_to_dig_port(intel_dp)->port));
2117 2118
}

2119
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2120
{
2121
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2122
	struct drm_i915_private *dev_priv = to_i915(dev);
2123 2124
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2125
	u32 pp;
2126
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2127

V
Ville Syrjälä 已提交
2128
	lockdep_assert_held(&dev_priv->pps_mutex);
2129

2130
	WARN_ON(intel_dp->want_panel_vdd);
2131

2132
	if (!edp_have_panel_vdd(intel_dp))
2133
		return;
2134

V
Ville Syrjälä 已提交
2135 2136
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2137

2138 2139
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2140

2141 2142
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2143

2144 2145
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2146

2147 2148 2149
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2150

2151
	if ((pp & PANEL_POWER_ON) == 0)
2152
		intel_dp->panel_power_off_time = ktime_get_boottime();
2153

2154
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2155
}
2156

2157
static void edp_panel_vdd_work(struct work_struct *__work)
2158 2159 2160 2161
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2162
	pps_lock(intel_dp);
2163 2164
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2165
	pps_unlock(intel_dp);
2166 2167
}

2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2181 2182 2183 2184 2185
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2186
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2187
{
2188
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2189 2190 2191

	lockdep_assert_held(&dev_priv->pps_mutex);

2192
	if (!intel_dp_is_edp(intel_dp))
2193
		return;
2194

R
Rob Clark 已提交
2195
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2196
	     port_name(dp_to_dig_port(intel_dp)->port));
2197

2198 2199
	intel_dp->want_panel_vdd = false;

2200
	if (sync)
2201
		edp_panel_vdd_off_sync(intel_dp);
2202 2203
	else
		edp_panel_vdd_schedule_off(intel_dp);
2204 2205
}

2206
static void edp_panel_on(struct intel_dp *intel_dp)
2207
{
2208
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2209
	struct drm_i915_private *dev_priv = to_i915(dev);
2210
	u32 pp;
2211
	i915_reg_t pp_ctrl_reg;
2212

2213 2214
	lockdep_assert_held(&dev_priv->pps_mutex);

2215
	if (!intel_dp_is_edp(intel_dp))
2216
		return;
2217

V
Ville Syrjälä 已提交
2218 2219
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2220

2221 2222 2223
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2224
		return;
2225

2226
	wait_panel_power_cycle(intel_dp);
2227

2228
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2229
	pp = ironlake_get_pp_control(intel_dp);
2230
	if (IS_GEN5(dev_priv)) {
2231 2232
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2233 2234
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2235
	}
2236

2237
	pp |= PANEL_POWER_ON;
2238
	if (!IS_GEN5(dev_priv))
2239 2240
		pp |= PANEL_POWER_RESET;

2241 2242
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2243

2244
	wait_panel_on(intel_dp);
2245
	intel_dp->last_power_on = jiffies;
2246

2247
	if (IS_GEN5(dev_priv)) {
2248
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2249 2250
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2251
	}
2252
}
V
Ville Syrjälä 已提交
2253

2254 2255
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2256
	if (!intel_dp_is_edp(intel_dp))
2257 2258 2259 2260
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2261
	pps_unlock(intel_dp);
2262 2263
}

2264 2265

static void edp_panel_off(struct intel_dp *intel_dp)
2266
{
2267
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2268
	struct drm_i915_private *dev_priv = to_i915(dev);
2269
	u32 pp;
2270
	i915_reg_t pp_ctrl_reg;
2271

2272 2273
	lockdep_assert_held(&dev_priv->pps_mutex);

2274
	if (!intel_dp_is_edp(intel_dp))
2275
		return;
2276

V
Ville Syrjälä 已提交
2277 2278
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2279

V
Ville Syrjälä 已提交
2280 2281
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2282

2283
	pp = ironlake_get_pp_control(intel_dp);
2284 2285
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2286
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2287
		EDP_BLC_ENABLE);
2288

2289
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2290

2291 2292
	intel_dp->want_panel_vdd = false;

2293 2294
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2295

2296
	wait_panel_off(intel_dp);
2297
	intel_dp->panel_power_off_time = ktime_get_boottime();
2298 2299

	/* We got a reference when we enabled the VDD. */
2300
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2301
}
V
Ville Syrjälä 已提交
2302

2303 2304
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2305
	if (!intel_dp_is_edp(intel_dp))
2306
		return;
V
Ville Syrjälä 已提交
2307

2308 2309
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2310
	pps_unlock(intel_dp);
2311 2312
}

2313 2314
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2315
{
2316 2317
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2318
	struct drm_i915_private *dev_priv = to_i915(dev);
2319
	u32 pp;
2320
	i915_reg_t pp_ctrl_reg;
2321

2322 2323 2324 2325 2326 2327
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2328
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2329

2330
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2331

2332
	pp = ironlake_get_pp_control(intel_dp);
2333
	pp |= EDP_BLC_ENABLE;
2334

2335
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2336 2337 2338

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2339

2340
	pps_unlock(intel_dp);
2341 2342
}

2343
/* Enable backlight PWM and backlight PP control. */
2344 2345
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2346
{
2347 2348
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2349
	if (!intel_dp_is_edp(intel_dp))
2350 2351 2352 2353
		return;

	DRM_DEBUG_KMS("\n");

2354
	intel_panel_enable_backlight(crtc_state, conn_state);
2355 2356 2357 2358 2359
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2360
{
2361
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2362
	struct drm_i915_private *dev_priv = to_i915(dev);
2363
	u32 pp;
2364
	i915_reg_t pp_ctrl_reg;
2365

2366
	if (!intel_dp_is_edp(intel_dp))
2367 2368
		return;

2369
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2370

2371
	pp = ironlake_get_pp_control(intel_dp);
2372
	pp &= ~EDP_BLC_ENABLE;
2373

2374
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2375 2376 2377

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2378

2379
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2380 2381

	intel_dp->last_backlight_off = jiffies;
2382
	edp_wait_backlight_off(intel_dp);
2383
}
2384

2385
/* Disable backlight PP control and backlight PWM. */
2386
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2387
{
2388 2389
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2390
	if (!intel_dp_is_edp(intel_dp))
2391 2392 2393
		return;

	DRM_DEBUG_KMS("\n");
2394

2395
	_intel_edp_backlight_off(intel_dp);
2396
	intel_panel_disable_backlight(old_conn_state);
2397
}
2398

2399 2400 2401 2402 2403 2404 2405 2406
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2407 2408
	bool is_enabled;

2409
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2410
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2411
	pps_unlock(intel_dp);
2412 2413 2414 2415

	if (is_enabled == enable)
		return;

2416 2417
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2418 2419 2420 2421 2422 2423 2424

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2425 2426 2427 2428 2429 2430 2431 2432 2433
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2434
			onoff(state), onoff(cur_state));
2435 2436 2437 2438 2439 2440 2441 2442 2443
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2444
			onoff(state), onoff(cur_state));
2445 2446 2447 2448
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2449
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2450
				const struct intel_crtc_state *pipe_config)
2451
{
2452
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2453
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2454

2455 2456 2457
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2458

2459
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2460
		      pipe_config->port_clock);
2461 2462 2463

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2464
	if (pipe_config->port_clock == 162000)
2465 2466 2467 2468 2469 2470 2471 2472
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2473 2474 2475 2476 2477 2478 2479
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2480
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2481

2482
	intel_dp->DP |= DP_PLL_ENABLE;
2483

2484
	I915_WRITE(DP_A, intel_dp->DP);
2485 2486
	POSTING_READ(DP_A);
	udelay(200);
2487 2488
}

2489
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2490
{
2491
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2492 2493
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2494

2495 2496 2497
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2498

2499 2500
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2501
	intel_dp->DP &= ~DP_PLL_ENABLE;
2502

2503
	I915_WRITE(DP_A, intel_dp->DP);
2504
	POSTING_READ(DP_A);
2505 2506 2507
	udelay(200);
}

2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2523
/* If the sink supports it, try to set the power state appropriately */
2524
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2525 2526 2527 2528 2529 2530 2531 2532
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2533 2534 2535
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2536 2537
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2538
	} else {
2539 2540
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2541 2542 2543 2544 2545
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2546 2547
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2548 2549 2550 2551
			if (ret == 1)
				break;
			msleep(1);
		}
2552 2553 2554

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2555
	}
2556 2557 2558 2559

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2560 2561
}

2562 2563
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2564
{
2565
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2566
	enum port port = dp_to_dig_port(intel_dp)->port;
2567
	struct drm_device *dev = encoder->base.dev;
2568
	struct drm_i915_private *dev_priv = to_i915(dev);
2569
	u32 tmp;
2570
	bool ret;
2571

2572 2573
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2574 2575
		return false;

2576 2577
	ret = false;

2578
	tmp = I915_READ(intel_dp->output_reg);
2579 2580

	if (!(tmp & DP_PORT_EN))
2581
		goto out;
2582

2583
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2584
		*pipe = PORT_TO_PIPE_CPT(tmp);
2585
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2586
		enum pipe p;
2587

2588 2589 2590 2591
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2592 2593 2594
				ret = true;

				goto out;
2595 2596 2597
			}
		}

2598
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2599
			      i915_mmio_reg_offset(intel_dp->output_reg));
2600
	} else if (IS_CHERRYVIEW(dev_priv)) {
2601 2602 2603
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2604
	}
2605

2606 2607 2608
	ret = true;

out:
2609
	intel_display_power_put(dev_priv, encoder->power_domain);
2610 2611

	return ret;
2612
}
2613

2614
static void intel_dp_get_config(struct intel_encoder *encoder,
2615
				struct intel_crtc_state *pipe_config)
2616 2617 2618
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2619
	struct drm_device *dev = encoder->base.dev;
2620
	struct drm_i915_private *dev_priv = to_i915(dev);
2621 2622
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2623

2624
	tmp = I915_READ(intel_dp->output_reg);
2625 2626

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2627

2628
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2629 2630 2631
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2632 2633 2634
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2635

2636
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2637 2638 2639 2640
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2641
		if (tmp & DP_SYNC_HS_HIGH)
2642 2643 2644
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2645

2646
		if (tmp & DP_SYNC_VS_HIGH)
2647 2648 2649 2650
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2651

2652
	pipe_config->base.adjusted_mode.flags |= flags;
2653

2654
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2655 2656
		pipe_config->limited_color_range = true;

2657 2658 2659
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2660 2661
	intel_dp_get_m_n(crtc, pipe_config);

2662
	if (port == PORT_A) {
2663
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2664 2665 2666 2667
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2668

2669 2670 2671
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2672

2673
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2674
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2689 2690
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2691
	}
2692 2693
}

2694
static void intel_disable_dp(struct intel_encoder *encoder,
2695 2696
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2697
{
2698
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2699

2700
	if (old_crtc_state->has_audio)
2701
		intel_audio_codec_disable(encoder);
2702 2703 2704

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2705
	intel_edp_panel_vdd_on(intel_dp);
2706
	intel_edp_backlight_off(old_conn_state);
2707
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2708
	intel_edp_panel_off(intel_dp);
2709 2710 2711 2712 2713 2714 2715 2716 2717
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2718

2719
	/* disable the port before the pipe on g4x */
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
	intel_dp_link_down(intel_dp);
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2739 2740
}

2741
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2742 2743
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2744
{
2745
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2746
	enum port port = dp_to_dig_port(intel_dp)->port;
2747

2748
	intel_dp_link_down(intel_dp);
2749 2750

	/* Only ilk+ has port A */
2751 2752
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2753 2754
}

2755
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2756 2757
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2758 2759 2760 2761
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2762 2763
}

2764
static void chv_post_disable_dp(struct intel_encoder *encoder,
2765 2766
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2767 2768 2769
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2770
	struct drm_i915_private *dev_priv = to_i915(dev);
2771

2772 2773 2774 2775 2776 2777
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2778

V
Ville Syrjälä 已提交
2779
	mutex_unlock(&dev_priv->sb_lock);
2780 2781
}

2782 2783 2784 2785 2786 2787 2788
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2789
	struct drm_i915_private *dev_priv = to_i915(dev);
2790 2791
	enum port port = intel_dig_port->port;

2792 2793 2794 2795
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2796
	if (HAS_DDI(dev_priv)) {
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2822
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2823
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2837
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2838 2839 2840 2841 2842
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2843
		if (IS_CHERRYVIEW(dev_priv))
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2859
			if (IS_CHERRYVIEW(dev_priv)) {
2860 2861
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2862
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2863 2864 2865 2866 2867 2868 2869
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2870
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2871
				 const struct intel_crtc_state *old_crtc_state)
2872 2873
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2874
	struct drm_i915_private *dev_priv = to_i915(dev);
2875 2876 2877

	/* enable with pattern 1 (as per spec) */

2878
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2879 2880 2881 2882 2883 2884 2885 2886

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2887
	if (old_crtc_state->has_audio)
2888
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2889 2890 2891

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2892 2893
}

2894
static void intel_enable_dp(struct intel_encoder *encoder,
2895 2896
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2897
{
2898 2899
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2900
	struct drm_i915_private *dev_priv = to_i915(dev);
2901
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2902
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2903
	enum pipe pipe = crtc->pipe;
2904

2905 2906
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2907

2908 2909
	pps_lock(intel_dp);

2910
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2911 2912
		vlv_init_panel_power_sequencer(intel_dp);

2913
	intel_dp_enable_port(intel_dp, pipe_config);
2914 2915 2916 2917 2918 2919 2920

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2921
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2922 2923
		unsigned int lane_mask = 0x0;

2924
		if (IS_CHERRYVIEW(dev_priv))
2925
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2926

2927 2928
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2929
	}
2930

2931
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2932
	intel_dp_start_link_train(intel_dp);
2933
	intel_dp_stop_link_train(intel_dp);
2934

2935
	if (pipe_config->has_audio) {
2936
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2937
				 pipe_name(pipe));
2938
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2939
	}
2940
}
2941

2942
static void g4x_enable_dp(struct intel_encoder *encoder,
2943 2944
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2945
{
2946
	intel_enable_dp(encoder, pipe_config, conn_state);
2947
	intel_edp_backlight_on(pipe_config, conn_state);
2948
}
2949

2950
static void vlv_enable_dp(struct intel_encoder *encoder,
2951 2952
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2953
{
2954 2955
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2956
	intel_edp_backlight_on(pipe_config, conn_state);
2957
	intel_psr_enable(intel_dp, pipe_config);
2958 2959
}

2960
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2961 2962
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2963 2964
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2965
	enum port port = dp_to_dig_port(intel_dp)->port;
2966

2967
	intel_dp_prepare(encoder, pipe_config);
2968

2969
	/* Only ilk+ has port A */
2970
	if (port == PORT_A)
2971
		ironlake_edp_pll_on(intel_dp, pipe_config);
2972 2973
}

2974 2975 2976
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2977
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2978
	enum pipe pipe = intel_dp->pps_pipe;
2979
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2980

2981 2982
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2983 2984 2985
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3005 3006 3007
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
3008
	struct drm_i915_private *dev_priv = to_i915(dev);
3009 3010 3011 3012
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3013
	for_each_intel_encoder(dev, encoder) {
3014
		struct intel_dp *intel_dp;
3015
		enum port port;
3016

3017 3018
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3019 3020 3021
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3022
		port = dp_to_dig_port(intel_dp)->port;
3023

3024 3025 3026 3027
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3028 3029 3030 3031
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3032
			      pipe_name(pipe), port_name(port));
3033 3034

		/* make sure vdd is off before we steal it */
3035
		vlv_detach_power_sequencer(intel_dp);
3036 3037 3038 3039 3040 3041 3042 3043
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
3044
	struct drm_i915_private *dev_priv = to_i915(dev);
3045 3046 3047 3048
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

3049
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3050

3051 3052 3053 3054 3055 3056 3057
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3058
		vlv_detach_power_sequencer(intel_dp);
3059
	}
3060 3061 3062 3063 3064 3065 3066

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

3067 3068
	intel_dp->active_pipe = crtc->pipe;

3069
	if (!intel_dp_is_edp(intel_dp))
3070 3071
		return;

3072 3073 3074 3075 3076 3077 3078
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3079
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3080
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3081 3082
}

3083
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3084 3085
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3086
{
3087
	vlv_phy_pre_encoder_enable(encoder);
3088

3089
	intel_enable_dp(encoder, pipe_config, conn_state);
3090 3091
}

3092
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3093 3094
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3095
{
3096
	intel_dp_prepare(encoder, pipe_config);
3097

3098
	vlv_phy_pre_pll_enable(encoder);
3099 3100
}

3101
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3102 3103
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3104
{
3105
	chv_phy_pre_encoder_enable(encoder);
3106

3107
	intel_enable_dp(encoder, pipe_config, conn_state);
3108 3109

	/* Second common lane will stay alive on its own now */
3110
	chv_phy_release_cl2_override(encoder);
3111 3112
}

3113
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3114 3115
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3116
{
3117
	intel_dp_prepare(encoder, pipe_config);
3118

3119
	chv_phy_pre_pll_enable(encoder);
3120 3121
}

3122
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3123 3124
				    const struct intel_crtc_state *pipe_config,
				    const struct drm_connector_state *conn_state)
3125
{
3126
	chv_phy_post_pll_disable(encoder);
3127 3128
}

3129 3130 3131 3132
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3133
bool
3134
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3135
{
3136 3137
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3138 3139
}

3140 3141 3142 3143
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3144 3145
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3146 3147 3148 3149 3150 3151 3152
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3153 3154 3155
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3156 3157 3158
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3159
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3160 3161 3162
{
	uint8_t alpm_caps = 0;

3163 3164 3165
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3166 3167 3168
	return alpm_caps & DP_ALPM_CAP;
}

3169
/* These are source-specific values. */
3170
uint8_t
K
Keith Packard 已提交
3171
intel_dp_voltage_max(struct intel_dp *intel_dp)
3172
{
3173
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3174
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3175

3176
	if (INTEL_GEN(dev_priv) >= 9) {
3177 3178
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3179
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3180
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3181
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3182
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3183
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3184
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3185
	else
3186
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3187 3188
}

3189
uint8_t
K
Keith Packard 已提交
3190 3191
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3192
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3193
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3194

3195
	if (INTEL_GEN(dev_priv) >= 9) {
3196 3197 3198 3199 3200 3201 3202
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3203 3204
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3205 3206 3207
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3208
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3209
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3210 3211 3212 3213 3214 3215 3216
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3217
		default:
3218
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3219
		}
3220
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3221
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3222 3223 3224 3225 3226 3227 3228
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3229
		default:
3230
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3231
		}
3232
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3233
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3234 3235 3236 3237 3238
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3239
		default:
3240
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3241 3242 3243
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3244 3245 3246 3247 3248 3249 3250
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3251
		default:
3252
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3253
		}
3254 3255 3256
	}
}

3257
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3258
{
3259
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3260 3261 3262 3263 3264
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3265
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3266 3267
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3268
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3269 3270 3271
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3272
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3273 3274 3275
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3276
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3277 3278 3279
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3280
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3281 3282 3283 3284 3285 3286 3287
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3288
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3289 3290
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3291
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3292 3293 3294
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3295
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3296 3297 3298
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3300 3301 3302 3303 3304 3305 3306
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3307
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3308 3309
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3310
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3311 3312 3313
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3314
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3315 3316 3317 3318 3319 3320 3321
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3322
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3323 3324
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3325
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3337 3338
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3339 3340 3341 3342

	return 0;
}

3343
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3344
{
3345 3346 3347
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3348 3349 3350
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3351
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3352
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3353
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3354 3355 3356
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3357
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3358 3359 3360
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3361
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3362 3363 3364
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3365
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3366 3367
			deemph_reg_value = 128;
			margin_reg_value = 154;
3368
			uniq_trans_scale = true;
3369 3370 3371 3372 3373
			break;
		default:
			return 0;
		}
		break;
3374
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3375
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3376
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3377 3378 3379
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3380
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3381 3382 3383
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3384
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3385 3386 3387 3388 3389 3390 3391
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3392
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3393
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3394
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3395 3396 3397
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3398
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3399 3400 3401 3402 3403 3404 3405
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3406
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3407
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3408
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3420 3421
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3422 3423 3424 3425

	return 0;
}

3426
static uint32_t
3427
gen4_signal_levels(uint8_t train_set)
3428
{
3429
	uint32_t	signal_levels = 0;
3430

3431
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3432
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3433 3434 3435
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3436
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3437 3438
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3439
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3440 3441
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3442
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3443 3444 3445
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3446
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3447
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3448 3449 3450
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3451
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3452 3453
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3454
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3455 3456
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3457
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3458 3459 3460 3461 3462 3463
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3464 3465
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3466
gen6_edp_signal_levels(uint8_t train_set)
3467
{
3468 3469 3470
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3471 3472
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3473
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3474
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3475
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3476 3477
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3478
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3479 3480
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3481
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3482 3483
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3484
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3485
	default:
3486 3487 3488
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3489 3490 3491
	}
}

K
Keith Packard 已提交
3492 3493
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3494
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3495 3496 3497 3498
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3499
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3500
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3501
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3502
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3503
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3504 3505
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3506
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3507
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3508
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3509 3510
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3511
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3512
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3513
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3514 3515 3516 3517 3518 3519 3520 3521 3522
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3523
void
3524
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3525 3526
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3527
	enum port port = intel_dig_port->port;
3528
	struct drm_device *dev = intel_dig_port->base.base.dev;
3529
	struct drm_i915_private *dev_priv = to_i915(dev);
3530
	uint32_t signal_levels, mask = 0;
3531 3532
	uint8_t train_set = intel_dp->train_set[0];

3533 3534 3535
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3536
		signal_levels = ddi_signal_levels(intel_dp);
3537
		mask = DDI_BUF_EMP_MASK;
3538
	} else if (IS_CHERRYVIEW(dev_priv)) {
3539
		signal_levels = chv_signal_levels(intel_dp);
3540
	} else if (IS_VALLEYVIEW(dev_priv)) {
3541
		signal_levels = vlv_signal_levels(intel_dp);
3542
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3543
		signal_levels = gen7_edp_signal_levels(train_set);
3544
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3545
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3546
		signal_levels = gen6_edp_signal_levels(train_set);
3547 3548
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3549
		signal_levels = gen4_signal_levels(train_set);
3550 3551 3552
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3553 3554 3555 3556 3557 3558 3559 3560
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3561

3562
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3563 3564 3565

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3566 3567
}

3568
void
3569 3570
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3571
{
3572
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3573 3574
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3575

3576
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3577

3578
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3579
	POSTING_READ(intel_dp->output_reg);
3580 3581
}

3582
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3583 3584 3585
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3586
	struct drm_i915_private *dev_priv = to_i915(dev);
3587 3588 3589
	enum port port = intel_dig_port->port;
	uint32_t val;

3590
	if (!HAS_DDI(dev_priv))
3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3608 3609 3610 3611
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3612 3613 3614
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3615
static void
C
Chris Wilson 已提交
3616
intel_dp_link_down(struct intel_dp *intel_dp)
3617
{
3618
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3619
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3620
	enum port port = intel_dig_port->port;
3621
	struct drm_device *dev = intel_dig_port->base.base.dev;
3622
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3623
	uint32_t DP = intel_dp->DP;
3624

3625
	if (WARN_ON(HAS_DDI(dev_priv)))
3626 3627
		return;

3628
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3629 3630
		return;

3631
	DRM_DEBUG_KMS("\n");
3632

3633
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3634
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3635
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3636
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3637
	} else {
3638
		if (IS_CHERRYVIEW(dev_priv))
3639 3640 3641
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3642
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3643
	}
3644
	I915_WRITE(intel_dp->output_reg, DP);
3645
	POSTING_READ(intel_dp->output_reg);
3646

3647 3648 3649 3650 3651 3652 3653 3654 3655
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3656
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3657 3658 3659 3660 3661 3662 3663
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3664 3665 3666 3667 3668 3669 3670
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3671
		I915_WRITE(intel_dp->output_reg, DP);
3672
		POSTING_READ(intel_dp->output_reg);
3673

3674
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3675 3676
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3677 3678
	}

3679
	msleep(intel_dp->panel_power_down_delay);
3680 3681

	intel_dp->DP = DP;
3682 3683 3684 3685 3686 3687

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3688 3689
}

3690
bool
3691
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3692
{
3693 3694
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3695
		return false; /* aux transfer failed */
3696

3697
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3698

3699 3700
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3701

3702 3703 3704 3705 3706
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3707

3708 3709
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3710

3711
	if (!intel_dp_read_dpcd(intel_dp))
3712 3713
		return false;

3714 3715
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3716

3717 3718 3719
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3720

3721 3722 3723 3724 3725 3726 3727 3728
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3729

3730 3731 3732 3733 3734
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3735 3736 3737 3738
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3739 3740 3741 3742 3743
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3744 3745 3746 3747 3748 3749

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3750 3751
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3752 3753
		}

3754 3755
	}

3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3766 3767
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3768
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3769
			      intel_dp->edp_dpcd);
3770

3771 3772
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3773
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3774 3775
		int i;

3776 3777
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3778

3779 3780
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3781 3782 3783 3784

			if (val == 0)
				break;

3785 3786 3787 3788 3789 3790
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3791
			intel_dp->sink_rates[i] = (val * 200) / 10;
3792
		}
3793
		intel_dp->num_sink_rates = i;
3794
	}
3795

3796 3797 3798 3799
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3800 3801 3802 3803 3804
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3805 3806
	intel_dp_set_common_rates(intel_dp);

3807 3808 3809 3810 3811 3812 3813
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3814 3815
	u8 sink_count;

3816 3817 3818
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3819
	/* Don't clobber cached eDP rates. */
3820
	if (!intel_dp_is_edp(intel_dp)) {
3821
		intel_dp_set_sink_rates(intel_dp);
3822 3823
		intel_dp_set_common_rates(intel_dp);
	}
3824

3825
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3826 3827 3828 3829 3830 3831 3832
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3833
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3834 3835 3836 3837 3838 3839 3840 3841

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3842
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3843
		return false;
3844

3845
	if (!drm_dp_is_branch(intel_dp->dpcd))
3846 3847 3848 3849 3850
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3851 3852 3853
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3854 3855 3856
		return false; /* downstream port status fetch failed */

	return true;
3857 3858
}

3859
static bool
3860
intel_dp_can_mst(struct intel_dp *intel_dp)
3861
{
3862
	u8 mstm_cap;
3863

3864
	if (!i915_modparams.enable_dp_mst)
3865 3866
		return false;

3867 3868 3869 3870 3871 3872
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3873
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3874
		return false;
3875

3876
	return mstm_cap & DP_MST_CAP;
3877 3878 3879 3880 3881
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3882
	if (!i915_modparams.enable_dp_mst)
3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3897 3898
}

3899
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3900
{
3901
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3902
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3903
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3904
	u8 buf;
3905
	int ret = 0;
3906 3907
	int count = 0;
	int attempts = 10;
3908

3909 3910
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3911 3912
		ret = -EIO;
		goto out;
3913 3914
	}

3915
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3916
			       buf & ~DP_TEST_SINK_START) < 0) {
3917
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3918 3919 3920
		ret = -EIO;
		goto out;
	}
3921

3922
	do {
3923
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3934
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3935 3936 3937
		ret = -ETIMEDOUT;
	}

3938
 out:
3939
	hsw_enable_ips(intel_crtc);
3940
	return ret;
3941 3942 3943 3944 3945
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3946
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3947 3948
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3949 3950
	int ret;

3951 3952 3953 3954 3955 3956 3957 3958 3959
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3960 3961 3962 3963 3964 3965
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3966
	hsw_disable_ips(intel_crtc);
3967

3968
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3969 3970 3971
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3972 3973
	}

3974
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3975 3976 3977 3978 3979 3980
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3981
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3982 3983
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3984
	int count, ret;
3985 3986 3987 3988 3989 3990
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3991
	do {
3992
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3993

3994
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3995 3996
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3997
			goto stop;
3998
		}
3999
		count = buf & DP_TEST_COUNT_MASK;
4000

4001
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4002 4003

	if (attempts == 0) {
4004 4005 4006 4007 4008 4009 4010 4011
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4012
	}
4013

4014
stop:
4015
	intel_dp_sink_crc_stop(intel_dp);
4016
	return ret;
4017 4018
}

4019 4020 4021
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4022 4023
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4024 4025
}

4026 4027 4028
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4029 4030 4031
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4032 4033
}

4034 4035
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4036
	int status = 0;
4037
	int test_link_rate;
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4059 4060 4061 4062

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4063 4064 4065 4066 4067 4068
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4069 4070 4071 4072
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4073
	uint8_t test_pattern;
4074
	uint8_t test_misc;
4075 4076 4077 4078
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4079 4080
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4102 4103
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4130 4131 4132
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4133
{
4134
	uint8_t test_result = DP_TEST_ACK;
4135 4136 4137 4138
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4139
	    connector->edid_corrupt ||
4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4153
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4154
	} else {
4155 4156 4157 4158 4159 4160 4161
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4162 4163
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4164 4165 4166
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4167
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4168 4169 4170
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4171
	intel_dp->compliance.test_active = 1;
4172

4173 4174 4175 4176
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4177
{
4178 4179 4180 4181 4182 4183 4184
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4185 4186
	uint8_t request = 0;
	int status;
4187

4188
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4189 4190 4191 4192 4193
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4194
	switch (request) {
4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4212
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4213 4214 4215
		break;
	}

4216 4217 4218
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4219
update_status:
4220
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4221 4222
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4223 4224
}

4225 4226 4227 4228 4229 4230
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4231
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4232 4233 4234 4235 4236 4237 4238 4239
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4240
			if (intel_dp->active_mst_links &&
4241
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4242 4243 4244 4245 4246
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4247
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4263
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4299
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4300 4301 4302 4303 4304 4305 4306

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4327 4328 4329 4330
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
4331 4332
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
4333 4334
		return;

4335 4336
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4337 4338
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4339 4340

		intel_dp_retrain_link(intel_dp);
4341 4342 4343
	}
}

4344 4345 4346 4347 4348 4349 4350
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4351 4352 4353 4354 4355
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4356
 */
4357
static bool
4358
intel_dp_short_pulse(struct intel_dp *intel_dp)
4359
{
4360
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4361
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4362
	u8 sink_irq_vector = 0;
4363 4364
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4365

4366 4367 4368 4369
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4370
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4371

4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4383 4384
	}

4385 4386
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4387 4388
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4389
		/* Clear interrupt source */
4390 4391 4392
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4393 4394

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4395
			intel_dp_handle_test_request(intel_dp);
4396 4397 4398 4399
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4400 4401 4402
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4403 4404 4405 4406 4407
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4408 4409

	return true;
4410 4411
}

4412
/* XXX this is probably wrong for multiple downstream ports */
4413
static enum drm_connector_status
4414
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4415
{
4416
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4417 4418 4419
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4420 4421 4422
	if (lspcon->active)
		lspcon_resume(lspcon);

4423 4424 4425
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4426
	if (intel_dp_is_edp(intel_dp))
4427 4428
		return connector_status_connected;

4429
	/* if there's no downstream port, we're done */
4430
	if (!drm_dp_is_branch(dpcd))
4431
		return connector_status_connected;
4432 4433

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4434 4435
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4436

4437 4438
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4439 4440
	}

4441 4442 4443
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4444
	/* If no HPD, poke DDC gently */
4445
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4446
		return connector_status_connected;
4447 4448

	/* Well we tried, say unknown for unreliable port types */
4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4461 4462 4463

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4464
	return connector_status_disconnected;
4465 4466
}

4467 4468 4469 4470
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4471
	struct drm_i915_private *dev_priv = to_i915(dev);
4472 4473
	enum drm_connector_status status;

4474
	status = intel_panel_detect(dev_priv);
4475 4476 4477 4478 4479 4480
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4481 4482
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4483
{
4484
	u32 bit;
4485

4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518
	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4536 4537 4538
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4539
	default:
4540
		return cpt_digital_port_connected(dev_priv, port);
4541
	}
4542

4543
	return I915_READ(SDEISR) & bit;
4544 4545
}

4546
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4547
				       struct intel_digital_port *port)
4548
{
4549
	u32 bit;
4550

4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4569 4570
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4571 4572 4573 4574 4575
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4576
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4577 4578
		break;
	case PORT_C:
4579
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4580 4581
		break;
	case PORT_D:
4582
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4583 4584 4585 4586
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4587 4588
	}

4589
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4590 4591
}

4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627
static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return ibx_digital_port_connected(dev_priv, port);
}

static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

4628
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4629
				       struct intel_digital_port *intel_dig_port)
4630
{
4631 4632
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4633 4634
	u32 bit;

4635
	port = intel_hpd_pin_to_port(intel_encoder->hpd_pin);
4636
	switch (port) {
4637 4638 4639 4640 4641 4642 4643 4644 4645 4646
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4647
		MISSING_CASE(port);
4648 4649 4650 4651 4652 4653
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4654 4655 4656 4657 4658 4659 4660
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4661 4662
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4663
{
4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
			return gm45_digital_port_connected(dev_priv, port);
		else
			return g4x_digital_port_connected(dev_priv, port);
	}

	if (IS_GEN5(dev_priv))
		return ilk_digital_port_connected(dev_priv, port);
	else if (IS_GEN6(dev_priv))
		return snb_digital_port_connected(dev_priv, port);
	else if (IS_GEN7(dev_priv))
		return ivb_digital_port_connected(dev_priv, port);
	else if (IS_GEN8(dev_priv))
		return bdw_digital_port_connected(dev_priv, port);
4679
	else if (IS_GEN9_LP(dev_priv))
4680
		return bxt_digital_port_connected(dev_priv, port);
4681
	else
4682
		return spt_digital_port_connected(dev_priv, port);
4683 4684
}

4685
static struct edid *
4686
intel_dp_get_edid(struct intel_dp *intel_dp)
4687
{
4688
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4689

4690 4691 4692 4693
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4694 4695
			return NULL;

J
Jani Nikula 已提交
4696
		return drm_edid_duplicate(intel_connector->edid);
4697 4698 4699 4700
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4701

4702 4703 4704 4705 4706
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4707

4708
	intel_dp_unset_edid(intel_dp);
4709 4710 4711
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4712
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4713 4714
}

4715 4716
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4717
{
4718
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4719

4720 4721
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4722

4723 4724
	intel_dp->has_audio = false;
}
4725

4726
static int
4727
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4728
{
4729
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4730
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4731 4732
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4733
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4734
	enum drm_connector_status status;
4735
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4736

4737 4738
	WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));

4739
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4740

4741
	/* Can't disconnect eDP, but you can close the lid... */
4742
	if (intel_dp_is_edp(intel_dp))
4743
		status = edp_detect(intel_dp);
4744 4745 4746
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4747
	else
4748 4749
		status = connector_status_disconnected;

4750
	if (status == connector_status_disconnected) {
4751
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4752

4753 4754 4755 4756 4757 4758 4759 4760 4761
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4762
		goto out;
4763
	}
Z
Zhenyu Wang 已提交
4764

4765
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4766
		intel_encoder->type = INTEL_OUTPUT_DP;
4767

4768
	if (intel_dp->reset_link_params) {
4769 4770
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4771

4772 4773
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4774 4775 4776

		intel_dp->reset_link_params = false;
	}
4777

4778 4779
	intel_dp_print_rates(intel_dp);

4780 4781
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4782

4783 4784 4785
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4786 4787 4788 4789 4790
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4791 4792
		status = connector_status_disconnected;
		goto out;
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4806
		intel_dp_check_link_status(intel_dp);
4807 4808
	}

4809 4810 4811 4812 4813 4814 4815 4816
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4817
	intel_dp_set_edid(intel_dp);
4818
	if (intel_dp_is_edp(intel_dp) || intel_connector->detect_edid)
4819
		status = connector_status_connected;
4820
	intel_dp->detect_done = true;
4821

4822 4823
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4824 4825
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4837
out:
4838
	if (status != connector_status_connected && !intel_dp->is_mst)
4839
		intel_dp_unset_edid(intel_dp);
4840

4841
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4842
	return status;
4843 4844
}

4845 4846 4847 4848
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4849 4850
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4851
	int status = connector->status;
4852 4853 4854 4855

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4856 4857
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4858
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4859 4860

	intel_dp->detect_done = false;
4861

4862
	return status;
4863 4864
}

4865 4866
static void
intel_dp_force(struct drm_connector *connector)
4867
{
4868
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4869
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4870
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4871

4872 4873 4874
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4875

4876 4877
	if (connector->status != connector_status_connected)
		return;
4878

4879
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4880 4881 4882

	intel_dp_set_edid(intel_dp);

4883
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4884 4885

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4886
		intel_encoder->type = INTEL_OUTPUT_DP;
4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4900

4901
	/* if eDP has no EDID, fall back to fixed mode */
4902
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4903
	    intel_connector->panel.fixed_mode) {
4904
		struct drm_display_mode *mode;
4905 4906

		mode = drm_mode_duplicate(connector->dev,
4907
					  intel_connector->panel.fixed_mode);
4908
		if (mode) {
4909 4910 4911 4912
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4913

4914
	return 0;
4915 4916
}

4917 4918 4919 4920
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4921 4922 4923 4924 4925
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4926 4927 4928 4929 4930 4931 4932 4933 4934 4935

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4936 4937 4938 4939 4940 4941 4942
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4943
static void
4944
intel_dp_connector_destroy(struct drm_connector *connector)
4945
{
4946
	struct intel_connector *intel_connector = to_intel_connector(connector);
4947

4948
	kfree(intel_connector->detect_edid);
4949

4950 4951 4952
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4953 4954 4955 4956
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
4957
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4958
		intel_panel_fini(&intel_connector->panel);
4959

4960
	drm_connector_cleanup(connector);
4961
	kfree(connector);
4962 4963
}

P
Paulo Zanoni 已提交
4964
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4965
{
4966 4967
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4968

4969
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4970
	if (intel_dp_is_edp(intel_dp)) {
4971
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4972 4973 4974 4975
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4976
		pps_lock(intel_dp);
4977
		edp_panel_vdd_off_sync(intel_dp);
4978 4979
		pps_unlock(intel_dp);

4980 4981 4982 4983
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4984
	}
4985 4986 4987

	intel_dp_aux_fini(intel_dp);

4988
	drm_encoder_cleanup(encoder);
4989
	kfree(intel_dig_port);
4990 4991
}

4992
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4993 4994 4995
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

4996
	if (!intel_dp_is_edp(intel_dp))
4997 4998
		return;

4999 5000 5001 5002
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5003
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5004
	pps_lock(intel_dp);
5005
	edp_panel_vdd_off_sync(intel_dp);
5006
	pps_unlock(intel_dp);
5007 5008
}

5009 5010 5011 5012
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
5013
	struct drm_i915_private *dev_priv = to_i915(dev);
5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5027
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5028 5029 5030 5031

	edp_panel_vdd_schedule_off(intel_dp);
}

5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5045
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5046
{
5047
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5048 5049
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5050 5051 5052

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5053

5054
	if (lspcon->active)
5055 5056
		lspcon_resume(lspcon);

5057 5058
	intel_dp->reset_link_params = true;

5059 5060
	pps_lock(intel_dp);

5061 5062 5063
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5064
	if (intel_dp_is_edp(intel_dp)) {
5065 5066 5067 5068
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5069 5070

	pps_unlock(intel_dp);
5071 5072
}

5073
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5074
	.force = intel_dp_force,
5075
	.fill_modes = drm_helper_probe_single_connector_modes,
5076 5077
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5078
	.late_register = intel_dp_connector_register,
5079
	.early_unregister = intel_dp_connector_unregister,
5080
	.destroy = intel_dp_connector_destroy,
5081
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5082
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5083 5084 5085
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5086
	.detect_ctx = intel_dp_detect,
5087 5088
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5089
	.atomic_check = intel_digital_connector_atomic_check,
5090 5091 5092
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5093
	.reset = intel_dp_encoder_reset,
5094
	.destroy = intel_dp_encoder_destroy,
5095 5096
};

5097
enum irqreturn
5098 5099 5100
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5101
	struct drm_device *dev = intel_dig_port->base.base.dev;
5102
	struct drm_i915_private *dev_priv = to_i915(dev);
5103
	enum irqreturn ret = IRQ_NONE;
5104

5105 5106
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5107
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5108

5109 5110 5111 5112 5113 5114 5115 5116 5117
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5118
		return IRQ_HANDLED;
5119 5120
	}

5121 5122
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5123
		      long_hpd ? "long" : "short");
5124

5125
	if (long_hpd) {
5126
		intel_dp->reset_link_params = true;
5127 5128 5129 5130
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5131
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5132

5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5146
		}
5147
	}
5148

5149 5150 5151 5152
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5153
		}
5154
	}
5155 5156 5157

	ret = IRQ_HANDLED;

5158
put_power:
5159
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5160 5161

	return ret;
5162 5163
}

5164
/* check the VBT to see whether the eDP is on another port */
5165
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5166
{
5167 5168 5169 5170
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5171
	if (INTEL_GEN(dev_priv) < 5)
5172 5173
		return false;

5174
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5175 5176
		return true;

5177
	return intel_bios_is_port_edp(dev_priv, port);
5178 5179
}

5180
static void
5181 5182
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5183 5184
	struct drm_i915_private *dev_priv = to_i915(connector->dev);

5185
	intel_attach_force_audio_property(connector);
5186
	intel_attach_broadcast_rgb_property(connector);
5187

5188
	if (intel_dp_is_edp(intel_dp)) {
5189 5190 5191 5192 5193 5194 5195 5196
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5197
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5198

5199
	}
5200 5201
}

5202 5203
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5204
	intel_dp->panel_power_off_time = ktime_get_boottime();
5205 5206 5207 5208
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5209
static void
5210 5211
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5212
{
5213
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5214
	struct pps_registers regs;
5215

5216
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5217 5218 5219

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5220
	pp_ctl = ironlake_get_pp_control(intel_dp);
5221

5222 5223
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5224
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv)) {
5225 5226
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5227
	}
5228 5229

	/* Pull timing values out of registers */
5230 5231
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5232

5233 5234
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5235

5236 5237
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5238

5239 5240
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5241

5242
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5243 5244
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5245
	} else {
5246
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5247
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5248
	}
5249 5250
}

I
Imre Deak 已提交
5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5276 5277 5278 5279
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5280
	struct drm_i915_private *dev_priv = to_i915(dev);
5281 5282 5283 5284 5285 5286 5287 5288 5289 5290
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5291

I
Imre Deak 已提交
5292
	intel_pps_dump_state("cur", &cur);
5293

5294
	vbt = dev_priv->vbt.edp.pps;
5295 5296 5297 5298 5299 5300
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5301
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5302 5303 5304
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5305 5306 5307 5308 5309
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5323
	intel_pps_dump_state("vbt", &vbt);
5324 5325 5326

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5327
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5328 5329 5330 5331 5332 5333 5334 5335 5336
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5337
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5338 5339 5340 5341 5342 5343 5344
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5345 5346 5347 5348 5349 5350
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5351 5352 5353 5354 5355 5356 5357 5358 5359 5360

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5361 5362 5363 5364
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5365 5366
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5367
{
5368
	struct drm_i915_private *dev_priv = to_i915(dev);
5369
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5370
	int div = dev_priv->rawclk_freq / 1000;
5371
	struct pps_registers regs;
5372
	enum port port = dp_to_dig_port(intel_dp)->port;
5373
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5374

V
Ville Syrjälä 已提交
5375
	lockdep_assert_held(&dev_priv->pps_mutex);
5376

5377
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5378

5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5404
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5405 5406
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5407
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5408 5409
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5410
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5411
		pp_div = I915_READ(regs.pp_ctrl);
5412
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5413
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5414 5415 5416 5417 5418 5419
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5420 5421 5422

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5423
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5424
		port_sel = PANEL_PORT_SELECT_VLV(port);
5425
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5426
		if (port == PORT_A)
5427
			port_sel = PANEL_PORT_SELECT_DPA;
5428
		else
5429
			port_sel = PANEL_PORT_SELECT_DPD;
5430 5431
	}

5432 5433
	pp_on |= port_sel;

5434 5435
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5436
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
5437
		I915_WRITE(regs.pp_ctrl, pp_div);
5438
	else
5439
		I915_WRITE(regs.pp_div, pp_div);
5440 5441

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5442 5443
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5444
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) ?
5445 5446
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5447 5448
}

5449 5450 5451
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5452 5453 5454
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5455 5456 5457
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5458
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5459 5460 5461
	}
}

5462 5463
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5464
 * @dev_priv: i915 device
5465
 * @crtc_state: a pointer to the active intel_crtc_state
5466 5467 5468 5469 5470 5471 5472 5473 5474
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5475
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5476
				    const struct intel_crtc_state *crtc_state,
5477
				    int refresh_rate)
5478 5479
{
	struct intel_encoder *encoder;
5480 5481
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5482
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5483
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5484 5485 5486 5487 5488 5489

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5490 5491
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5492 5493 5494
		return;
	}

5495 5496
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5497
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5498 5499 5500 5501 5502 5503

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5504
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5505 5506 5507 5508
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5509 5510
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5511 5512
		index = DRRS_LOW_RR;

5513
	if (index == dev_priv->drrs.refresh_rate_type) {
5514 5515 5516 5517 5518
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5519
	if (!crtc_state->base.active) {
5520 5521 5522 5523
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5524
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5536 5537
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5538
		u32 val;
5539

5540
		val = I915_READ(reg);
5541
		if (index > DRRS_HIGH_RR) {
5542
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5543 5544 5545
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5546
		} else {
5547
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5548 5549 5550
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5551 5552 5553 5554
		}
		I915_WRITE(reg, val);
	}

5555 5556 5557 5558 5559
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5560 5561 5562
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5563
 * @crtc_state: A pointer to the active crtc state.
5564 5565 5566
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5567
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5568
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5569 5570
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5571
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5572

5573
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5574 5575 5576 5577
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5578 5579 5580 5581 5582
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5597 5598 5599
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5600
 * @old_crtc_state: Pointer to old crtc_state.
5601 5602
 *
 */
5603
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5604
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5605 5606
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5607
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5608

5609
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5610 5611 5612 5613 5614 5615 5616 5617 5618
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5619 5620
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5621 5622 5623 5624 5625 5626 5627

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5641
	/*
5642 5643
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5644 5645
	 */

5646 5647
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5648

5649 5650 5651 5652 5653 5654
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5655

5656 5657
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5658 5659
}

5660
/**
5661
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5662
 * @dev_priv: i915 device
5663 5664
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5665 5666
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5667 5668 5669
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5670 5671
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5672 5673 5674 5675
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5676
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5677 5678
		return;

5679
	cancel_delayed_work(&dev_priv->drrs.work);
5680

5681
	mutex_lock(&dev_priv->drrs.mutex);
5682 5683 5684 5685 5686
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5687 5688 5689
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5690 5691 5692
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5693
	/* invalidate means busy screen hence upclock */
5694
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5695 5696
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5697 5698 5699 5700

	mutex_unlock(&dev_priv->drrs.mutex);
}

5701
/**
5702
 * intel_edp_drrs_flush - Restart Idleness DRRS
5703
 * @dev_priv: i915 device
5704 5705
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5706 5707 5708 5709
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5710 5711 5712
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5713 5714
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5715 5716 5717 5718
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5719
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5720 5721
		return;

5722
	cancel_delayed_work(&dev_priv->drrs.work);
5723

5724
	mutex_lock(&dev_priv->drrs.mutex);
5725 5726 5727 5728 5729
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5730 5731
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5732 5733

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5734 5735
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5736
	/* flush means busy screen hence upclock */
5737
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5738 5739
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5740 5741 5742 5743 5744 5745

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5746 5747 5748 5749 5750
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5774 5775 5776 5777 5778 5779 5780 5781
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5801
static struct drm_display_mode *
5802 5803
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5804 5805
{
	struct drm_connector *connector = &intel_connector->base;
5806
	struct drm_device *dev = connector->dev;
5807
	struct drm_i915_private *dev_priv = to_i915(dev);
5808 5809
	struct drm_display_mode *downclock_mode = NULL;

5810 5811 5812
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5813
	if (INTEL_GEN(dev_priv) <= 6) {
5814 5815 5816 5817 5818
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5819
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5820 5821 5822 5823
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5824
					(dev_priv, fixed_mode, connector);
5825 5826

	if (!downclock_mode) {
5827
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5828 5829 5830
		return NULL;
	}

5831
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5832

5833
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5834
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5835 5836 5837
	return downclock_mode;
}

5838
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5839
				     struct intel_connector *intel_connector)
5840 5841 5842
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5843 5844
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5845
	struct drm_i915_private *dev_priv = to_i915(dev);
5846
	struct drm_display_mode *fixed_mode = NULL;
5847
	struct drm_display_mode *alt_fixed_mode = NULL;
5848
	struct drm_display_mode *downclock_mode = NULL;
5849 5850 5851
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5852
	enum pipe pipe = INVALID_PIPE;
5853

5854
	if (!intel_dp_is_edp(intel_dp))
5855 5856
		return true;

5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5870
	pps_lock(intel_dp);
5871 5872

	intel_dp_init_panel_power_timestamps(intel_dp);
5873
	intel_dp_pps_init(dev, intel_dp);
5874
	intel_edp_panel_vdd_sanitize(intel_dp);
5875

5876
	pps_unlock(intel_dp);
5877

5878
	/* Cache DPCD and EDID for edp. */
5879
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5880

5881
	if (!has_dpcd) {
5882 5883
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5884
		goto out_vdd_off;
5885 5886
	}

5887
	mutex_lock(&dev->mode_config.mutex);
5888
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

5903
	/* prefer fixed mode from EDID if available, save an alt mode also */
5904 5905 5906
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5907 5908
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5909 5910
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
5911 5912 5913 5914 5915 5916 5917
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5918
		if (fixed_mode) {
5919
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5920 5921 5922
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5923
	}
5924
	mutex_unlock(&dev->mode_config.mutex);
5925

5926
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5927 5928
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5929 5930 5931 5932 5933 5934

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5935
		pipe = vlv_active_pipe(intel_dp);
5936 5937 5938 5939 5940 5941 5942 5943 5944

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5945 5946
	}

5947 5948
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
5949
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5950
	intel_panel_setup_backlight(connector, pipe);
5951 5952

	return true;
5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5965 5966
}

5967
/* Set up the hotplug pin and aux power domain. */
5968 5969 5970 5971
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5972
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5973

5974 5975
	encoder->hpd_pin = intel_hpd_pin(intel_dig_port->port);

5976 5977
	switch (intel_dig_port->port) {
	case PORT_A:
5978
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5979 5980
		break;
	case PORT_B:
5981
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5982 5983
		break;
	case PORT_C:
5984
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5985 5986
		break;
	case PORT_D:
5987
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5988 5989
		break;
	case PORT_E:
5990 5991
		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5992 5993 5994 5995 5996 5997
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6021
bool
6022 6023
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6024
{
6025 6026 6027 6028
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6029
	struct drm_i915_private *dev_priv = to_i915(dev);
6030
	enum port port = intel_dig_port->port;
6031
	int type;
6032

6033 6034 6035 6036
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6037 6038 6039 6040 6041
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6042 6043
	intel_dp_set_source_rates(intel_dp);

6044
	intel_dp->reset_link_params = true;
6045
	intel_dp->pps_pipe = INVALID_PIPE;
6046
	intel_dp->active_pipe = INVALID_PIPE;
6047

6048
	/* intel_dp vfuncs */
6049
	if (INTEL_GEN(dev_priv) >= 9)
6050
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6051
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6052
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6053
	else if (HAS_PCH_SPLIT(dev_priv))
6054 6055
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
6056
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
6057

6058
	if (INTEL_GEN(dev_priv) >= 9)
6059 6060
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6061
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6062

6063
	if (HAS_DDI(dev_priv))
6064 6065
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6066 6067
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6068
	intel_dp->attached_connector = intel_connector;
6069

6070
	if (intel_dp_is_port_edp(dev_priv, port))
6071
		type = DRM_MODE_CONNECTOR_eDP;
6072 6073
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6074

6075 6076 6077
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6078 6079 6080 6081 6082 6083 6084 6085
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6086
	/* eDP only on port B and/or C on vlv/chv */
6087
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6088 6089
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6090 6091
		return false;

6092 6093 6094 6095
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6096
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6097 6098 6099 6100 6101
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6102 6103
	intel_dp_init_connector_port_info(intel_dig_port);

6104
	intel_dp_aux_init(intel_dp);
6105

6106
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6107
			  edp_panel_vdd_work);
6108

6109
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6110

6111
	if (HAS_DDI(dev_priv))
6112 6113 6114 6115
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6116
	/* init MST on ports that can support it */
6117
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6118 6119 6120
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6121

6122
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6123 6124 6125
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6126
	}
6127

6128 6129
	intel_dp_add_properties(intel_dp, connector);

6130 6131 6132 6133
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6134
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6135 6136 6137
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6138 6139

	return true;
6140 6141 6142 6143 6144

fail:
	drm_connector_cleanup(connector);

	return false;
6145
}
6146

6147
bool intel_dp_init(struct drm_i915_private *dev_priv,
6148 6149
		   i915_reg_t output_reg,
		   enum port port)
6150 6151 6152 6153 6154 6155
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6156
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6157
	if (!intel_dig_port)
6158
		return false;
6159

6160
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6161 6162
	if (!intel_connector)
		goto err_connector_alloc;
6163 6164 6165 6166

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6167 6168 6169
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6170
		goto err_encoder_init;
6171

6172
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6173
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6174
	intel_encoder->get_config = intel_dp_get_config;
6175
	intel_encoder->suspend = intel_dp_encoder_suspend;
6176
	if (IS_CHERRYVIEW(dev_priv)) {
6177
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6178 6179
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6180
		intel_encoder->disable = vlv_disable_dp;
6181
		intel_encoder->post_disable = chv_post_disable_dp;
6182
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6183
	} else if (IS_VALLEYVIEW(dev_priv)) {
6184
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6185 6186
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6187
		intel_encoder->disable = vlv_disable_dp;
6188
		intel_encoder->post_disable = vlv_post_disable_dp;
6189 6190 6191 6192 6193
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6194
	} else {
6195 6196
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6197
		intel_encoder->disable = g4x_disable_dp;
6198
	}
6199

6200
	intel_dig_port->port = port;
6201
	intel_dig_port->dp.output_reg = output_reg;
6202
	intel_dig_port->max_lanes = 4;
6203

6204
	intel_encoder->type = INTEL_OUTPUT_DP;
6205
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6206
	if (IS_CHERRYVIEW(dev_priv)) {
6207 6208 6209 6210 6211 6212 6213
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6214
	intel_encoder->cloneable = 0;
6215
	intel_encoder->port = port;
6216

6217
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6218
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6219

6220 6221 6222
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6223 6224 6225
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6226
	return true;
S
Sudip Mukherjee 已提交
6227 6228 6229

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6230
err_encoder_init:
S
Sudip Mukherjee 已提交
6231 6232 6233
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6234
	return false;
6235
}
6236 6237 6238

void intel_dp_mst_suspend(struct drm_device *dev)
{
6239
	struct drm_i915_private *dev_priv = to_i915(dev);
6240 6241 6242 6243
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6244
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6245 6246

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6247 6248
			continue;

6249 6250
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6251 6252 6253 6254 6255
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6256
	struct drm_i915_private *dev_priv = to_i915(dev);
6257 6258 6259
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6260
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6261
		int ret;
6262

6263 6264
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6265

6266 6267 6268
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6269 6270
	}
}