intel_dp.c 171.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99
				  324000, 432000, 540000 };
100 101 102
static const int cnl_rates[] = { 162000, 216000, 270000,
				 324000, 432000, 540000,
				 648000, 810000 };
103
static const int default_rates[] = { 162000, 270000, 540000 };
104

105 106 107 108 109 110 111 112 113
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
114 115 116
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
117 118
}

119
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
120
{
121 122 123
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
124 125
}

126 127
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
128
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
129 130
}

C
Chris Wilson 已提交
131
static void intel_dp_link_down(struct intel_dp *intel_dp);
132
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
133
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
134
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
135 136
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
137
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
138

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

167 168
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
169
{
170
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
171 172
}

173 174
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
175 176
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
177 178
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
179 180 181 182

	return min(source_max, sink_max);
}

183
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
184 185 186 187
{
	return intel_dp->max_link_lane_count;
}

188
int
189
intel_dp_link_required(int pixel_clock, int bpp)
190
{
191 192
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
193 194
}

195
int
196 197
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
198 199 200 201 202 203 204
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

230 231
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
232 233 234
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
235
	enum port port = dig_port->port;
236
	const int *source_rates;
237
	int size;
238
	u32 voltage;
239

240 241 242
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

243
	if (IS_GEN9_LP(dev_priv)) {
244
		source_rates = bxt_rates;
245
		size = ARRAY_SIZE(bxt_rates);
246 247 248 249 250 251 252
	} else if (IS_CANNONLAKE(dev_priv)) {
		source_rates = cnl_rates;
		size = ARRAY_SIZE(cnl_rates);
		voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
		if (port == PORT_A || port == PORT_D ||
		    voltage == VOLTAGE_INFO_0_85V)
			size -= 2;
253
	} else if (IS_GEN9_BC(dev_priv)) {
254
		source_rates = skl_rates;
255 256
		size = ARRAY_SIZE(skl_rates);
	} else {
257
		source_rates = default_rates;
258 259 260 261 262 263 264
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

265 266
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

292 293 294 295 296 297 298 299 300 301 302 303
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

304
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
305
{
306
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
307

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
327 328 329 330 331 332

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
333

334
	return 0;
335 336
}

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp)
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
	if (intel_dp->link_rate == 0 ||
	    intel_dp->link_rate > intel_dp->max_link_rate)
		return false;

	if (intel_dp->lane_count == 0 ||
	    intel_dp->lane_count > intel_dp_max_lane_count(intel_dp))
		return false;

	return true;
}

355 356 357
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
358
	int index;
359

360 361 362 363
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
364 365
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
366
	} else if (lane_count > 1) {
367
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
368
		intel_dp->max_link_lane_count = lane_count >> 1;
369 370 371 372 373 374 375 376
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

377
static enum drm_mode_status
378 379 380
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
381
	struct intel_dp *intel_dp = intel_attached_dp(connector);
382 383
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
384 385
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
386 387 388
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
389

390 391
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
392 393
			return MODE_PANEL;

394
		if (mode->vdisplay > fixed_mode->vdisplay)
395
			return MODE_PANEL;
396 397

		target_clock = fixed_mode->clock;
398 399
	}

400
	max_link_clock = intel_dp_max_link_rate(intel_dp);
401
	max_lanes = intel_dp_max_lane_count(intel_dp);
402 403 404 405

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

406
	if (mode_rate > max_rate || target_clock > max_dotclk)
407
		return MODE_CLOCK_HIGH;
408 409 410 411

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

412 413 414
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

415 416 417
	return MODE_OK;
}

418
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
419 420 421 422 423 424 425 426 427 428 429
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

430
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
431 432 433 434 435 436 437 438
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

439 440
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
441
				    struct intel_dp *intel_dp);
442 443
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
444 445
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
446 447
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
448

449 450 451 452 453
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
454
	struct drm_i915_private *dev_priv = to_i915(dev);
455 456 457 458 459

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
460
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
461 462 463 464 465 466 467 468 469

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
470
	struct drm_i915_private *dev_priv = to_i915(dev);
471 472 473

	mutex_unlock(&dev_priv->pps_mutex);

474
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
475 476
}

477 478 479 480
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
482
	enum pipe pipe = intel_dp->pps_pipe;
483 484 485
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

504
	if (IS_CHERRYVIEW(dev_priv))
505 506 507 508
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

509 510 511 512 513 514
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
515
	if (!pll_enabled) {
516
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
517 518
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

519
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
520 521 522 523 524
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
525
	}
526

527 528 529 530 531 532 533 534 535 536 537 538 539 540
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
541

542
	if (!pll_enabled) {
543
		vlv_force_pll_off(dev_priv, pipe);
544 545 546 547

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
548 549
}

550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

588 589 590 591 592
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
593
	struct drm_i915_private *dev_priv = to_i915(dev);
594
	enum pipe pipe;
595

V
Ville Syrjälä 已提交
596
	lockdep_assert_held(&dev_priv->pps_mutex);
597

598 599 600
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

601 602 603
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

604 605 606
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

607
	pipe = vlv_find_free_pps(dev_priv);
608 609 610 611 612

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
613
	if (WARN_ON(pipe == INVALID_PIPE))
614
		pipe = PIPE_A;
615

616 617
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
618 619 620 621 622 623

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
624
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
625
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
626

627 628 629 630 631
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
632 633 634 635

	return intel_dp->pps_pipe;
}

636 637 638 639 640
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
641
	struct drm_i915_private *dev_priv = to_i915(dev);
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
662
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
663 664 665 666

	return 0;
}

667 668 669 670 671 672
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
673
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
674 675 676 677 678
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
679
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
680 681 682 683 684 685 686
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
687

688
static enum pipe
689 690 691
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
692 693
{
	enum pipe pipe;
694 695

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
696
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
697
			PANEL_PORT_SELECT_MASK;
698 699 700 701

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

702 703 704
		if (!pipe_check(dev_priv, pipe))
			continue;

705
		return pipe;
706 707
	}

708 709 710 711 712 713 714 715
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
716
	struct drm_i915_private *dev_priv = to_i915(dev);
717 718 719 720 721
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
722 723 724 725 726 727 728 729 730 731 732
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
733 734 735 736 737 738

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
739 740
	}

741 742 743
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

744
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
745
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
746 747
}

748
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
749
{
750
	struct drm_device *dev = &dev_priv->drm;
751 752
	struct intel_encoder *encoder;

753
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
754
		    !IS_GEN9_LP(dev_priv)))
755 756 757 758 759 760 761 762 763 764 765 766
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

767
	for_each_intel_encoder(dev, encoder) {
768 769
		struct intel_dp *intel_dp;

770 771
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
772 773 774
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
775 776 777 778 779 780

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

781
		if (IS_GEN9_LP(dev_priv))
782 783 784
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
785
	}
786 787
}

788 789 790 791 792 793 794 795 796 797 798 799
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
800 801
	int pps_idx = 0;

802 803
	memset(regs, 0, sizeof(*regs));

804
	if (IS_GEN9_LP(dev_priv))
805 806 807
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
808

809 810 811 812
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
813
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv))
814
		regs->pp_div = PP_DIVISOR(pps_idx);
815 816
}

817 818
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
819
{
820
	struct pps_registers regs;
821

822 823 824 825
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
826 827
}

828 829
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
830
{
831
	struct pps_registers regs;
832

833 834 835 836
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
837 838
}

839 840 841 842 843 844 845 846
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
847
	struct drm_i915_private *dev_priv = to_i915(dev);
848 849 850 851

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

852
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
853

854
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
855
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
856
		i915_reg_t pp_ctrl_reg, pp_div_reg;
857
		u32 pp_div;
V
Ville Syrjälä 已提交
858

859 860
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
861 862 863 864 865 866 867 868 869
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

870
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
871

872 873 874
	return 0;
}

875
static bool edp_have_panel_power(struct intel_dp *intel_dp)
876
{
877
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
878
	struct drm_i915_private *dev_priv = to_i915(dev);
879

V
Ville Syrjälä 已提交
880 881
	lockdep_assert_held(&dev_priv->pps_mutex);

882
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
883 884 885
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

886
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
887 888
}

889
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
890
{
891
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
892
	struct drm_i915_private *dev_priv = to_i915(dev);
893

V
Ville Syrjälä 已提交
894 895
	lockdep_assert_held(&dev_priv->pps_mutex);

896
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
897 898 899
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

900
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
901 902
}

903 904 905
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
906
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
907
	struct drm_i915_private *dev_priv = to_i915(dev);
908

909 910
	if (!is_edp(intel_dp))
		return;
911

912
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
913 914
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
915 916
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
917 918 919
	}
}

920 921 922 923 924
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
925
	struct drm_i915_private *dev_priv = to_i915(dev);
926
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
927 928 929
	uint32_t status;
	bool done;

930
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
931
	if (has_aux_irq)
932
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
933
					  msecs_to_jiffies_timeout(10));
934
	else
935
		done = wait_for(C, 10) == 0;
936 937 938 939 940 941 942 943
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

944
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
945
{
946
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
947
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
948

949 950 951
	if (index)
		return 0;

952 953
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
954
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
955
	 */
956
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
957 958 959 960 961
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
962
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
963 964 965 966

	if (index)
		return 0;

967 968 969 970 971
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
972
	if (intel_dig_port->port == PORT_A)
973
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
974 975
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
976 977 978 979 980
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
981
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
982

983
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
984
		/* Workaround for non-ULT HSW */
985 986 987 988 989
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
990
	}
991 992

	return ilk_get_aux_clock_divider(intel_dp, index);
993 994
}

995 996 997 998 999 1000 1001 1002 1003 1004
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1005 1006 1007 1008
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1009 1010
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1011 1012
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1013 1014
	uint32_t precharge, timeout;

1015
	if (IS_GEN6(dev_priv))
1016 1017 1018 1019
		precharge = 3;
	else
		precharge = 5;

1020
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
1021 1022 1023 1024 1025
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1026
	       DP_AUX_CH_CTL_DONE |
1027
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1028
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1029
	       timeout |
1030
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1031 1032
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1033
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1034 1035
}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1048
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1049 1050 1051
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1052 1053
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1054
		const uint8_t *send, int send_bytes,
1055 1056 1057
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1058 1059
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1060
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1061
	uint32_t aux_clock_divider;
1062 1063
	int i, ret, recv_bytes;
	uint32_t status;
1064
	int try, clock = 0;
1065
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1066 1067
	bool vdd;

1068
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1069

1070 1071 1072 1073 1074 1075
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1076
	vdd = edp_panel_vdd_on(intel_dp);
1077 1078 1079 1080 1081 1082 1083 1084

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1085

1086 1087
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1088
		status = I915_READ_NOTRACE(ch_ctl);
1089 1090 1091 1092 1093 1094
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1095 1096 1097 1098 1099 1100 1101 1102 1103
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1104 1105
		ret = -EBUSY;
		goto out;
1106 1107
	}

1108 1109 1110 1111 1112 1113
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1114
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1115 1116 1117 1118
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1119

1120 1121 1122 1123
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1124
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1125 1126
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1127 1128

			/* Send the command and wait for it to complete */
1129
			I915_WRITE(ch_ctl, send_ctl);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1140
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1141
				continue;
1142 1143 1144 1145 1146 1147 1148 1149

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1150
				continue;
1151
			}
1152
			if (status & DP_AUX_CH_CTL_DONE)
1153
				goto done;
1154
		}
1155 1156 1157
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1158
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1159 1160
		ret = -EBUSY;
		goto out;
1161 1162
	}

1163
done:
1164 1165 1166
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1167
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1168
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1169 1170
		ret = -EIO;
		goto out;
1171
	}
1172 1173 1174

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1175
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1176
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1177 1178
		ret = -ETIMEDOUT;
		goto out;
1179 1180 1181 1182 1183
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1205 1206
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1207

1208
	for (i = 0; i < recv_bytes; i += 4)
1209
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1210
				    recv + i, recv_bytes - i);
1211

1212 1213 1214 1215
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1216 1217 1218
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1219
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1220

1221
	return ret;
1222 1223
}

1224 1225
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1226 1227
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1228
{
1229 1230 1231
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1232 1233
	int ret;

1234 1235 1236
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1237 1238
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1239

1240 1241 1242
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1243
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1244
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1245
		rxsize = 2; /* 0 or 1 data bytes */
1246

1247 1248
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1249

1250 1251
		WARN_ON(!msg->buffer != !msg->size);

1252 1253
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1254

1255 1256 1257
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1258

1259 1260 1261 1262 1263 1264 1265
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1266 1267
		}
		break;
1268

1269 1270
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1271
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1272
		rxsize = msg->size + 1;
1273

1274 1275
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1276

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1288
		}
1289 1290 1291 1292 1293
		break;

	default:
		ret = -EINVAL;
		break;
1294
	}
1295

1296
	return ret;
1297 1298
}

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1337
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1338
				  enum port port)
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1351
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1352
				   enum port port, int index)
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1365
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1366
				  enum port port)
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1381
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1382
				   enum port port, int index)
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1397
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1398
				  enum port port)
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1412
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1413
				   enum port port, int index)
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1427
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1428
				    enum port port)
1429 1430 1431 1432 1433 1434 1435 1436 1437
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1438
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1439
				     enum port port, int index)
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1452 1453
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1454 1455 1456 1457 1458 1459 1460
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1461
static void
1462 1463 1464 1465 1466
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1467
static void
1468
intel_dp_aux_init(struct intel_dp *intel_dp)
1469
{
1470 1471
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1472

1473
	intel_aux_reg_init(intel_dp);
1474
	drm_dp_aux_init(&intel_dp->aux);
1475

1476
	/* Failure to allocate our preferred name is not critical */
1477
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1478
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1479 1480
}

1481
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1482
{
1483
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1484
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1485

1486 1487
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1488 1489 1490 1491 1492
		return true;
	else
		return false;
}

1493 1494
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1495
		   struct intel_crtc_state *pipe_config)
1496 1497
{
	struct drm_device *dev = encoder->base.dev;
1498
	struct drm_i915_private *dev_priv = to_i915(dev);
1499 1500
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1501

1502
	if (IS_G4X(dev_priv)) {
1503 1504
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1505
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1506 1507
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1508
	} else if (IS_CHERRYVIEW(dev_priv)) {
1509 1510
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1511
	} else if (IS_VALLEYVIEW(dev_priv)) {
1512 1513
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1514
	}
1515 1516 1517

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1518
			if (pipe_config->port_clock == divisor[i].clock) {
1519 1520 1521 1522 1523
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1524 1525 1526
	}
}

1527 1528 1529 1530 1531 1532 1533 1534
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1535
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1550 1551
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1552 1553
	DRM_DEBUG_KMS("source rates: %s\n", str);

1554 1555
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1556 1557
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1558 1559
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1560
	DRM_DEBUG_KMS("common rates: %s\n", str);
1561 1562
}

1563 1564 1565 1566 1567
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1568
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1569 1570 1571
	if (WARN_ON(len <= 0))
		return 162000;

1572
	return intel_dp->common_rates[len - 1];
1573 1574
}

1575 1576
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1577 1578
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1579 1580 1581 1582 1583

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1584 1585
}

1586 1587
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1588
{
1589 1590
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1591 1592 1593 1594 1595 1596 1597 1598 1599
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1600 1601
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1602 1603 1604 1605 1606 1607 1608 1609 1610
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1611 1612 1613 1614 1615 1616 1617
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1618 1619 1620
	return bpp;
}

P
Paulo Zanoni 已提交
1621
bool
1622
intel_dp_compute_config(struct intel_encoder *encoder,
1623 1624
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1625
{
1626
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1627
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1628
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1629
	enum port port = dp_to_dig_port(intel_dp)->port;
1630
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1631
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1632 1633
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1634
	int lane_count, clock;
1635
	int min_lane_count = 1;
1636
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1637
	/* Conveniently, the link BW constants become indices with a shift...*/
1638
	int min_clock = 0;
1639
	int max_clock;
1640
	int bpp, mode_rate;
1641
	int link_avail, link_clock;
1642
	int common_len;
1643
	uint8_t link_bw, rate_select;
1644 1645
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);
1646

1647
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1648
						    intel_dp->max_link_rate);
1649 1650

	/* No common link rates between source and sink */
1651
	WARN_ON(common_len <= 0);
1652

1653
	max_clock = common_len - 1;
1654

1655
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1656 1657
		pipe_config->has_pch_encoder = true;

1658
	pipe_config->has_drrs = false;
1659 1660
	if (port == PORT_A)
		pipe_config->has_audio = false;
1661
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1662 1663
		pipe_config->has_audio = intel_dp->has_audio;
	else
1664
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1665

1666 1667 1668
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1669

1670
		if (INTEL_GEN(dev_priv) >= 9) {
1671
			int ret;
1672
			ret = skl_update_scaler_crtc(pipe_config);
1673 1674 1675 1676
			if (ret)
				return ret;
		}

1677
		if (HAS_GMCH_DISPLAY(dev_priv))
1678
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
1679
						 conn_state->scaling_mode);
1680
		else
1681
			intel_pch_panel_fitting(intel_crtc, pipe_config,
1682
						conn_state->scaling_mode);
1683 1684
	}

1685
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1686 1687
		return false;

1688 1689
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1690 1691 1692 1693 1694 1695 1696
		int index;

		index = intel_dp_rate_index(intel_dp->common_rates,
					    intel_dp->num_common_rates,
					    intel_dp->compliance.test_link_rate);
		if (index >= 0)
			min_clock = max_clock = index;
1697 1698
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1699
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1700
		      "max bw %d pixel clock %iKHz\n",
1701
		      max_lane_count, intel_dp->common_rates[max_clock],
1702
		      adjusted_mode->crtc_clock);
1703

1704 1705
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1706
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1707
	if (is_edp(intel_dp)) {
1708 1709 1710

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1711
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1712
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1713 1714
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1715 1716
		}

1717 1718 1719 1720 1721 1722 1723 1724 1725
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1726
	}
1727

1728
	for (; bpp >= 6*3; bpp -= 2*3) {
1729 1730
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1731

1732
		for (clock = min_clock; clock <= max_clock; clock++) {
1733 1734 1735 1736
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1737
				link_clock = intel_dp->common_rates[clock];
1738 1739 1740 1741 1742 1743 1744 1745 1746
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1747

1748
	return false;
1749

1750
found:
1751
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1752 1753 1754 1755 1756
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1757
		pipe_config->limited_color_range =
1758 1759 1760
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1761 1762
	} else {
		pipe_config->limited_color_range =
1763
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1764 1765
	}

1766
	pipe_config->lane_count = lane_count;
1767

1768
	pipe_config->pipe_bpp = bpp;
1769
	pipe_config->port_clock = intel_dp->common_rates[clock];
1770

1771 1772 1773 1774 1775
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1776
		      pipe_config->port_clock, bpp);
1777 1778
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1779

1780
	intel_link_compute_m_n(bpp, lane_count,
1781 1782
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1783 1784
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1785

1786
	if (intel_connector->panel.downclock_mode != NULL &&
1787
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1788
			pipe_config->has_drrs = true;
1789 1790 1791
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
1792 1793
				&pipe_config->dp_m2_n2,
				reduce_m_n);
1794 1795
	}

1796 1797 1798 1799
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1800
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1801 1802 1803 1804 1805
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1806
			vco = 8640000;
1807 1808
			break;
		default:
1809
			vco = 8100000;
1810 1811 1812
			break;
		}

1813
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1814 1815
	}

1816
	if (!HAS_DDI(dev_priv))
1817
		intel_dp_set_clock(encoder, pipe_config);
1818

1819
	return true;
1820 1821
}

1822
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1823 1824
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1825
{
1826 1827 1828
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1829 1830
}

1831 1832
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1833
{
1834
	struct drm_device *dev = encoder->base.dev;
1835
	struct drm_i915_private *dev_priv = to_i915(dev);
1836
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1837
	enum port port = dp_to_dig_port(intel_dp)->port;
1838
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1839
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1840

1841 1842 1843 1844
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1845

1846
	/*
K
Keith Packard 已提交
1847
	 * There are four kinds of DP registers:
1848 1849
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1850 1851
	 * 	SNB CPU
	 *	IVB CPU
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1862

1863 1864 1865 1866
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1867

1868 1869
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1870
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1871

1872
	/* Split out the IBX/CPU vs CPT settings */
1873

1874
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1875 1876 1877 1878 1879 1880
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1881
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1882 1883
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1884
		intel_dp->DP |= crtc->pipe << 29;
1885
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1886 1887
		u32 trans_dp;

1888
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1889 1890 1891 1892 1893 1894 1895

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1896
	} else {
1897
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1898
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1899 1900 1901 1902 1903 1904 1905

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1906
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1907 1908
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1909
		if (IS_CHERRYVIEW(dev_priv))
1910
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1911 1912
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1913
	}
1914 1915
}

1916 1917
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1918

1919 1920
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1921

1922 1923
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1924

I
Imre Deak 已提交
1925 1926 1927
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1928
static void wait_panel_status(struct intel_dp *intel_dp,
1929 1930
				       u32 mask,
				       u32 value)
1931
{
1932
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1933
	struct drm_i915_private *dev_priv = to_i915(dev);
1934
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1935

V
Ville Syrjälä 已提交
1936 1937
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1938 1939
	intel_pps_verify_state(dev_priv, intel_dp);

1940 1941
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1942

1943
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1944 1945 1946
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1947

1948 1949 1950
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1951
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1952 1953
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1954 1955

	DRM_DEBUG_KMS("Wait complete\n");
1956
}
1957

1958
static void wait_panel_on(struct intel_dp *intel_dp)
1959 1960
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1961
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1962 1963
}

1964
static void wait_panel_off(struct intel_dp *intel_dp)
1965 1966
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1967
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1968 1969
}

1970
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1971
{
1972 1973 1974
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1975
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1976

1977 1978 1979 1980 1981
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1982 1983
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1984 1985 1986
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1987

1988
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1989 1990
}

1991
static void wait_backlight_on(struct intel_dp *intel_dp)
1992 1993 1994 1995 1996
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1997
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1998 1999 2000 2001
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2002

2003 2004 2005 2006
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2007
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2008
{
2009
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2010
	struct drm_i915_private *dev_priv = to_i915(dev);
2011
	u32 control;
2012

V
Ville Syrjälä 已提交
2013 2014
	lockdep_assert_held(&dev_priv->pps_mutex);

2015
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2016 2017
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2018 2019 2020
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2021
	return control;
2022 2023
}

2024 2025 2026 2027 2028
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2029
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2030
{
2031
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2032
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2033
	struct drm_i915_private *dev_priv = to_i915(dev);
2034
	u32 pp;
2035
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2036
	bool need_to_disable = !intel_dp->want_panel_vdd;
2037

V
Ville Syrjälä 已提交
2038 2039
	lockdep_assert_held(&dev_priv->pps_mutex);

2040
	if (!is_edp(intel_dp))
2041
		return false;
2042

2043
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2044
	intel_dp->want_panel_vdd = true;
2045

2046
	if (edp_have_panel_vdd(intel_dp))
2047
		return need_to_disable;
2048

2049
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2050

V
Ville Syrjälä 已提交
2051 2052
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2053

2054 2055
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2056

2057
	pp = ironlake_get_pp_control(intel_dp);
2058
	pp |= EDP_FORCE_VDD;
2059

2060 2061
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2062 2063 2064 2065 2066

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2067 2068 2069
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2070
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2071 2072
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2073 2074
		msleep(intel_dp->panel_power_up_delay);
	}
2075 2076 2077 2078

	return need_to_disable;
}

2079 2080 2081 2082 2083 2084 2085
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2086
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2087
{
2088
	bool vdd;
2089

2090 2091 2092
	if (!is_edp(intel_dp))
		return;

2093
	pps_lock(intel_dp);
2094
	vdd = edp_panel_vdd_on(intel_dp);
2095
	pps_unlock(intel_dp);
2096

R
Rob Clark 已提交
2097
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2098
	     port_name(dp_to_dig_port(intel_dp)->port));
2099 2100
}

2101
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2102
{
2103
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2104
	struct drm_i915_private *dev_priv = to_i915(dev);
2105 2106
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2107
	u32 pp;
2108
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2109

V
Ville Syrjälä 已提交
2110
	lockdep_assert_held(&dev_priv->pps_mutex);
2111

2112
	WARN_ON(intel_dp->want_panel_vdd);
2113

2114
	if (!edp_have_panel_vdd(intel_dp))
2115
		return;
2116

V
Ville Syrjälä 已提交
2117 2118
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2119

2120 2121
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2122

2123 2124
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2125

2126 2127
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2128

2129 2130 2131
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2132

2133
	if ((pp & PANEL_POWER_ON) == 0)
2134
		intel_dp->panel_power_off_time = ktime_get_boottime();
2135

2136
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2137
}
2138

2139
static void edp_panel_vdd_work(struct work_struct *__work)
2140 2141 2142 2143
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2144
	pps_lock(intel_dp);
2145 2146
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2147
	pps_unlock(intel_dp);
2148 2149
}

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2163 2164 2165 2166 2167
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2168
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2169
{
2170
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2171 2172 2173

	lockdep_assert_held(&dev_priv->pps_mutex);

2174 2175
	if (!is_edp(intel_dp))
		return;
2176

R
Rob Clark 已提交
2177
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2178
	     port_name(dp_to_dig_port(intel_dp)->port));
2179

2180 2181
	intel_dp->want_panel_vdd = false;

2182
	if (sync)
2183
		edp_panel_vdd_off_sync(intel_dp);
2184 2185
	else
		edp_panel_vdd_schedule_off(intel_dp);
2186 2187
}

2188
static void edp_panel_on(struct intel_dp *intel_dp)
2189
{
2190
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2191
	struct drm_i915_private *dev_priv = to_i915(dev);
2192
	u32 pp;
2193
	i915_reg_t pp_ctrl_reg;
2194

2195 2196
	lockdep_assert_held(&dev_priv->pps_mutex);

2197
	if (!is_edp(intel_dp))
2198
		return;
2199

V
Ville Syrjälä 已提交
2200 2201
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2202

2203 2204 2205
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2206
		return;
2207

2208
	wait_panel_power_cycle(intel_dp);
2209

2210
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2211
	pp = ironlake_get_pp_control(intel_dp);
2212
	if (IS_GEN5(dev_priv)) {
2213 2214
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2215 2216
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2217
	}
2218

2219
	pp |= PANEL_POWER_ON;
2220
	if (!IS_GEN5(dev_priv))
2221 2222
		pp |= PANEL_POWER_RESET;

2223 2224
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2225

2226
	wait_panel_on(intel_dp);
2227
	intel_dp->last_power_on = jiffies;
2228

2229
	if (IS_GEN5(dev_priv)) {
2230
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2231 2232
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2233
	}
2234
}
V
Ville Syrjälä 已提交
2235

2236 2237 2238 2239 2240 2241 2242
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2243
	pps_unlock(intel_dp);
2244 2245
}

2246 2247

static void edp_panel_off(struct intel_dp *intel_dp)
2248
{
2249
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2250
	struct drm_i915_private *dev_priv = to_i915(dev);
2251
	u32 pp;
2252
	i915_reg_t pp_ctrl_reg;
2253

2254 2255
	lockdep_assert_held(&dev_priv->pps_mutex);

2256 2257
	if (!is_edp(intel_dp))
		return;
2258

V
Ville Syrjälä 已提交
2259 2260
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2261

V
Ville Syrjälä 已提交
2262 2263
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2264

2265
	pp = ironlake_get_pp_control(intel_dp);
2266 2267
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2268
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2269
		EDP_BLC_ENABLE);
2270

2271
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2272

2273 2274
	intel_dp->want_panel_vdd = false;

2275 2276
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2277

2278
	intel_dp->panel_power_off_time = ktime_get_boottime();
2279
	wait_panel_off(intel_dp);
2280 2281

	/* We got a reference when we enabled the VDD. */
2282
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2283
}
V
Ville Syrjälä 已提交
2284

2285 2286 2287 2288
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2289

2290 2291
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2292
	pps_unlock(intel_dp);
2293 2294
}

2295 2296
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2297
{
2298 2299
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2300
	struct drm_i915_private *dev_priv = to_i915(dev);
2301
	u32 pp;
2302
	i915_reg_t pp_ctrl_reg;
2303

2304 2305 2306 2307 2308 2309
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2310
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2311

2312
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2313

2314
	pp = ironlake_get_pp_control(intel_dp);
2315
	pp |= EDP_BLC_ENABLE;
2316

2317
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2318 2319 2320

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2321

2322
	pps_unlock(intel_dp);
2323 2324
}

2325
/* Enable backlight PWM and backlight PP control. */
2326 2327
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2328
{
2329 2330
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2331 2332 2333 2334 2335
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

2336
	intel_panel_enable_backlight(crtc_state, conn_state);
2337 2338 2339 2340 2341
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2342
{
2343
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2344
	struct drm_i915_private *dev_priv = to_i915(dev);
2345
	u32 pp;
2346
	i915_reg_t pp_ctrl_reg;
2347

2348 2349 2350
	if (!is_edp(intel_dp))
		return;

2351
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2352

2353
	pp = ironlake_get_pp_control(intel_dp);
2354
	pp &= ~EDP_BLC_ENABLE;
2355

2356
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2357 2358 2359

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2360

2361
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2362 2363

	intel_dp->last_backlight_off = jiffies;
2364
	edp_wait_backlight_off(intel_dp);
2365
}
2366

2367
/* Disable backlight PP control and backlight PWM. */
2368
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2369
{
2370 2371
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2372 2373 2374 2375
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2376

2377
	_intel_edp_backlight_off(intel_dp);
2378
	intel_panel_disable_backlight(old_conn_state);
2379
}
2380

2381 2382 2383 2384 2385 2386 2387 2388
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2389 2390
	bool is_enabled;

2391
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2392
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2393
	pps_unlock(intel_dp);
2394 2395 2396 2397

	if (is_enabled == enable)
		return;

2398 2399
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2400 2401 2402 2403 2404 2405 2406

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2407 2408 2409 2410 2411 2412 2413 2414 2415
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2416
			onoff(state), onoff(cur_state));
2417 2418 2419 2420 2421 2422 2423 2424 2425
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2426
			onoff(state), onoff(cur_state));
2427 2428 2429 2430
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2431 2432
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2433
{
2434
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2435
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2436

2437 2438 2439
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2440

2441
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2442
		      pipe_config->port_clock);
2443 2444 2445

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2446
	if (pipe_config->port_clock == 162000)
2447 2448 2449 2450 2451 2452 2453 2454
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2455 2456 2457 2458 2459 2460 2461
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2462
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2463

2464
	intel_dp->DP |= DP_PLL_ENABLE;
2465

2466
	I915_WRITE(DP_A, intel_dp->DP);
2467 2468
	POSTING_READ(DP_A);
	udelay(200);
2469 2470
}

2471
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2472
{
2473
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2474 2475
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2476

2477 2478 2479
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2480

2481 2482
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2483
	intel_dp->DP &= ~DP_PLL_ENABLE;
2484

2485
	I915_WRITE(DP_A, intel_dp->DP);
2486
	POSTING_READ(DP_A);
2487 2488 2489
	udelay(200);
}

2490
/* If the sink supports it, try to set the power state appropriately */
2491
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2492 2493 2494 2495 2496 2497 2498 2499
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2500 2501
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2502
	} else {
2503 2504
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2505 2506 2507 2508 2509
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2510 2511
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2512 2513 2514 2515
			if (ret == 1)
				break;
			msleep(1);
		}
2516 2517 2518

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2519
	}
2520 2521 2522 2523

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2524 2525
}

2526 2527
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2528
{
2529
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2530
	enum port port = dp_to_dig_port(intel_dp)->port;
2531
	struct drm_device *dev = encoder->base.dev;
2532
	struct drm_i915_private *dev_priv = to_i915(dev);
2533
	u32 tmp;
2534
	bool ret;
2535

2536 2537
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2538 2539
		return false;

2540 2541
	ret = false;

2542
	tmp = I915_READ(intel_dp->output_reg);
2543 2544

	if (!(tmp & DP_PORT_EN))
2545
		goto out;
2546

2547
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2548
		*pipe = PORT_TO_PIPE_CPT(tmp);
2549
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2550
		enum pipe p;
2551

2552 2553 2554 2555
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2556 2557 2558
				ret = true;

				goto out;
2559 2560 2561
			}
		}

2562
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2563
			      i915_mmio_reg_offset(intel_dp->output_reg));
2564
	} else if (IS_CHERRYVIEW(dev_priv)) {
2565 2566 2567
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2568
	}
2569

2570 2571 2572
	ret = true;

out:
2573
	intel_display_power_put(dev_priv, encoder->power_domain);
2574 2575

	return ret;
2576
}
2577

2578
static void intel_dp_get_config(struct intel_encoder *encoder,
2579
				struct intel_crtc_state *pipe_config)
2580 2581 2582
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2583
	struct drm_device *dev = encoder->base.dev;
2584
	struct drm_i915_private *dev_priv = to_i915(dev);
2585 2586
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2587

2588
	tmp = I915_READ(intel_dp->output_reg);
2589 2590

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2591

2592
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2593 2594 2595
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2596 2597 2598
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2599

2600
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2601 2602 2603 2604
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2605
		if (tmp & DP_SYNC_HS_HIGH)
2606 2607 2608
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2609

2610
		if (tmp & DP_SYNC_VS_HIGH)
2611 2612 2613 2614
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2615

2616
	pipe_config->base.adjusted_mode.flags |= flags;
2617

2618
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2619 2620
		pipe_config->limited_color_range = true;

2621 2622 2623
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2624 2625
	intel_dp_get_m_n(crtc, pipe_config);

2626
	if (port == PORT_A) {
2627
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2628 2629 2630 2631
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2632

2633 2634 2635
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2636

2637 2638
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2653 2654
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2655
	}
2656 2657
}

2658 2659 2660
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2661
{
2662
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2663
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2664

2665
	if (old_crtc_state->has_audio)
2666
		intel_audio_codec_disable(encoder);
2667

2668
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2669 2670
		intel_psr_disable(intel_dp);

2671 2672
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2673
	intel_edp_panel_vdd_on(intel_dp);
2674
	intel_edp_backlight_off(old_conn_state);
2675
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2676
	intel_edp_panel_off(intel_dp);
2677

2678
	/* disable the port before the pipe on g4x */
2679
	if (INTEL_GEN(dev_priv) < 5)
2680
		intel_dp_link_down(intel_dp);
2681 2682
}

2683 2684 2685
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2686
{
2687
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2688
	enum port port = dp_to_dig_port(intel_dp)->port;
2689

2690
	intel_dp_link_down(intel_dp);
2691 2692

	/* Only ilk+ has port A */
2693 2694
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2695 2696
}

2697 2698 2699
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2700 2701 2702 2703
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2704 2705
}

2706 2707 2708
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2709 2710 2711
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2712
	struct drm_i915_private *dev_priv = to_i915(dev);
2713

2714 2715 2716 2717 2718 2719
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2720

V
Ville Syrjälä 已提交
2721
	mutex_unlock(&dev_priv->sb_lock);
2722 2723
}

2724 2725 2726 2727 2728 2729 2730
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2731
	struct drm_i915_private *dev_priv = to_i915(dev);
2732 2733
	enum port port = intel_dig_port->port;

2734 2735 2736 2737
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2738
	if (HAS_DDI(dev_priv)) {
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2764
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2765
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2779
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2780 2781 2782 2783 2784
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2785
		if (IS_CHERRYVIEW(dev_priv))
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2801
			if (IS_CHERRYVIEW(dev_priv)) {
2802 2803
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2804
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2805 2806 2807 2808 2809 2810 2811
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2812 2813
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2814 2815
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2816
	struct drm_i915_private *dev_priv = to_i915(dev);
2817 2818 2819

	/* enable with pattern 1 (as per spec) */

2820
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2821 2822 2823 2824 2825 2826 2827 2828

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2829
	if (old_crtc_state->has_audio)
2830
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2831 2832 2833

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2834 2835
}

2836
static void intel_enable_dp(struct intel_encoder *encoder,
2837 2838
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2839
{
2840 2841
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2842
	struct drm_i915_private *dev_priv = to_i915(dev);
2843
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2844
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2845
	enum pipe pipe = crtc->pipe;
2846

2847 2848
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2849

2850 2851
	pps_lock(intel_dp);

2852
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2853 2854
		vlv_init_panel_power_sequencer(intel_dp);

2855
	intel_dp_enable_port(intel_dp, pipe_config);
2856 2857 2858 2859 2860 2861 2862

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2863
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2864 2865
		unsigned int lane_mask = 0x0;

2866
		if (IS_CHERRYVIEW(dev_priv))
2867
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2868

2869 2870
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2871
	}
2872

2873
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2874
	intel_dp_start_link_train(intel_dp);
2875
	intel_dp_stop_link_train(intel_dp);
2876

2877
	if (pipe_config->has_audio) {
2878
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2879
				 pipe_name(pipe));
2880
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2881
	}
2882
}
2883

2884 2885 2886
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2887
{
2888
	intel_enable_dp(encoder, pipe_config, conn_state);
2889
	intel_edp_backlight_on(pipe_config, conn_state);
2890
}
2891

2892 2893 2894
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2895
{
2896 2897
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2898
	intel_edp_backlight_on(pipe_config, conn_state);
2899
	intel_psr_enable(intel_dp);
2900 2901
}

2902 2903 2904
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2905 2906
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2907
	enum port port = dp_to_dig_port(intel_dp)->port;
2908

2909
	intel_dp_prepare(encoder, pipe_config);
2910

2911
	/* Only ilk+ has port A */
2912
	if (port == PORT_A)
2913
		ironlake_edp_pll_on(intel_dp, pipe_config);
2914 2915
}

2916 2917 2918
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2919
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2920
	enum pipe pipe = intel_dp->pps_pipe;
2921
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2922

2923 2924
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2925 2926 2927
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2947 2948 2949
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2950
	struct drm_i915_private *dev_priv = to_i915(dev);
2951 2952 2953 2954
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2955
	for_each_intel_encoder(dev, encoder) {
2956
		struct intel_dp *intel_dp;
2957
		enum port port;
2958

2959 2960
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2961 2962 2963
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2964
		port = dp_to_dig_port(intel_dp)->port;
2965

2966 2967 2968 2969
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2970 2971 2972 2973
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2974
			      pipe_name(pipe), port_name(port));
2975 2976

		/* make sure vdd is off before we steal it */
2977
		vlv_detach_power_sequencer(intel_dp);
2978 2979 2980 2981 2982 2983 2984 2985
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2986
	struct drm_i915_private *dev_priv = to_i915(dev);
2987 2988 2989 2990
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2991
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2992

2993 2994 2995 2996 2997 2998 2999
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3000
		vlv_detach_power_sequencer(intel_dp);
3001
	}
3002 3003 3004 3005 3006 3007 3008

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

3009 3010 3011 3012 3013
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

3014 3015 3016 3017 3018 3019 3020
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3021
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3022
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3023 3024
}

3025 3026 3027
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3028
{
3029
	vlv_phy_pre_encoder_enable(encoder);
3030

3031
	intel_enable_dp(encoder, pipe_config, conn_state);
3032 3033
}

3034 3035 3036
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3037
{
3038
	intel_dp_prepare(encoder, pipe_config);
3039

3040
	vlv_phy_pre_pll_enable(encoder);
3041 3042
}

3043 3044 3045
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3046
{
3047
	chv_phy_pre_encoder_enable(encoder);
3048

3049
	intel_enable_dp(encoder, pipe_config, conn_state);
3050 3051

	/* Second common lane will stay alive on its own now */
3052
	chv_phy_release_cl2_override(encoder);
3053 3054
}

3055 3056 3057
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3058
{
3059
	intel_dp_prepare(encoder, pipe_config);
3060

3061
	chv_phy_pre_pll_enable(encoder);
3062 3063
}

3064 3065 3066
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3067
{
3068
	chv_phy_post_pll_disable(encoder);
3069 3070
}

3071 3072 3073 3074
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3075
bool
3076
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3077
{
3078 3079
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3080 3081
}

3082 3083 3084 3085
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

3086 3087
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
3088 3089 3090 3091 3092 3093 3094
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

3095 3096 3097
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
3098 3099 3100
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3101
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3102 3103 3104
{
	uint8_t alpm_caps = 0;

3105 3106 3107
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
3108 3109 3110
	return alpm_caps & DP_ALPM_CAP;
}

3111
/* These are source-specific values. */
3112
uint8_t
K
Keith Packard 已提交
3113
intel_dp_voltage_max(struct intel_dp *intel_dp)
3114
{
3115
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3116
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3117

3118
	if (IS_GEN9_LP(dev_priv))
3119
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3120
	else if (INTEL_GEN(dev_priv) >= 9) {
3121 3122
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3123
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3124
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3125
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3126
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3127
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3128
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3129
	else
3130
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3131 3132
}

3133
uint8_t
K
Keith Packard 已提交
3134 3135
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3136
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3137
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3138

3139
	if (INTEL_GEN(dev_priv) >= 9) {
3140 3141 3142 3143 3144 3145 3146
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3147 3148
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3149 3150 3151
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3152
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3153
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3154 3155 3156 3157 3158 3159 3160
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3161
		default:
3162
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3163
		}
3164
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3165
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3166 3167 3168 3169 3170 3171 3172
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3173
		default:
3174
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3175
		}
3176
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3177
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3178 3179 3180 3181 3182
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3183
		default:
3184
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3185 3186 3187
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3188 3189 3190 3191 3192 3193 3194
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3195
		default:
3196
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3197
		}
3198 3199 3200
	}
}

3201
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3202
{
3203
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3204 3205 3206 3207 3208
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3209
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3210 3211
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3212
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3213 3214 3215
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3216
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3217 3218 3219
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3220
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3221 3222 3223
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3224
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3225 3226 3227 3228 3229 3230 3231
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3232
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3233 3234
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3235
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3236 3237 3238
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3239
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3240 3241 3242
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3243
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3244 3245 3246 3247 3248 3249 3250
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3251
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3252 3253
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3254
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3255 3256 3257
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3258
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3259 3260 3261 3262 3263 3264 3265
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3266
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3267 3268
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3269
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3281 3282
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3283 3284 3285 3286

	return 0;
}

3287
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3288
{
3289 3290 3291
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3292 3293 3294
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3295
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3296
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3297
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3298 3299 3300
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3301
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3302 3303 3304
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3305
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3306 3307 3308
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3309
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3310 3311
			deemph_reg_value = 128;
			margin_reg_value = 154;
3312
			uniq_trans_scale = true;
3313 3314 3315 3316 3317
			break;
		default:
			return 0;
		}
		break;
3318
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3319
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3320
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3321 3322 3323
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3324
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3325 3326 3327
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3328
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3329 3330 3331 3332 3333 3334 3335
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3336
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3337
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3338
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3339 3340 3341
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3342
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3343 3344 3345 3346 3347 3348 3349
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3350
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3351
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3352
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3364 3365
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3366 3367 3368 3369

	return 0;
}

3370
static uint32_t
3371
gen4_signal_levels(uint8_t train_set)
3372
{
3373
	uint32_t	signal_levels = 0;
3374

3375
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3376
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3377 3378 3379
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3380
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3381 3382
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3383
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3384 3385
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3386
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3387 3388 3389
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3390
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3391
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3392 3393 3394
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3395
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3396 3397
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3398
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3399 3400
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3401
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3402 3403 3404 3405 3406 3407
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3408 3409
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3410
gen6_edp_signal_levels(uint8_t train_set)
3411
{
3412 3413 3414
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3415 3416
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3417
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3418
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3419
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3420 3421
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3422
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3423 3424
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3425
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3426 3427
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3428
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3429
	default:
3430 3431 3432
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3433 3434 3435
	}
}

K
Keith Packard 已提交
3436 3437
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3438
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3439 3440 3441 3442
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3443
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3444
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3445
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3446
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3447
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3448 3449
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3450
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3451
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3452
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3453 3454
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3455
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3456
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3457
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3458 3459 3460 3461 3462 3463 3464 3465 3466
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3467
void
3468
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3469 3470
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3471
	enum port port = intel_dig_port->port;
3472
	struct drm_device *dev = intel_dig_port->base.base.dev;
3473
	struct drm_i915_private *dev_priv = to_i915(dev);
3474
	uint32_t signal_levels, mask = 0;
3475 3476
	uint8_t train_set = intel_dp->train_set[0];

3477
	if (HAS_DDI(dev_priv)) {
3478 3479
		signal_levels = ddi_signal_levels(intel_dp);

3480
		if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv))
3481 3482 3483
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3484
	} else if (IS_CHERRYVIEW(dev_priv)) {
3485
		signal_levels = chv_signal_levels(intel_dp);
3486
	} else if (IS_VALLEYVIEW(dev_priv)) {
3487
		signal_levels = vlv_signal_levels(intel_dp);
3488
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3489
		signal_levels = gen7_edp_signal_levels(train_set);
3490
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3491
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3492
		signal_levels = gen6_edp_signal_levels(train_set);
3493 3494
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3495
		signal_levels = gen4_signal_levels(train_set);
3496 3497 3498
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3499 3500 3501 3502 3503 3504 3505 3506
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3507

3508
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3509 3510 3511

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3512 3513
}

3514
void
3515 3516
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3517
{
3518
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3519 3520
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3521

3522
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3523

3524
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3525
	POSTING_READ(intel_dp->output_reg);
3526 3527
}

3528
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3529 3530 3531
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3532
	struct drm_i915_private *dev_priv = to_i915(dev);
3533 3534 3535
	enum port port = intel_dig_port->port;
	uint32_t val;

3536
	if (!HAS_DDI(dev_priv))
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3554 3555 3556 3557
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3558 3559 3560
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3561
static void
C
Chris Wilson 已提交
3562
intel_dp_link_down(struct intel_dp *intel_dp)
3563
{
3564
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3565
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3566
	enum port port = intel_dig_port->port;
3567
	struct drm_device *dev = intel_dig_port->base.base.dev;
3568
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3569
	uint32_t DP = intel_dp->DP;
3570

3571
	if (WARN_ON(HAS_DDI(dev_priv)))
3572 3573
		return;

3574
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3575 3576
		return;

3577
	DRM_DEBUG_KMS("\n");
3578

3579
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3580
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3581
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3582
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3583
	} else {
3584
		if (IS_CHERRYVIEW(dev_priv))
3585 3586 3587
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3588
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3589
	}
3590
	I915_WRITE(intel_dp->output_reg, DP);
3591
	POSTING_READ(intel_dp->output_reg);
3592

3593 3594 3595 3596 3597 3598 3599 3600 3601
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3602
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3603 3604 3605 3606 3607 3608 3609
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3610 3611 3612 3613 3614 3615 3616
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3617
		I915_WRITE(intel_dp->output_reg, DP);
3618
		POSTING_READ(intel_dp->output_reg);
3619

3620
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3621 3622
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3623 3624
	}

3625
	msleep(intel_dp->panel_power_down_delay);
3626 3627

	intel_dp->DP = DP;
3628 3629 3630 3631 3632 3633

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3634 3635
}

3636
bool
3637
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3638
{
3639 3640
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3641
		return false; /* aux transfer failed */
3642

3643
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3644

3645 3646
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3647

3648 3649 3650 3651 3652
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3653

3654 3655
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3656

3657
	if (!intel_dp_read_dpcd(intel_dp))
3658 3659
		return false;

3660 3661
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3662

3663 3664 3665
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3666

3667 3668 3669 3670 3671 3672 3673 3674
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3675

3676 3677 3678 3679 3680
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
3681 3682 3683 3684
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
3685 3686 3687 3688 3689
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3690 3691 3692 3693 3694 3695

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3696 3697
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3698 3699
		}

3700 3701
	}

3702 3703 3704
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3705 3706
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3707 3708
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3709

3710
	/* Intermediate frequency support */
3711
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3712
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3713 3714
		int i;

3715 3716
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3717

3718 3719
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3720 3721 3722 3723

			if (val == 0)
				break;

3724 3725 3726 3727 3728 3729
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3730
			intel_dp->sink_rates[i] = (val * 200) / 10;
3731
		}
3732
		intel_dp->num_sink_rates = i;
3733
	}
3734

3735 3736 3737 3738 3739
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3740 3741
	intel_dp_set_common_rates(intel_dp);

3742 3743 3744 3745 3746 3747 3748
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3749 3750
	u8 sink_count;

3751 3752 3753
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3754
	/* Don't clobber cached eDP rates. */
3755
	if (!is_edp(intel_dp)) {
3756
		intel_dp_set_sink_rates(intel_dp);
3757 3758
		intel_dp_set_common_rates(intel_dp);
	}
3759

3760
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3761 3762 3763 3764 3765 3766 3767
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3768
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3779

3780
	if (!drm_dp_is_branch(intel_dp->dpcd))
3781 3782 3783 3784 3785
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3786 3787 3788
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3789 3790 3791
		return false; /* downstream port status fetch failed */

	return true;
3792 3793
}

3794
static bool
3795
intel_dp_can_mst(struct intel_dp *intel_dp)
3796
{
3797
	u8 mstm_cap;
3798

3799 3800 3801
	if (!i915.enable_dp_mst)
		return false;

3802 3803 3804 3805 3806 3807
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3808
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3809
		return false;
3810

3811
	return mstm_cap & DP_MST_CAP;
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3832 3833
}

3834
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3835
{
3836
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3837
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3838
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3839
	u8 buf;
3840
	int ret = 0;
3841 3842
	int count = 0;
	int attempts = 10;
3843

3844 3845
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3846 3847
		ret = -EIO;
		goto out;
3848 3849
	}

3850
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3851
			       buf & ~DP_TEST_SINK_START) < 0) {
3852
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3853 3854 3855
		ret = -EIO;
		goto out;
	}
3856

3857
	do {
3858
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3869
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3870 3871 3872
		ret = -ETIMEDOUT;
	}

3873
 out:
3874
	hsw_enable_ips(intel_crtc);
3875
	return ret;
3876 3877 3878 3879 3880
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3881
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3882 3883
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3884 3885
	int ret;

3886 3887 3888 3889 3890 3891 3892 3893 3894
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3895 3896 3897 3898 3899 3900
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3901
	hsw_disable_ips(intel_crtc);
3902

3903
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3904 3905 3906
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3907 3908
	}

3909
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3910 3911 3912 3913 3914 3915
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3916
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3917 3918
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3919
	int count, ret;
3920 3921 3922 3923 3924 3925
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3926
	do {
3927
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3928

3929
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3930 3931
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3932
			goto stop;
3933
		}
3934
		count = buf & DP_TEST_COUNT_MASK;
3935

3936
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3937 3938

	if (attempts == 0) {
3939 3940 3941 3942 3943 3944 3945 3946
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3947
	}
3948

3949
stop:
3950
	intel_dp_sink_crc_stop(intel_dp);
3951
	return ret;
3952 3953
}

3954 3955 3956
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3957 3958
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
3959 3960
}

3961 3962 3963 3964 3965
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3966
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3967 3968 3969 3970 3971 3972 3973 3974
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3975 3976
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
	int status = 0;
	int min_lane_count = 1;
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
3995
	    test_lane_count > intel_dp->max_link_lane_count)
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4006 4007 4008
	link_rate_index = intel_dp_rate_index(intel_dp->common_rates,
					      intel_dp->num_common_rates,
					      test_link_rate);
4009 4010 4011 4012 4013 4014 4015
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4016 4017 4018 4019
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4020
	uint8_t test_pattern;
4021
	uint8_t test_misc;
4022 4023 4024 4025
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4026 4027
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4049 4050
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4077 4078 4079
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4080
{
4081
	uint8_t test_result = DP_TEST_ACK;
4082 4083 4084 4085
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4086
	    connector->edid_corrupt ||
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4100
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4101
	} else {
4102 4103 4104 4105 4106 4107 4108
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4109 4110
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4111 4112 4113
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4114
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4115 4116 4117
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4118
	intel_dp->compliance.test_active = 1;
4119

4120 4121 4122 4123
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4124
{
4125 4126 4127 4128 4129 4130 4131
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4132 4133
	uint8_t request = 0;
	int status;
4134

4135
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4136 4137 4138 4139 4140
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4141
	switch (request) {
4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4159
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4160 4161 4162
		break;
	}

4163 4164 4165
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4166
update_status:
4167
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4168 4169
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4170 4171
}

4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4187
			if (intel_dp->active_mst_links &&
4188
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4189 4190 4191 4192 4193
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4194
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4210
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4246
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4247 4248 4249 4250 4251 4252 4253

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4274 4275 4276 4277 4278
	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
	if (!intel_dp_link_params_valid(intel_dp))
4279 4280
		return;

4281 4282
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4283 4284
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4285 4286

		intel_dp_retrain_link(intel_dp);
4287 4288 4289
	}
}

4290 4291 4292 4293 4294 4295 4296
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4297 4298 4299 4300 4301
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4302
 */
4303
static bool
4304
intel_dp_short_pulse(struct intel_dp *intel_dp)
4305
{
4306
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4307
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4308
	u8 sink_irq_vector = 0;
4309 4310
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4311

4312 4313 4314 4315
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4316
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4317

4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4329 4330
	}

4331 4332
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4333 4334
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4335
		/* Clear interrupt source */
4336 4337 4338
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4339 4340

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4341
			intel_dp_handle_test_request(intel_dp);
4342 4343 4344 4345
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4346 4347 4348
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4349 4350 4351 4352 4353
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4354 4355

	return true;
4356 4357
}

4358
/* XXX this is probably wrong for multiple downstream ports */
4359
static enum drm_connector_status
4360
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4361
{
4362
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4363 4364 4365
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4366 4367 4368
	if (lspcon->active)
		lspcon_resume(lspcon);

4369 4370 4371
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4372 4373 4374
	if (is_edp(intel_dp))
		return connector_status_connected;

4375
	/* if there's no downstream port, we're done */
4376
	if (!drm_dp_is_branch(dpcd))
4377
		return connector_status_connected;
4378 4379

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4380 4381
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4382

4383 4384
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4385 4386
	}

4387 4388 4389
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4390
	/* If no HPD, poke DDC gently */
4391
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4392
		return connector_status_connected;
4393 4394

	/* Well we tried, say unknown for unreliable port types */
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4407 4408 4409

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4410
	return connector_status_disconnected;
4411 4412
}

4413 4414 4415 4416
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4417
	struct drm_i915_private *dev_priv = to_i915(dev);
4418 4419
	enum drm_connector_status status;

4420
	status = intel_panel_detect(dev_priv);
4421 4422 4423 4424 4425 4426
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4427 4428
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4429
{
4430
	u32 bit;
4431

4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464
	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool spt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4482 4483 4484
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4485
	default:
4486
		return cpt_digital_port_connected(dev_priv, port);
4487
	}
4488

4489
	return I915_READ(SDEISR) & bit;
4490 4491
}

4492
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4493
				       struct intel_digital_port *port)
4494
{
4495
	u32 bit;
4496

4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4515 4516
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4517 4518 4519 4520 4521
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4522
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4523 4524
		break;
	case PORT_C:
4525
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4526 4527
		break;
	case PORT_D:
4528
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4529 4530 4531 4532
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4533 4534
	}

4535
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4536 4537
}

4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573
static bool ilk_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return ibx_digital_port_connected(dev_priv, port);
}

static bool snb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool ivb_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

static bool bdw_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	if (port->port == PORT_A)
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
		return cpt_digital_port_connected(dev_priv, port);
}

4574
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4575
				       struct intel_digital_port *intel_dig_port)
4576
{
4577 4578
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4579 4580
	u32 bit;

4581
	port = intel_hpd_pin_to_port(intel_encoder->hpd_pin);
4582
	switch (port) {
4583 4584 4585 4586 4587 4588 4589 4590 4591 4592
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4593
		MISSING_CASE(port);
4594 4595 4596 4597 4598 4599
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4600 4601 4602 4603 4604 4605 4606
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4607 4608
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4609
{
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
			return gm45_digital_port_connected(dev_priv, port);
		else
			return g4x_digital_port_connected(dev_priv, port);
	}

	if (IS_GEN5(dev_priv))
		return ilk_digital_port_connected(dev_priv, port);
	else if (IS_GEN6(dev_priv))
		return snb_digital_port_connected(dev_priv, port);
	else if (IS_GEN7(dev_priv))
		return ivb_digital_port_connected(dev_priv, port);
	else if (IS_GEN8(dev_priv))
		return bdw_digital_port_connected(dev_priv, port);
4625
	else if (IS_GEN9_LP(dev_priv))
4626
		return bxt_digital_port_connected(dev_priv, port);
4627
	else
4628
		return spt_digital_port_connected(dev_priv, port);
4629 4630
}

4631
static struct edid *
4632
intel_dp_get_edid(struct intel_dp *intel_dp)
4633
{
4634
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4635

4636 4637 4638 4639
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4640 4641
			return NULL;

J
Jani Nikula 已提交
4642
		return drm_edid_duplicate(intel_connector->edid);
4643 4644 4645 4646
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4647

4648 4649 4650 4651 4652
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4653

4654
	intel_dp_unset_edid(intel_dp);
4655 4656 4657
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4658
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4659 4660
}

4661 4662
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4663
{
4664
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4665

4666 4667
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4668

4669 4670
	intel_dp->has_audio = false;
}
4671

4672
static int
4673
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4674
{
4675
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4676
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4677 4678
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4679
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4680
	enum drm_connector_status status;
4681
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4682

4683 4684
	WARN_ON(!drm_modeset_is_locked(&connector->dev->mode_config.connection_mutex));

4685
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4686

4687 4688 4689
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4690 4691 4692
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4693
	else
4694 4695
		status = connector_status_disconnected;

4696
	if (status == connector_status_disconnected) {
4697
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4698

4699 4700 4701 4702 4703 4704 4705 4706 4707
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4708
		goto out;
4709
	}
Z
Zhenyu Wang 已提交
4710

4711
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4712
		intel_encoder->type = INTEL_OUTPUT_DP;
4713

4714 4715 4716 4717
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4718
	if (intel_dp->reset_link_params) {
4719 4720
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4721

4722 4723
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4724 4725 4726

		intel_dp->reset_link_params = false;
	}
4727

4728 4729
	intel_dp_print_rates(intel_dp);

4730 4731
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4732

4733 4734 4735
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4736 4737 4738 4739 4740
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4741 4742
		status = connector_status_disconnected;
		goto out;
4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755
	} else {
		/*
		 * If display is now connected check links status,
		 * there has been known issues of link loss triggerring
		 * long pulse.
		 *
		 * Some sinks (eg. ASUS PB287Q) seem to perform some
		 * weird HPD ping pong during modesets. So we can apparently
		 * end up with HPD going low during a modeset, and then
		 * going back up soon after. And once that happens we must
		 * retrain the link to get a picture. That's in case no
		 * userspace component reacted to intermittent HPD dip.
		 */
4756
		intel_dp_check_link_status(intel_dp);
4757 4758
	}

4759 4760 4761 4762 4763 4764 4765 4766
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4767
	intel_dp_set_edid(intel_dp);
4768 4769
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4770
	intel_dp->detect_done = true;
4771

4772 4773
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4774 4775
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4787
out:
4788
	if (status != connector_status_connected && !intel_dp->is_mst)
4789
		intel_dp_unset_edid(intel_dp);
4790

4791
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4792
	return status;
4793 4794
}

4795 4796 4797 4798
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4799 4800
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4801
	int status = connector->status;
4802 4803 4804 4805

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4806 4807
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4808
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4809 4810

	intel_dp->detect_done = false;
4811

4812
	return status;
4813 4814
}

4815 4816
static void
intel_dp_force(struct drm_connector *connector)
4817
{
4818
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4819
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4820
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4821

4822 4823 4824
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4825

4826 4827
	if (connector->status != connector_status_connected)
		return;
4828

4829
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4830 4831 4832

	intel_dp_set_edid(intel_dp);

4833
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4834 4835

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4836
		intel_encoder->type = INTEL_OUTPUT_DP;
4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4850

4851
	/* if eDP has no EDID, fall back to fixed mode */
4852 4853
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4854
		struct drm_display_mode *mode;
4855 4856

		mode = drm_mode_duplicate(connector->dev,
4857
					  intel_connector->panel.fixed_mode);
4858
		if (mode) {
4859 4860 4861 4862
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4863

4864
	return 0;
4865 4866
}

4867 4868 4869 4870
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4871 4872 4873 4874 4875
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4876 4877 4878 4879 4880 4881 4882 4883 4884 4885

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4886 4887 4888 4889 4890 4891 4892
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4893
static void
4894
intel_dp_connector_destroy(struct drm_connector *connector)
4895
{
4896
	struct intel_connector *intel_connector = to_intel_connector(connector);
4897

4898
	kfree(intel_connector->detect_edid);
4899

4900 4901 4902
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4903 4904 4905
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4906
		intel_panel_fini(&intel_connector->panel);
4907

4908
	drm_connector_cleanup(connector);
4909
	kfree(connector);
4910 4911
}

P
Paulo Zanoni 已提交
4912
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4913
{
4914 4915
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4916

4917
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4918 4919
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4920 4921 4922 4923
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4924
		pps_lock(intel_dp);
4925
		edp_panel_vdd_off_sync(intel_dp);
4926 4927
		pps_unlock(intel_dp);

4928 4929 4930 4931
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4932
	}
4933 4934 4935

	intel_dp_aux_fini(intel_dp);

4936
	drm_encoder_cleanup(encoder);
4937
	kfree(intel_dig_port);
4938 4939
}

4940
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4941 4942 4943 4944 4945 4946
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4947 4948 4949 4950
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4951
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4952
	pps_lock(intel_dp);
4953
	edp_panel_vdd_off_sync(intel_dp);
4954
	pps_unlock(intel_dp);
4955 4956
}

4957 4958 4959 4960
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4961
	struct drm_i915_private *dev_priv = to_i915(dev);
4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4975
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4976 4977 4978 4979

	edp_panel_vdd_schedule_off(intel_dp);
}

4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

4993
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4994
{
4995
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4996 4997
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4998 4999 5000

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5001

5002
	if (lspcon->active)
5003 5004
		lspcon_resume(lspcon);

5005 5006
	intel_dp->reset_link_params = true;

5007 5008
	pps_lock(intel_dp);

5009 5010 5011 5012 5013 5014 5015 5016
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5017 5018

	pps_unlock(intel_dp);
5019 5020
}

5021
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5022
	.force = intel_dp_force,
5023
	.fill_modes = drm_helper_probe_single_connector_modes,
5024 5025
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5026
	.late_register = intel_dp_connector_register,
5027
	.early_unregister = intel_dp_connector_unregister,
5028
	.destroy = intel_dp_connector_destroy,
5029
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5030
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5031 5032 5033
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5034
	.detect_ctx = intel_dp_detect,
5035 5036
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5037
	.atomic_check = intel_digital_connector_atomic_check,
5038 5039 5040
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5041
	.reset = intel_dp_encoder_reset,
5042
	.destroy = intel_dp_encoder_destroy,
5043 5044
};

5045
enum irqreturn
5046 5047 5048
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5049
	struct drm_device *dev = intel_dig_port->base.base.dev;
5050
	struct drm_i915_private *dev_priv = to_i915(dev);
5051
	enum irqreturn ret = IRQ_NONE;
5052

5053 5054
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5055
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5056

5057 5058 5059 5060 5061 5062 5063 5064 5065
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5066
		return IRQ_HANDLED;
5067 5068
	}

5069 5070
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5071
		      long_hpd ? "long" : "short");
5072

5073
	if (long_hpd) {
5074
		intel_dp->reset_link_params = true;
5075 5076 5077 5078
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5079
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5080

5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5094
		}
5095
	}
5096

5097 5098 5099 5100
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5101
		}
5102
	}
5103 5104 5105

	ret = IRQ_HANDLED;

5106
put_power:
5107
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5108 5109

	return ret;
5110 5111
}

5112
/* check the VBT to see whether the eDP is on another port */
5113
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5114
{
5115 5116 5117 5118
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5119
	if (INTEL_GEN(dev_priv) < 5)
5120 5121
		return false;

5122
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5123 5124
		return true;

5125
	return intel_bios_is_port_edp(dev_priv, port);
5126 5127
}

5128
static void
5129 5130
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5131 5132
	struct drm_i915_private *dev_priv = to_i915(connector->dev);

5133
	intel_attach_force_audio_property(connector);
5134
	intel_attach_broadcast_rgb_property(connector);
5135 5136

	if (is_edp(intel_dp)) {
5137 5138 5139 5140 5141 5142 5143 5144
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5145
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5146

5147
	}
5148 5149
}

5150 5151
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5152
	intel_dp->panel_power_off_time = ktime_get_boottime();
5153 5154 5155 5156
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5157
static void
5158 5159
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5160
{
5161
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5162
	struct pps_registers regs;
5163

5164
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5165 5166 5167

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5168
	pp_ctl = ironlake_get_pp_control(intel_dp);
5169

5170 5171
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5172
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv)) {
5173 5174
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5175
	}
5176 5177

	/* Pull timing values out of registers */
5178 5179
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5180

5181 5182
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5183

5184 5185
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5186

5187 5188
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5189

5190
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5191 5192
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5193
	} else {
5194
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5195
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5196
	}
5197 5198
}

I
Imre Deak 已提交
5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5224 5225 5226 5227
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5228
	struct drm_i915_private *dev_priv = to_i915(dev);
5229 5230 5231 5232 5233 5234 5235 5236 5237 5238
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5239

I
Imre Deak 已提交
5240
	intel_pps_dump_state("cur", &cur);
5241

5242
	vbt = dev_priv->vbt.edp.pps;
5243 5244 5245 5246 5247 5248 5249 5250 5251 5252
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 800 * 10);
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5253 5254 5255 5256 5257
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5271
	intel_pps_dump_state("vbt", &vbt);
5272 5273 5274

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5275
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5276 5277 5278 5279 5280 5281 5282 5283 5284
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5285
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5286 5287 5288 5289 5290 5291 5292
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5293 5294 5295 5296 5297 5298
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5299 5300 5301 5302 5303 5304 5305 5306 5307 5308

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5309 5310 5311 5312
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5313 5314
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5315
{
5316
	struct drm_i915_private *dev_priv = to_i915(dev);
5317
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5318
	int div = dev_priv->rawclk_freq / 1000;
5319
	struct pps_registers regs;
5320
	enum port port = dp_to_dig_port(intel_dp)->port;
5321
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5322

V
Ville Syrjälä 已提交
5323
	lockdep_assert_held(&dev_priv->pps_mutex);
5324

5325
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5326

5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5352
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5353 5354
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5355
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5356 5357
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5358
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) {
5359
		pp_div = I915_READ(regs.pp_ctrl);
5360
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5361
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5362 5363 5364 5365 5366 5367
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5368 5369 5370

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5371
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5372
		port_sel = PANEL_PORT_SELECT_VLV(port);
5373
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5374
		if (port == PORT_A)
5375
			port_sel = PANEL_PORT_SELECT_DPA;
5376
		else
5377
			port_sel = PANEL_PORT_SELECT_DPD;
5378 5379
	}

5380 5381
	pp_on |= port_sel;

5382 5383
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5384
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv))
5385
		I915_WRITE(regs.pp_ctrl, pp_div);
5386
	else
5387
		I915_WRITE(regs.pp_div, pp_div);
5388 5389

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5390 5391
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5392
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) ?
5393 5394
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5395 5396
}

5397 5398 5399
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5400 5401 5402
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5403 5404 5405
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5406
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5407 5408 5409
	}
}

5410 5411
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5412
 * @dev_priv: i915 device
5413
 * @crtc_state: a pointer to the active intel_crtc_state
5414 5415 5416 5417 5418 5419 5420 5421 5422
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5423 5424 5425
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5426 5427
{
	struct intel_encoder *encoder;
5428 5429
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5430
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5431
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5432 5433 5434 5435 5436 5437

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5438 5439
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5440 5441 5442
		return;
	}

5443
	/*
5444 5445
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5446
	 */
5447

5448 5449
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5450
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5451 5452 5453 5454 5455 5456

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5457
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5458 5459 5460 5461
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5462 5463
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5464 5465
		index = DRRS_LOW_RR;

5466
	if (index == dev_priv->drrs.refresh_rate_type) {
5467 5468 5469 5470 5471
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5472
	if (!crtc_state->base.active) {
5473 5474 5475 5476
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5477
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5489 5490
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5491
		u32 val;
5492

5493
		val = I915_READ(reg);
5494
		if (index > DRRS_HIGH_RR) {
5495
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5496 5497 5498
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5499
		} else {
5500
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5501 5502 5503
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5504 5505 5506 5507
		}
		I915_WRITE(reg, val);
	}

5508 5509 5510 5511 5512
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5513 5514 5515
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5516
 * @crtc_state: A pointer to the active crtc state.
5517 5518 5519
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5520 5521
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5522 5523
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5524
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5525

5526
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5545 5546 5547
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5548
 * @old_crtc_state: Pointer to old crtc_state.
5549 5550
 *
 */
5551 5552
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5553 5554
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5555
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5556

5557
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5558 5559 5560 5561 5562 5563 5564 5565 5566
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5567 5568
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5569 5570 5571 5572 5573 5574 5575

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5589
	/*
5590 5591
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5592 5593
	 */

5594 5595
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5596

5597 5598 5599 5600 5601 5602
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5603

5604 5605
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5606 5607
}

5608
/**
5609
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5610
 * @dev_priv: i915 device
5611 5612
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5613 5614
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5615 5616 5617
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5618 5619
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5620 5621 5622 5623
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5624
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5625 5626
		return;

5627
	cancel_delayed_work(&dev_priv->drrs.work);
5628

5629
	mutex_lock(&dev_priv->drrs.mutex);
5630 5631 5632 5633 5634
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5635 5636 5637
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5638 5639 5640
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5641
	/* invalidate means busy screen hence upclock */
5642
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5643 5644
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5645 5646 5647 5648

	mutex_unlock(&dev_priv->drrs.mutex);
}

5649
/**
5650
 * intel_edp_drrs_flush - Restart Idleness DRRS
5651
 * @dev_priv: i915 device
5652 5653
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5654 5655 5656 5657
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5658 5659 5660
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5661 5662
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5663 5664 5665 5666
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5667
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5668 5669
		return;

5670
	cancel_delayed_work(&dev_priv->drrs.work);
5671

5672
	mutex_lock(&dev_priv->drrs.mutex);
5673 5674 5675 5676 5677
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5678 5679
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5680 5681

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5682 5683
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5684
	/* flush means busy screen hence upclock */
5685
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5686 5687
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5688 5689 5690 5691 5692 5693

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5694 5695 5696 5697 5698
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5722 5723 5724 5725 5726 5727 5728 5729
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5749
static struct drm_display_mode *
5750 5751
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5752 5753
{
	struct drm_connector *connector = &intel_connector->base;
5754
	struct drm_device *dev = connector->dev;
5755
	struct drm_i915_private *dev_priv = to_i915(dev);
5756 5757
	struct drm_display_mode *downclock_mode = NULL;

5758 5759 5760
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5761
	if (INTEL_GEN(dev_priv) <= 6) {
5762 5763 5764 5765 5766
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5767
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5768 5769 5770 5771
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5772
					(dev_priv, fixed_mode, connector);
5773 5774

	if (!downclock_mode) {
5775
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5776 5777 5778
		return NULL;
	}

5779
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5780

5781
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5782
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5783 5784 5785
	return downclock_mode;
}

5786
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5787
				     struct intel_connector *intel_connector)
5788 5789 5790
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5791 5792
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5793
	struct drm_i915_private *dev_priv = to_i915(dev);
5794
	struct drm_display_mode *fixed_mode = NULL;
5795
	struct drm_display_mode *downclock_mode = NULL;
5796 5797 5798
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5799
	enum pipe pipe = INVALID_PIPE;
5800 5801 5802 5803

	if (!is_edp(intel_dp))
		return true;

5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5817
	pps_lock(intel_dp);
5818 5819

	intel_dp_init_panel_power_timestamps(intel_dp);
5820
	intel_dp_pps_init(dev, intel_dp);
5821
	intel_edp_panel_vdd_sanitize(intel_dp);
5822

5823
	pps_unlock(intel_dp);
5824

5825
	/* Cache DPCD and EDID for edp. */
5826
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5827

5828
	if (!has_dpcd) {
5829 5830
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5831
		goto out_vdd_off;
5832 5833
	}

5834
	mutex_lock(&dev->mode_config.mutex);
5835
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5854 5855
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5856 5857 5858 5859 5860 5861 5862 5863
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5864
		if (fixed_mode) {
5865
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5866 5867 5868
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5869
	}
5870
	mutex_unlock(&dev->mode_config.mutex);
5871

5872
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5873 5874
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5875 5876 5877 5878 5879 5880

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5881
		pipe = vlv_active_pipe(intel_dp);
5882 5883 5884 5885 5886 5887 5888 5889 5890

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5891 5892
	}

5893
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5894
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5895
	intel_panel_setup_backlight(connector, pipe);
5896 5897

	return true;
5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5910 5911
}

5912
/* Set up the hotplug pin and aux power domain. */
5913 5914 5915 5916
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5917
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5918 5919 5920 5921

	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
5922
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5923 5924 5925
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
5926
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5927 5928 5929
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
5930
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5931 5932 5933
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
5934
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5935 5936 5937
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
5938 5939 5940

		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5941 5942 5943 5944 5945 5946
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

5970
bool
5971 5972
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5973
{
5974 5975 5976 5977
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5978
	struct drm_i915_private *dev_priv = to_i915(dev);
5979
	enum port port = intel_dig_port->port;
5980
	int type;
5981

5982 5983 5984 5985
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

5986 5987 5988 5989 5990
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5991 5992
	intel_dp_set_source_rates(intel_dp);

5993
	intel_dp->reset_link_params = true;
5994
	intel_dp->pps_pipe = INVALID_PIPE;
5995
	intel_dp->active_pipe = INVALID_PIPE;
5996

5997
	/* intel_dp vfuncs */
5998
	if (INTEL_GEN(dev_priv) >= 9)
5999
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
6000
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6001
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
6002
	else if (HAS_PCH_SPLIT(dev_priv))
6003 6004
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
6005
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
6006

6007
	if (INTEL_GEN(dev_priv) >= 9)
6008 6009
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6010
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6011

6012
	if (HAS_DDI(dev_priv))
6013 6014
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6015 6016
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6017
	intel_dp->attached_connector = intel_connector;
6018

6019
	if (intel_dp_is_edp(dev_priv, port))
6020
		type = DRM_MODE_CONNECTOR_eDP;
6021 6022
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6023

6024 6025 6026
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6027 6028 6029 6030 6031 6032 6033 6034
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6035
	/* eDP only on port B and/or C on vlv/chv */
6036
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6037
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
6038 6039
		return false;

6040 6041 6042 6043
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6044
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6045 6046 6047 6048 6049
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6050 6051
	intel_dp_init_connector_port_info(intel_dig_port);

6052
	intel_dp_aux_init(intel_dp);
6053

6054
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6055
			  edp_panel_vdd_work);
6056

6057
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6058

6059
	if (HAS_DDI(dev_priv))
6060 6061 6062 6063
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6064
	/* init MST on ports that can support it */
6065
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6066 6067 6068
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6069

6070
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6071 6072 6073
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6074
	}
6075

6076 6077
	intel_dp_add_properties(intel_dp, connector);

6078 6079 6080 6081
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6082
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6083 6084 6085
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6086 6087

	return true;
6088 6089 6090 6091 6092

fail:
	drm_connector_cleanup(connector);

	return false;
6093
}
6094

6095
bool intel_dp_init(struct drm_i915_private *dev_priv,
6096 6097
		   i915_reg_t output_reg,
		   enum port port)
6098 6099 6100 6101 6102 6103
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6104
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6105
	if (!intel_dig_port)
6106
		return false;
6107

6108
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6109 6110
	if (!intel_connector)
		goto err_connector_alloc;
6111 6112 6113 6114

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6115 6116 6117
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6118
		goto err_encoder_init;
6119

6120
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6121 6122
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6123
	intel_encoder->get_config = intel_dp_get_config;
6124
	intel_encoder->suspend = intel_dp_encoder_suspend;
6125
	if (IS_CHERRYVIEW(dev_priv)) {
6126
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6127 6128
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6129
		intel_encoder->post_disable = chv_post_disable_dp;
6130
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6131
	} else if (IS_VALLEYVIEW(dev_priv)) {
6132
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6133 6134
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6135
		intel_encoder->post_disable = vlv_post_disable_dp;
6136
	} else {
6137 6138
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6139
		if (INTEL_GEN(dev_priv) >= 5)
6140
			intel_encoder->post_disable = ilk_post_disable_dp;
6141
	}
6142

6143
	intel_dig_port->port = port;
6144
	intel_dig_port->dp.output_reg = output_reg;
6145
	intel_dig_port->max_lanes = 4;
6146

6147
	intel_encoder->type = INTEL_OUTPUT_DP;
6148
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6149
	if (IS_CHERRYVIEW(dev_priv)) {
6150 6151 6152 6153 6154 6155 6156
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6157
	intel_encoder->cloneable = 0;
6158
	intel_encoder->port = port;
6159

6160
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6161
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6162

S
Sudip Mukherjee 已提交
6163 6164 6165
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6166
	return true;
S
Sudip Mukherjee 已提交
6167 6168 6169

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6170
err_encoder_init:
S
Sudip Mukherjee 已提交
6171 6172 6173
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6174
	return false;
6175
}
6176 6177 6178

void intel_dp_mst_suspend(struct drm_device *dev)
{
6179
	struct drm_i915_private *dev_priv = to_i915(dev);
6180 6181 6182 6183
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6184
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6185 6186

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6187 6188
			continue;

6189 6190
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6191 6192 6193 6194 6195
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6196
	struct drm_i915_private *dev_priv = to_i915(dev);
6197 6198 6199
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6200
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6201
		int ret;
6202

6203 6204
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6205

6206 6207 6208
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6209 6210
	}
}