intel_dp.c 174.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132

133 134 135 136 137
static unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

138 139
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
140
{
141
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
142 143 144 145

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
146
	case DP_LINK_BW_5_4:
147
		break;
148
	default:
149 150
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
151 152 153 154 155 156
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

190
static int
191
intel_dp_link_required(int pixel_clock, int bpp)
192
{
193
	return (pixel_clock * bpp + 9) / 10;
194 195
}

196 197 198 199 200 201
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

202
static enum drm_mode_status
203 204 205
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
206
	struct intel_dp *intel_dp = intel_attached_dp(connector);
207 208
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
209 210
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
211

212 213
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
214 215
			return MODE_PANEL;

216
		if (mode->vdisplay > fixed_mode->vdisplay)
217
			return MODE_PANEL;
218 219

		target_clock = fixed_mode->clock;
220 221
	}

222
	max_link_clock = intel_dp_max_link_rate(intel_dp);
223
	max_lanes = intel_dp_max_lane_count(intel_dp);
224 225 226 227 228

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
229
		return MODE_CLOCK_HIGH;
230 231 232 233

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

234 235 236
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

237 238 239
	return MODE_OK;
}

240
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
241 242 243 244 245 246 247 248 249 250 251
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

252
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
253 254 255 256 257 258 259 260
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

261 262
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
263
				    struct intel_dp *intel_dp);
264 265
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
266
					      struct intel_dp *intel_dp);
267

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

300 301 302 303 304 305 306
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
307 308 309
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

333 334 335 336 337 338
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
339 340 341 342
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

343 344
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
345
	}
346

347 348 349 350 351 352 353 354 355 356 357 358 359 360
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
361

362
	if (!pll_enabled) {
363
		vlv_force_pll_off(dev, pipe);
364 365 366 367

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
368 369
}

370 371 372 373 374 375
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
376 377
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
378
	enum pipe pipe;
379

V
Ville Syrjälä 已提交
380
	lockdep_assert_held(&dev_priv->pps_mutex);
381

382 383 384
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
410 411 412
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
413

414 415
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
416 417 418 419 420 421

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
422 423
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
424

425 426 427 428 429
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
430 431 432 433

	return intel_dp->pps_pipe;
}

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
454

455
static enum pipe
456 457 458
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
459 460
{
	enum pipe pipe;
461 462 463 464

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
465 466 467 468

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

469 470 471
		if (!pipe_check(dev_priv, pipe))
			continue;

472
		return pipe;
473 474
	}

475 476 477 478 479 480 481 482 483 484 485 486 487 488
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
489 490 491 492 493 494 495 496 497 498 499
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
500 501 502 503 504 505

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
506 507
	}

508 509 510
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

511 512
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
513 514
}

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
542 543 544 545 546 547
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

548 549 550
	if (IS_BROXTON(dev))
		return BXT_PP_CONTROL(0);
	else if (HAS_PCH_SPLIT(dev))
551 552 553 554 555 556 557 558 559
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

560 561 562
	if (IS_BROXTON(dev))
		return BXT_PP_STATUS(0);
	else if (HAS_PCH_SPLIT(dev))
563 564 565 566 567
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

583
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
584

585
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
586 587
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

588 589 590 591 592 593 594 595 596 597 598
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

599
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
600

601 602 603
	return 0;
}

604
static bool edp_have_panel_power(struct intel_dp *intel_dp)
605
{
606
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
607 608
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
609 610
	lockdep_assert_held(&dev_priv->pps_mutex);

611 612 613 614
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

615
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
616 617
}

618
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
619
{
620
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
621 622
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
623 624
	lockdep_assert_held(&dev_priv->pps_mutex);

625 626 627 628
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

629
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
630 631
}

632 633 634
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
635
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
636
	struct drm_i915_private *dev_priv = dev->dev_private;
637

638 639
	if (!is_edp(intel_dp))
		return;
640

641
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
642 643
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
644 645
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
646 647 648
	}
}

649 650 651 652 653 654
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
655
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
656 657 658
	uint32_t status;
	bool done;

659
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
660
	if (has_aux_irq)
661
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
662
					  msecs_to_jiffies_timeout(10));
663 664 665 666 667 668 669 670 671 672
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

673
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674
{
675 676
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
677

678 679 680
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
681
	 */
682 683 684 685 686 687 688
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
689
	struct drm_i915_private *dev_priv = dev->dev_private;
690 691 692 693 694

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
695 696
		return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);

697 698 699 700 701 702 703 704 705 706 707 708 709 710
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
711
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
712 713
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
714 715 716 717 718
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
719
	} else  {
720
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721
	}
722 723
}

724 725 726 727 728
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

729 730 731 732 733 734 735 736 737 738
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
759
	       DP_AUX_CH_CTL_DONE |
760
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
761
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
762
	       timeout |
763
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
764 765
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
766
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
767 768
}

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

784 785
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
786
		const uint8_t *send, int send_bytes,
787 788 789 790 791 792 793
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
794
	uint32_t aux_clock_divider;
795 796
	int i, ret, recv_bytes;
	uint32_t status;
797
	int try, clock = 0;
798
	bool has_aux_irq = HAS_AUX_IRQ(dev);
799 800
	bool vdd;

801
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
802

803 804 805 806 807 808
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
809
	vdd = edp_panel_vdd_on(intel_dp);
810 811 812 813 814 815 816 817

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
818

819 820
	intel_aux_display_runtime_get(dev_priv);

821 822
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
823
		status = I915_READ_NOTRACE(ch_ctl);
824 825 826 827 828 829
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
830 831 832 833 834 835 836 837 838
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

839 840
		ret = -EBUSY;
		goto out;
841 842
	}

843 844 845 846 847 848
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

849
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
850 851 852 853
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
854

855 856 857 858 859
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
860 861
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
862 863

			/* Send the command and wait for it to complete */
864
			I915_WRITE(ch_ctl, send_ctl);
865 866 867 868 869 870 871 872 873 874

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

875
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
876
				continue;
877 878 879 880 881 882 883 884

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
885
				continue;
886
			}
887
			if (status & DP_AUX_CH_CTL_DONE)
888
				goto done;
889
		}
890 891 892
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
893
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
894 895
		ret = -EBUSY;
		goto out;
896 897
	}

898
done:
899 900 901
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
902
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
903
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
904 905
		ret = -EIO;
		goto out;
906
	}
907 908 909

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
910
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
911
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
912 913
		ret = -ETIMEDOUT;
		goto out;
914 915 916 917 918 919 920
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
921

922
	for (i = 0; i < recv_bytes; i += 4)
923 924
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
925

926 927 928
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
929
	intel_aux_display_runtime_put(dev_priv);
930

931 932 933
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

934
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
935

936
	return ret;
937 938
}

939 940
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
941 942
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
943
{
944 945 946
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
947 948
	int ret;

949 950 951
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
952 953
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
954

955 956 957
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
958
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
959
		rxsize = 2; /* 0 or 1 data bytes */
960

961 962
		if (WARN_ON(txsize > 20))
			return -E2BIG;
963

964
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
965

966 967 968
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
969

970 971 972 973 974 975 976
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
977 978
		}
		break;
979

980 981
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
982
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
983
		rxsize = msg->size + 1;
984

985 986
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
987

988 989 990 991 992 993 994 995 996 997 998
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
999
		}
1000 1001 1002 1003 1004
		break;

	default:
		ret = -EINVAL;
		break;
1005
	}
1006

1007
	return ret;
1008 1009
}

1010 1011 1012 1013
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1014
	struct drm_i915_private *dev_priv = dev->dev_private;
1015 1016
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1017
	struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
1018
	const char *name = NULL;
1019
	uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1020 1021
	int ret;

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	/* On SKL we don't have Aux for port E so we rely on VBT to set
	 * a proper alternate aux channel.
	 */
	if (IS_SKYLAKE(dev) && port == PORT_E) {
		switch (info->alternate_aux_channel) {
		case DP_AUX_B:
			porte_aux_ctl_reg = DPB_AUX_CH_CTL;
			break;
		case DP_AUX_C:
			porte_aux_ctl_reg = DPC_AUX_CH_CTL;
			break;
		case DP_AUX_D:
			porte_aux_ctl_reg = DPD_AUX_CH_CTL;
			break;
		case DP_AUX_A:
		default:
			porte_aux_ctl_reg = DPA_AUX_CH_CTL;
		}
	}

1042 1043 1044
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1045
		name = "DPDDC-A";
1046
		break;
1047 1048
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1049
		name = "DPDDC-B";
1050
		break;
1051 1052
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1053
		name = "DPDDC-C";
1054
		break;
1055 1056
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1057
		name = "DPDDC-D";
1058
		break;
1059 1060 1061 1062
	case PORT_E:
		intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
		name = "DPDDC-E";
		break;
1063 1064
	default:
		BUG();
1065 1066
	}

1067 1068 1069 1070 1071 1072 1073 1074 1075
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
1076
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
1077
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1078

1079
	intel_dp->aux.name = name;
1080 1081
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1082

1083 1084
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1085

1086
	ret = drm_dp_aux_register(&intel_dp->aux);
1087
	if (ret < 0) {
1088
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1089 1090
			  name, ret);
		return;
1091
	}
1092

1093 1094 1095 1096 1097
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1098
		drm_dp_aux_unregister(&intel_dp->aux);
1099
	}
1100 1101
}

1102 1103 1104 1105 1106
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1107 1108 1109
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1110 1111 1112
	intel_connector_unregister(intel_connector);
}

1113
static void
1114
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
1115 1116 1117
{
	u32 ctrl1;

1118 1119 1120
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1121 1122 1123 1124 1125
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1126
	switch (pipe_config->port_clock / 2) {
1127
	case 81000:
1128
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1129 1130
					      SKL_DPLL0);
		break;
1131
	case 135000:
1132
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1133 1134
					      SKL_DPLL0);
		break;
1135
	case 270000:
1136
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1137 1138
					      SKL_DPLL0);
		break;
1139
	case 162000:
1140
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1141 1142 1143 1144 1145 1146
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1147
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1148 1149 1150
					      SKL_DPLL0);
		break;
	case 216000:
1151
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1152 1153 1154
					      SKL_DPLL0);
		break;

1155 1156 1157 1158
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1159
void
1160
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
1161
{
1162 1163 1164
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1165 1166
	switch (pipe_config->port_clock / 2) {
	case 81000:
1167 1168
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
1169
	case 135000:
1170 1171
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
1172
	case 270000:
1173 1174 1175 1176 1177
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1178
static int
1179
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1180
{
1181 1182 1183
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1184
	}
1185 1186 1187 1188

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1189 1190
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
static bool intel_dp_source_supports_hbr2(struct drm_device *dev)
{
	/* WaDisableHBR2:skl */
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1204
static int
1205
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1206
{
1207 1208
	int size;

1209 1210
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1211
		size = ARRAY_SIZE(bxt_rates);
1212
	} else if (IS_SKYLAKE(dev)) {
1213
		*source_rates = skl_rates;
1214 1215 1216 1217
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1218
	}
1219

1220
	/* This depends on the fact that 5.4 is last value in the array */
1221 1222
	if (!intel_dp_source_supports_hbr2(dev))
		size--;
1223

1224
	return size;
1225 1226
}

1227 1228
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1229
		   struct intel_crtc_state *pipe_config)
1230 1231
{
	struct drm_device *dev = encoder->base.dev;
1232 1233
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1234 1235

	if (IS_G4X(dev)) {
1236 1237
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1238
	} else if (HAS_PCH_SPLIT(dev)) {
1239 1240
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1241 1242 1243
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1244
	} else if (IS_VALLEYVIEW(dev)) {
1245 1246
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1247
	}
1248 1249 1250

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1251
			if (pipe_config->port_clock == divisor[i].clock) {
1252 1253 1254 1255 1256
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1257 1258 1259
	}
}

1260 1261
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1262
			   int *common_rates)
1263 1264 1265 1266 1267
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1268 1269
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1270
			common_rates[k] = source_rates[i];
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1283 1284
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1295
			       common_rates);
1296 1297
}

1298 1299 1300 1301 1302 1303 1304 1305
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1306
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1318 1319
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1333 1334 1335
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1336 1337
}

1338
static int rate_to_index(int find, const int *rates)
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1349 1350 1351 1352 1353 1354
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1355
	len = intel_dp_common_rates(intel_dp, rates);
1356 1357 1358 1359 1360 1361
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1362 1363
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1364
	return rate_to_index(rate, intel_dp->sink_rates);
1365 1366
}

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
static void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
				  uint8_t *link_bw, uint8_t *rate_select)
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1380
bool
1381
intel_dp_compute_config(struct intel_encoder *encoder,
1382
			struct intel_crtc_state *pipe_config)
1383
{
1384
	struct drm_device *dev = encoder->base.dev;
1385
	struct drm_i915_private *dev_priv = dev->dev_private;
1386
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1387
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1388
	enum port port = dp_to_dig_port(intel_dp)->port;
1389
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1390
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1391
	int lane_count, clock;
1392
	int min_lane_count = 1;
1393
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1394
	/* Conveniently, the link BW constants become indices with a shift...*/
1395
	int min_clock = 0;
1396
	int max_clock;
1397
	int bpp, mode_rate;
1398
	int link_avail, link_clock;
1399 1400
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1401
	uint8_t link_bw, rate_select;
1402

1403
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1404 1405

	/* No common link rates between source and sink */
1406
	WARN_ON(common_len <= 0);
1407

1408
	max_clock = common_len - 1;
1409

1410
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1411 1412
		pipe_config->has_pch_encoder = true;

1413
	pipe_config->has_dp_encoder = true;
1414
	pipe_config->has_drrs = false;
1415
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1416

1417 1418 1419
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1420 1421 1422

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1423
			ret = skl_update_scaler_crtc(pipe_config);
1424 1425 1426 1427
			if (ret)
				return ret;
		}

1428 1429 1430 1431
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1432 1433
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1434 1435
	}

1436
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1437 1438
		return false;

1439
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1440
		      "max bw %d pixel clock %iKHz\n",
1441
		      max_lane_count, common_rates[max_clock],
1442
		      adjusted_mode->crtc_clock);
1443

1444 1445
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1446
	bpp = pipe_config->pipe_bpp;
1447
	if (is_edp(intel_dp)) {
1448 1449 1450 1451

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
			(dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
1452 1453 1454 1455 1456
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1457 1458 1459 1460 1461 1462 1463 1464 1465
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1466
	}
1467

1468
	for (; bpp >= 6*3; bpp -= 2*3) {
1469 1470
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1471

1472
		for (clock = min_clock; clock <= max_clock; clock++) {
1473 1474 1475 1476
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1477
				link_clock = common_rates[clock];
1478 1479 1480 1481 1482 1483 1484 1485 1486
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1487

1488
	return false;
1489

1490
found:
1491 1492 1493 1494 1495 1496
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1497 1498 1499 1500 1501
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1502 1503
	}

1504
	pipe_config->lane_count = lane_count;
1505

1506
	pipe_config->pipe_bpp = bpp;
1507
	pipe_config->port_clock = common_rates[clock];
1508

1509 1510 1511 1512 1513
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1514
		      pipe_config->port_clock, bpp);
1515 1516
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1517

1518
	intel_link_compute_m_n(bpp, lane_count,
1519 1520
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1521
			       &pipe_config->dp_m_n);
1522

1523
	if (intel_connector->panel.downclock_mode != NULL &&
1524
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1525
			pipe_config->has_drrs = true;
1526 1527 1528 1529 1530 1531
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1532
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1533
		skl_edp_set_pll_config(pipe_config);
1534 1535
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1536
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1537
		hsw_dp_set_ddi_pll_sel(pipe_config);
1538
	else
1539
		intel_dp_set_clock(encoder, pipe_config);
1540

1541
	return true;
1542 1543
}

1544
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1545
{
1546 1547 1548
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1549 1550 1551
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1552 1553
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1554 1555 1556
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1557
	if (crtc->config->port_clock == 162000) {
1558 1559 1560 1561
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1562
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1563
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1564 1565
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1566
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1567
	}
1568

1569 1570 1571 1572 1573 1574
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1575 1576 1577 1578 1579 1580 1581
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
}

1582
static void intel_dp_prepare(struct intel_encoder *encoder)
1583
{
1584
	struct drm_device *dev = encoder->base.dev;
1585
	struct drm_i915_private *dev_priv = dev->dev_private;
1586
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1587
	enum port port = dp_to_dig_port(intel_dp)->port;
1588
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1589
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1590

1591 1592
	intel_dp_set_link_params(intel_dp, crtc->config);

1593
	/*
K
Keith Packard 已提交
1594
	 * There are four kinds of DP registers:
1595 1596
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1597 1598
	 * 	SNB CPU
	 *	IVB CPU
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1609

1610 1611 1612 1613
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1614

1615 1616
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1617
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1618

1619
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1620
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1621

1622
	/* Split out the IBX/CPU vs CPT settings */
1623

1624
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1625 1626 1627 1628 1629 1630
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1631
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1632 1633
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1634
		intel_dp->DP |= crtc->pipe << 29;
1635
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1636 1637
		u32 trans_dp;

1638
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1639 1640 1641 1642 1643 1644 1645

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1646
	} else {
1647 1648 1649
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
		    crtc->config->limited_color_range)
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1650 1651 1652 1653 1654 1655 1656

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1657
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1658 1659
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1660
		if (IS_CHERRYVIEW(dev))
1661
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1662 1663
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1664
	}
1665 1666
}

1667 1668
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1669

1670 1671
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1672

1673 1674
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1675

1676
static void wait_panel_status(struct intel_dp *intel_dp,
1677 1678
				       u32 mask,
				       u32 value)
1679
{
1680
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1681
	struct drm_i915_private *dev_priv = dev->dev_private;
1682 1683
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1684 1685
	lockdep_assert_held(&dev_priv->pps_mutex);

1686 1687
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1688

1689
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1690 1691 1692
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1693

1694
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1695
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1696 1697
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1698
	}
1699 1700

	DRM_DEBUG_KMS("Wait complete\n");
1701
}
1702

1703
static void wait_panel_on(struct intel_dp *intel_dp)
1704 1705
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1706
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1707 1708
}

1709
static void wait_panel_off(struct intel_dp *intel_dp)
1710 1711
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1712
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1713 1714
}

1715
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1716 1717
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1718 1719 1720 1721 1722 1723

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1724
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1725 1726
}

1727
static void wait_backlight_on(struct intel_dp *intel_dp)
1728 1729 1730 1731 1732
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1733
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1734 1735 1736 1737
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1738

1739 1740 1741 1742
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1743
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1744
{
1745 1746 1747
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1748

V
Ville Syrjälä 已提交
1749 1750
	lockdep_assert_held(&dev_priv->pps_mutex);

1751
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1752 1753 1754 1755
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1756
	return control;
1757 1758
}

1759 1760 1761 1762 1763
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1764
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1765
{
1766
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1767 1768
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1769
	struct drm_i915_private *dev_priv = dev->dev_private;
1770
	enum intel_display_power_domain power_domain;
1771
	u32 pp;
1772
	u32 pp_stat_reg, pp_ctrl_reg;
1773
	bool need_to_disable = !intel_dp->want_panel_vdd;
1774

V
Ville Syrjälä 已提交
1775 1776
	lockdep_assert_held(&dev_priv->pps_mutex);

1777
	if (!is_edp(intel_dp))
1778
		return false;
1779

1780
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1781
	intel_dp->want_panel_vdd = true;
1782

1783
	if (edp_have_panel_vdd(intel_dp))
1784
		return need_to_disable;
1785

1786 1787
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1788

V
Ville Syrjälä 已提交
1789 1790
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1791

1792 1793
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1794

1795
	pp = ironlake_get_pp_control(intel_dp);
1796
	pp |= EDP_FORCE_VDD;
1797

1798 1799
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1800 1801 1802 1803 1804

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1805 1806 1807
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1808
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1809 1810
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1811 1812
		msleep(intel_dp->panel_power_up_delay);
	}
1813 1814 1815 1816

	return need_to_disable;
}

1817 1818 1819 1820 1821 1822 1823
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1824
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1825
{
1826
	bool vdd;
1827

1828 1829 1830
	if (!is_edp(intel_dp))
		return;

1831
	pps_lock(intel_dp);
1832
	vdd = edp_panel_vdd_on(intel_dp);
1833
	pps_unlock(intel_dp);
1834

R
Rob Clark 已提交
1835
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1836
	     port_name(dp_to_dig_port(intel_dp)->port));
1837 1838
}

1839
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1840
{
1841
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1842
	struct drm_i915_private *dev_priv = dev->dev_private;
1843 1844 1845 1846
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1847
	u32 pp;
1848
	u32 pp_stat_reg, pp_ctrl_reg;
1849

V
Ville Syrjälä 已提交
1850
	lockdep_assert_held(&dev_priv->pps_mutex);
1851

1852
	WARN_ON(intel_dp->want_panel_vdd);
1853

1854
	if (!edp_have_panel_vdd(intel_dp))
1855
		return;
1856

V
Ville Syrjälä 已提交
1857 1858
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1859

1860 1861
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1862

1863 1864
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1865

1866 1867
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1868

1869 1870 1871
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1872

1873 1874
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1875

1876 1877
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1878
}
1879

1880
static void edp_panel_vdd_work(struct work_struct *__work)
1881 1882 1883 1884
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1885
	pps_lock(intel_dp);
1886 1887
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1888
	pps_unlock(intel_dp);
1889 1890
}

1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1904 1905 1906 1907 1908
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1909
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1910
{
V
Ville Syrjälä 已提交
1911 1912 1913 1914 1915
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1916 1917
	if (!is_edp(intel_dp))
		return;
1918

R
Rob Clark 已提交
1919
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1920
	     port_name(dp_to_dig_port(intel_dp)->port));
1921

1922 1923
	intel_dp->want_panel_vdd = false;

1924
	if (sync)
1925
		edp_panel_vdd_off_sync(intel_dp);
1926 1927
	else
		edp_panel_vdd_schedule_off(intel_dp);
1928 1929
}

1930
static void edp_panel_on(struct intel_dp *intel_dp)
1931
{
1932
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1933
	struct drm_i915_private *dev_priv = dev->dev_private;
1934
	u32 pp;
1935
	u32 pp_ctrl_reg;
1936

1937 1938
	lockdep_assert_held(&dev_priv->pps_mutex);

1939
	if (!is_edp(intel_dp))
1940
		return;
1941

V
Ville Syrjälä 已提交
1942 1943
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1944

1945 1946 1947
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1948
		return;
1949

1950
	wait_panel_power_cycle(intel_dp);
1951

1952
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1953
	pp = ironlake_get_pp_control(intel_dp);
1954 1955 1956
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1957 1958
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1959
	}
1960

1961
	pp |= POWER_TARGET_ON;
1962 1963 1964
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1965 1966
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1967

1968
	wait_panel_on(intel_dp);
1969
	intel_dp->last_power_on = jiffies;
1970

1971 1972
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1973 1974
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1975
	}
1976
}
V
Ville Syrjälä 已提交
1977

1978 1979 1980 1981 1982 1983 1984
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1985
	pps_unlock(intel_dp);
1986 1987
}

1988 1989

static void edp_panel_off(struct intel_dp *intel_dp)
1990
{
1991 1992
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1993
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1994
	struct drm_i915_private *dev_priv = dev->dev_private;
1995
	enum intel_display_power_domain power_domain;
1996
	u32 pp;
1997
	u32 pp_ctrl_reg;
1998

1999 2000
	lockdep_assert_held(&dev_priv->pps_mutex);

2001 2002
	if (!is_edp(intel_dp))
		return;
2003

V
Ville Syrjälä 已提交
2004 2005
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2006

V
Ville Syrjälä 已提交
2007 2008
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2009

2010
	pp = ironlake_get_pp_control(intel_dp);
2011 2012
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2013 2014
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
2015

2016
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2017

2018 2019
	intel_dp->want_panel_vdd = false;

2020 2021
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2022

2023
	intel_dp->last_power_cycle = jiffies;
2024
	wait_panel_off(intel_dp);
2025 2026

	/* We got a reference when we enabled the VDD. */
2027 2028
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
2029
}
V
Ville Syrjälä 已提交
2030

2031 2032 2033 2034
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2035

2036 2037
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2038
	pps_unlock(intel_dp);
2039 2040
}

2041 2042
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2043
{
2044 2045
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2046 2047
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2048
	u32 pp_ctrl_reg;
2049

2050 2051 2052 2053 2054 2055
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2056
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2057

2058
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2059

2060
	pp = ironlake_get_pp_control(intel_dp);
2061
	pp |= EDP_BLC_ENABLE;
2062

2063
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2064 2065 2066

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2067

2068
	pps_unlock(intel_dp);
2069 2070
}

2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2085
{
2086
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2087 2088
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2089
	u32 pp_ctrl_reg;
2090

2091 2092 2093
	if (!is_edp(intel_dp))
		return;

2094
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2095

2096
	pp = ironlake_get_pp_control(intel_dp);
2097
	pp &= ~EDP_BLC_ENABLE;
2098

2099
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2100 2101 2102

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2103

2104
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2105 2106

	intel_dp->last_backlight_off = jiffies;
2107
	edp_wait_backlight_off(intel_dp);
2108
}
2109

2110 2111 2112 2113 2114 2115 2116
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2117

2118
	_intel_edp_backlight_off(intel_dp);
2119
	intel_panel_disable_backlight(intel_dp->attached_connector);
2120
}
2121

2122 2123 2124 2125 2126 2127 2128 2129
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2130 2131
	bool is_enabled;

2132
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2133
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2134
	pps_unlock(intel_dp);
2135 2136 2137 2138

	if (is_enabled == enable)
		return;

2139 2140
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2141 2142 2143 2144 2145 2146 2147

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2148
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2149
{
2150 2151 2152
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2153 2154 2155
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2156 2157 2158
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2159 2160
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2161 2162 2163 2164 2165 2166 2167 2168 2169
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2170 2171
	POSTING_READ(DP_A);
	udelay(200);
2172 2173
}

2174
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2175
{
2176 2177 2178
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2179 2180 2181
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2182 2183 2184
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2185
	dpa_ctl = I915_READ(DP_A);
2186 2187 2188 2189 2190 2191 2192
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2193
	dpa_ctl &= ~DP_PLL_ENABLE;
2194
	I915_WRITE(DP_A, dpa_ctl);
2195
	POSTING_READ(DP_A);
2196 2197 2198
	udelay(200);
}

2199
/* If the sink supports it, try to set the power state appropriately */
2200
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2201 2202 2203 2204 2205 2206 2207 2208
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2209 2210
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2211 2212 2213 2214 2215 2216
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2217 2218
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2219 2220 2221 2222 2223
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2224 2225 2226 2227

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2228 2229
}

2230 2231
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2232
{
2233
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2234
	enum port port = dp_to_dig_port(intel_dp)->port;
2235 2236
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2237 2238 2239 2240
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2241
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2242 2243 2244
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2245 2246 2247 2248

	if (!(tmp & DP_PORT_EN))
		return false;

2249
	if (IS_GEN7(dev) && port == PORT_A) {
2250
		*pipe = PORT_TO_PIPE_CPT(tmp);
2251
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2252
		enum pipe p;
2253

2254 2255 2256 2257
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2258 2259 2260 2261
				return true;
			}
		}

2262 2263
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
2264 2265 2266 2267
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2268
	}
2269

2270 2271
	return true;
}
2272

2273
static void intel_dp_get_config(struct intel_encoder *encoder,
2274
				struct intel_crtc_state *pipe_config)
2275 2276 2277
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2278 2279 2280 2281
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2282
	int dotclock;
2283

2284
	tmp = I915_READ(intel_dp->output_reg);
2285 2286

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2287

2288
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2289 2290 2291
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2292 2293 2294
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2295

2296
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2297 2298 2299 2300
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2301
		if (tmp & DP_SYNC_HS_HIGH)
2302 2303 2304
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2305

2306
		if (tmp & DP_SYNC_VS_HIGH)
2307 2308 2309 2310
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2311

2312
	pipe_config->base.adjusted_mode.flags |= flags;
2313

2314 2315 2316 2317
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2318 2319
	pipe_config->has_dp_encoder = true;

2320 2321 2322
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2323 2324
	intel_dp_get_m_n(crtc, pipe_config);

2325
	if (port == PORT_A) {
2326 2327 2328 2329 2330
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2331 2332 2333 2334 2335 2336 2337

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2338
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2339

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2359 2360
}

2361
static void intel_disable_dp(struct intel_encoder *encoder)
2362
{
2363
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2364
	struct drm_device *dev = encoder->base.dev;
2365 2366
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2367
	if (crtc->config->has_audio)
2368
		intel_audio_codec_disable(encoder);
2369

2370 2371 2372
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2373 2374
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2375
	intel_edp_panel_vdd_on(intel_dp);
2376
	intel_edp_backlight_off(intel_dp);
2377
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2378
	intel_edp_panel_off(intel_dp);
2379

2380 2381
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2382
		intel_dp_link_down(intel_dp);
2383 2384
}

2385
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2386
{
2387
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2388
	enum port port = dp_to_dig_port(intel_dp)->port;
2389

2390
	intel_dp_link_down(intel_dp);
2391 2392
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2393 2394 2395 2396 2397 2398 2399
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2400 2401
}

2402 2403
static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
				     bool reset)
2404
{
2405 2406 2407 2408 2409
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	enum pipe pipe = crtc->pipe;
	uint32_t val;
2410

2411 2412 2413 2414 2415 2416
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	if (reset)
		val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	else
		val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2417

2418 2419 2420 2421 2422 2423 2424 2425
	if (crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
		if (reset)
			val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
		else
			val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
	}
2426

2427
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2428
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2429 2430 2431 2432
	if (reset)
		val &= ~DPIO_PCS_CLK_SOFT_RESET;
	else
		val |= DPIO_PCS_CLK_SOFT_RESET;
2433
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2434

2435
	if (crtc->config->lane_count > 2) {
2436 2437
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
		val |= CHV_PCS_REQ_SOFTRESET_EN;
2438 2439 2440 2441
		if (reset)
			val &= ~DPIO_PCS_CLK_SOFT_RESET;
		else
			val |= DPIO_PCS_CLK_SOFT_RESET;
2442 2443
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
	}
2444
}
2445

2446 2447 2448 2449 2450
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2451

2452 2453 2454 2455 2456 2457
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2458

V
Ville Syrjälä 已提交
2459
	mutex_unlock(&dev_priv->sb_lock);
2460 2461
}

2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2498 2499
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2568 2569
}

2570
static void intel_enable_dp(struct intel_encoder *encoder)
2571
{
2572 2573 2574
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2575
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2576
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2577

2578 2579
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2580

2581 2582 2583 2584 2585
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2586
	intel_dp_enable_port(intel_dp);
2587 2588 2589 2590 2591 2592 2593

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2594 2595 2596 2597 2598 2599
	if (IS_VALLEYVIEW(dev)) {
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2600 2601
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2602
	}
2603

2604
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2605 2606
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2607
	intel_dp_stop_link_train(intel_dp);
2608

2609
	if (crtc->config->has_audio) {
2610 2611 2612 2613
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2614
}
2615

2616 2617
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2618 2619
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2620
	intel_enable_dp(encoder);
2621
	intel_edp_backlight_on(intel_dp);
2622
}
2623

2624 2625
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2626 2627
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2628
	intel_edp_backlight_on(intel_dp);
2629
	intel_psr_enable(intel_dp);
2630 2631
}

2632
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2633 2634 2635 2636
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2637 2638
	intel_dp_prepare(encoder);

2639 2640 2641
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2642
		ironlake_edp_pll_on(intel_dp);
2643
	}
2644 2645
}

2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2672 2673 2674 2675 2676 2677 2678 2679
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2680 2681 2682
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2683 2684 2685
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2686
		enum port port;
2687 2688 2689 2690 2691

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2692
		port = dp_to_dig_port(intel_dp)->port;
2693 2694 2695 2696 2697

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2698
			      pipe_name(pipe), port_name(port));
2699

2700
		WARN(encoder->base.crtc,
2701 2702
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2703 2704

		/* make sure vdd is off before we steal it */
2705
		vlv_detach_power_sequencer(intel_dp);
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2719 2720 2721
	if (!is_edp(intel_dp))
		return;

2722 2723 2724 2725 2726 2727 2728 2729 2730
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2731
		vlv_detach_power_sequencer(intel_dp);
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2746 2747
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2748 2749
}

2750
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2751
{
2752
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2753
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2754
	struct drm_device *dev = encoder->base.dev;
2755
	struct drm_i915_private *dev_priv = dev->dev_private;
2756
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2757
	enum dpio_channel port = vlv_dport_to_channel(dport);
2758 2759
	int pipe = intel_crtc->pipe;
	u32 val;
2760

V
Ville Syrjälä 已提交
2761
	mutex_lock(&dev_priv->sb_lock);
2762

2763
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2764 2765 2766 2767 2768 2769
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2770 2771 2772
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2773

V
Ville Syrjälä 已提交
2774
	mutex_unlock(&dev_priv->sb_lock);
2775 2776

	intel_enable_dp(encoder);
2777 2778
}

2779
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2780 2781 2782 2783
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2784 2785
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2786
	enum dpio_channel port = vlv_dport_to_channel(dport);
2787
	int pipe = intel_crtc->pipe;
2788

2789 2790
	intel_dp_prepare(encoder);

2791
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2792
	mutex_lock(&dev_priv->sb_lock);
2793
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2794 2795
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2796
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2797 2798 2799 2800 2801 2802
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2803 2804 2805
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2806
	mutex_unlock(&dev_priv->sb_lock);
2807 2808
}

2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2819
	int data, i, stagger;
2820
	u32 val;
2821

V
Ville Syrjälä 已提交
2822
	mutex_lock(&dev_priv->sb_lock);
2823

2824 2825 2826 2827 2828
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

2829 2830 2831 2832 2833
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
2834

2835
	/* Program Tx lane latency optimal setting*/
2836
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
2837
		/* Set the upar bit */
2838 2839 2840 2841
		if (intel_crtc->config->lane_count == 1)
			data = 0x0;
		else
			data = (i == 1) ? 0x0 : 0x1;
2842 2843 2844 2845 2846
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

2862 2863 2864 2865 2866
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val |= DPIO_TX2_STAGGER_MASK(0x1f);
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
2867 2868 2869 2870 2871 2872 2873 2874

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

2875 2876 2877 2878 2879 2880 2881 2882
	if (intel_crtc->config->lane_count > 2) {
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
			       DPIO_LANESTAGGER_STRAP(stagger) |
			       DPIO_LANESTAGGER_STRAP_OVRD |
			       DPIO_TX1_STAGGER_MASK(0x1f) |
			       DPIO_TX1_STAGGER_MULT(7) |
			       DPIO_TX2_STAGGER_MULT(5));
	}
2883

2884 2885 2886
	/* Deassert data lane reset */
	chv_data_lane_soft_reset(encoder, false);

V
Ville Syrjälä 已提交
2887
	mutex_unlock(&dev_priv->sb_lock);
2888 2889

	intel_enable_dp(encoder);
2890 2891 2892 2893 2894 2895

	/* Second common lane will stay alive on its own now */
	if (dport->release_cl2_override) {
		chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
		dport->release_cl2_override = false;
	}
2896 2897
}

2898 2899 2900 2901 2902 2903 2904 2905 2906
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
2907 2908
	unsigned int lane_mask =
		intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
2909 2910
	u32 val;

2911 2912
	intel_dp_prepare(encoder);

2913 2914 2915 2916 2917 2918 2919 2920
	/*
	 * Must trick the second common lane into life.
	 * Otherwise we can't even access the PLL.
	 */
	if (ch == DPIO_CH0 && pipe == PIPE_B)
		dport->release_cl2_override =
			!chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);

2921 2922
	chv_phy_powergate_lanes(encoder, true, lane_mask);

V
Ville Syrjälä 已提交
2923
	mutex_lock(&dev_priv->sb_lock);
2924

2925 2926 2927
	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);

2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2947 2948 2949 2950 2951 2952 2953 2954 2955
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

2956 2957 2958 2959 2960 2961 2962 2963 2964
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
		val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
		if (pipe != PIPE_B)
			val &= ~CHV_PCS_USEDCLKCHANNEL;
		else
			val |= CHV_PCS_USEDCLKCHANNEL;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
	}
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
2978
	mutex_unlock(&dev_priv->sb_lock);
2979 2980
}

2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
	u32 val;

	mutex_lock(&dev_priv->sb_lock);

	/* disable left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

	mutex_unlock(&dev_priv->sb_lock);
3001

3002 3003 3004 3005 3006 3007 3008 3009 3010
	/*
	 * Leave the power down bit cleared for at least one
	 * lane so that chv_powergate_phy_ch() will power
	 * on something when the channel is otherwise unused.
	 * When the port is off and the override is removed
	 * the lanes power down anyway, so otherwise it doesn't
	 * really matter what the state of power down bits is
	 * after this.
	 */
3011
	chv_phy_powergate_lanes(encoder, false, 0x0);
3012 3013
}

3014
/*
3015 3016
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
3017 3018 3019
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
3020
 */
3021 3022 3023
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
3024
{
3025 3026
	ssize_t ret;
	int i;
3027

3028 3029 3030 3031 3032 3033 3034
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

3035
	for (i = 0; i < 3; i++) {
3036 3037 3038
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
3039 3040
		msleep(1);
	}
3041

3042
	return ret;
3043 3044 3045 3046 3047 3048 3049
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
3050
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3051
{
3052 3053 3054 3055
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3056 3057
}

3058
/* These are source-specific values. */
3059
static uint8_t
K
Keith Packard 已提交
3060
intel_dp_voltage_max(struct intel_dp *intel_dp)
3061
{
3062
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3063
	struct drm_i915_private *dev_priv = dev->dev_private;
3064
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3065

3066 3067 3068
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
3069
		if (dev_priv->edp_low_vswing && port == PORT_A)
3070
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3071
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3072
	} else if (IS_VALLEYVIEW(dev))
3073
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3074
	else if (IS_GEN7(dev) && port == PORT_A)
3075
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3076
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
3077
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3078
	else
3079
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3080 3081 3082 3083 3084
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3085
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3086
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3087

3088 3089 3090 3091 3092 3093 3094 3095
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3096 3097
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3098 3099 3100 3101
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3102
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3103 3104 3105 3106 3107 3108 3109
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3110
		default:
3111
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3112
		}
3113 3114
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3115 3116 3117 3118 3119 3120 3121
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3122
		default:
3123
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3124
		}
3125
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3126
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3127 3128 3129 3130 3131
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3132
		default:
3133
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3134 3135 3136
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3137 3138 3139 3140 3141 3142 3143
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3144
		default:
3145
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3146
		}
3147 3148 3149
	}
}

3150
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3151 3152 3153 3154
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3155 3156
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3157 3158 3159
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3160
	enum dpio_channel port = vlv_dport_to_channel(dport);
3161
	int pipe = intel_crtc->pipe;
3162 3163

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3164
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3165 3166
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3167
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3168 3169 3170
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3171
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3172 3173 3174
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3175
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3176 3177 3178
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3179
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3180 3181 3182 3183 3184 3185 3186
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3187
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3188 3189
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3190
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3191 3192 3193
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3194
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3195 3196 3197
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3198
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3199 3200 3201 3202 3203 3204 3205
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3206
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3207 3208
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3209
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3210 3211 3212
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3213
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3214 3215 3216 3217 3218 3219 3220
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3221
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3222 3223
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3224
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3236
	mutex_lock(&dev_priv->sb_lock);
3237 3238 3239
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3240
			 uniqtranscale_reg_value);
3241 3242 3243 3244
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3245
	mutex_unlock(&dev_priv->sb_lock);
3246 3247 3248 3249

	return 0;
}

3250 3251 3252 3253 3254 3255
static bool chv_need_uniq_trans_scale(uint8_t train_set)
{
	return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
		(train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
}

3256
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3257 3258 3259 3260 3261
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3262
	u32 deemph_reg_value, margin_reg_value, val;
3263 3264
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3265 3266
	enum pipe pipe = intel_crtc->pipe;
	int i;
3267 3268

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3269
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3270
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3271
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3272 3273 3274
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3275
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3276 3277 3278
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3279
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3280 3281 3282
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3283
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3284 3285 3286 3287 3288 3289 3290 3291
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3292
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3293
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3294
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3295 3296 3297
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3298
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3299 3300 3301
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3302
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3303 3304 3305 3306 3307 3308 3309
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3310
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3311
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3312
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3313 3314 3315
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3316
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3317 3318 3319 3320 3321 3322 3323
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3324
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3325
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3326
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3338
	mutex_lock(&dev_priv->sb_lock);
3339 3340

	/* Clear calc init */
3341 3342
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3343 3344
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3345 3346
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3347 3348 3349 3350 3351 3352 3353
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
		val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
		val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3354

3355 3356 3357 3358 3359
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

3360 3361 3362 3363 3364 3365
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
		val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
		val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
	}
3366

3367
	/* Program swing deemph */
3368
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3369 3370 3371 3372 3373
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3374 3375

	/* Program swing margin */
3376
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3377
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3378

3379 3380
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3381 3382 3383 3384 3385 3386 3387 3388 3389

		/*
		 * Supposedly this value shouldn't matter when unique transition
		 * scale is disabled, but in fact it does matter. Let's just
		 * always program the same value and hope it's OK.
		 */
		val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
		val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;

3390 3391
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3392

3393 3394 3395 3396 3397 3398
	/*
	 * The document said it needs to set bit 27 for ch0 and bit 26
	 * for ch1. Might be a typo in the doc.
	 * For now, for this unique transition scale selection, set bit
	 * 27 for ch0 and ch1.
	 */
3399
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3400
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3401
		if (chv_need_uniq_trans_scale(train_set))
3402
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3403 3404 3405
		else
			val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3406 3407 3408
	}

	/* Start swing calculation */
3409 3410 3411 3412
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3413 3414 3415 3416 3417
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3418 3419 3420 3421 3422 3423

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

V
Ville Syrjälä 已提交
3424
	mutex_unlock(&dev_priv->sb_lock);
3425 3426 3427 3428

	return 0;
}

3429
static void
J
Jani Nikula 已提交
3430 3431
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3432 3433 3434 3435
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3436 3437
	uint8_t voltage_max;
	uint8_t preemph_max;
3438

3439
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3440 3441
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3442 3443 3444 3445 3446 3447 3448

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3449
	voltage_max = intel_dp_voltage_max(intel_dp);
3450 3451
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3452

K
Keith Packard 已提交
3453 3454 3455
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3456 3457

	for (lane = 0; lane < 4; lane++)
3458
		intel_dp->train_set[lane] = v | p;
3459 3460 3461
}

static uint32_t
3462
gen4_signal_levels(uint8_t train_set)
3463
{
3464
	uint32_t	signal_levels = 0;
3465

3466
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3467
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3468 3469 3470
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3471
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3472 3473
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3474
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3475 3476
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3477
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3478 3479 3480
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3481
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3482
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3483 3484 3485
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3486
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3487 3488
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3489
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3490 3491
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3492
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3493 3494 3495 3496 3497 3498
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3499 3500
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3501
gen6_edp_signal_levels(uint8_t train_set)
3502
{
3503 3504 3505
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3506 3507
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3508
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3509
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3510
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3511 3512
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3513
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3514 3515
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3516
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3517 3518
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3519
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3520
	default:
3521 3522 3523
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3524 3525 3526
	}
}

K
Keith Packard 已提交
3527 3528
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3529
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3530 3531 3532 3533
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3534
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3535
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3536
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3537
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3538
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3539 3540
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3541
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3542
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3543
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3544 3545
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3546
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3547
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3548
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3549 3550 3551 3552 3553 3554 3555 3556 3557
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3558 3559 3560 3561 3562
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3563
	enum port port = intel_dig_port->port;
3564
	struct drm_device *dev = intel_dig_port->base.base.dev;
3565
	uint32_t signal_levels, mask = 0;
3566 3567
	uint8_t train_set = intel_dp->train_set[0];

3568 3569 3570 3571 3572 3573 3574
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3575
	} else if (IS_CHERRYVIEW(dev)) {
3576
		signal_levels = chv_signal_levels(intel_dp);
3577
	} else if (IS_VALLEYVIEW(dev)) {
3578
		signal_levels = vlv_signal_levels(intel_dp);
3579
	} else if (IS_GEN7(dev) && port == PORT_A) {
3580
		signal_levels = gen7_edp_signal_levels(train_set);
3581
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3582
	} else if (IS_GEN6(dev) && port == PORT_A) {
3583
		signal_levels = gen6_edp_signal_levels(train_set);
3584 3585
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3586
		signal_levels = gen4_signal_levels(train_set);
3587 3588 3589
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3590 3591 3592 3593 3594 3595 3596 3597
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3598 3599 3600 3601

	*DP = (*DP & ~mask) | signal_levels;
}

3602
static bool
C
Chris Wilson 已提交
3603
intel_dp_set_link_train(struct intel_dp *intel_dp,
3604
			uint32_t *DP,
3605
			uint8_t dp_train_pat)
3606
{
3607
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3608 3609
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3610 3611
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3612

3613
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3614

3615
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3616
	POSTING_READ(intel_dp->output_reg);
3617

3618 3619
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3620
	    DP_TRAINING_PATTERN_DISABLE) {
3621 3622 3623 3624
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3625 3626
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3627
	}
3628

3629 3630
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3631 3632

	return ret == len;
3633 3634
}

3635 3636 3637 3638
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3639 3640
	if (!intel_dp->train_set_valid)
		memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3641 3642 3643 3644 3645 3646
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3647
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3648 3649
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3650 3651
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3652 3653 3654 3655 3656 3657 3658 3659
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3660
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3661
				intel_dp->train_set, intel_dp->lane_count);
3662

3663
	return ret == intel_dp->lane_count;
3664 3665
}

3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3697
/* Enable corresponding port and start training pattern 1 */
3698
void
3699
intel_dp_start_link_train(struct intel_dp *intel_dp)
3700
{
3701
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3702
	struct drm_device *dev = encoder->dev;
3703 3704
	int i;
	uint8_t voltage;
3705
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3706
	uint32_t DP = intel_dp->DP;
3707
	uint8_t link_config[2];
3708
	uint8_t link_bw, rate_select;
3709

P
Paulo Zanoni 已提交
3710
	if (HAS_DDI(dev))
3711 3712
		intel_ddi_prepare_link_retrain(encoder);

3713
	intel_dp_compute_rate(intel_dp, intel_dp->link_rate,
3714 3715
			      &link_bw, &rate_select);

3716
	/* Write the link configuration data */
3717
	link_config[0] = link_bw;
3718
	link_config[1] = intel_dp->lane_count;
3719 3720
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3721
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3722
	if (intel_dp->num_sink_rates)
3723
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3724
				  &rate_select, 1);
3725 3726 3727

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3728
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3729 3730

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3731

3732 3733 3734 3735 3736 3737 3738 3739
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3740
	voltage = 0xff;
3741 3742
	voltage_tries = 0;
	loop_tries = 0;
3743
	for (;;) {
3744
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3745

3746
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3747 3748
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3749
			break;
3750
		}
3751

3752
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3753
			DRM_DEBUG_KMS("clock recovery OK\n");
3754 3755 3756
			break;
		}

3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773
		/*
		 * if we used previously trained voltage and pre-emphasis values
		 * and we don't get clock recovery, reset link training values
		 */
		if (intel_dp->train_set_valid) {
			DRM_DEBUG_KMS("clock recovery not ok, reset");
			/* clear the flag as we are not reusing train set */
			intel_dp->train_set_valid = false;
			if (!intel_dp_reset_link_train(intel_dp, &DP,
						       DP_TRAINING_PATTERN_1 |
						       DP_LINK_SCRAMBLING_DISABLE)) {
				DRM_ERROR("failed to enable link training\n");
				return;
			}
			continue;
		}

3774
		/* Check to see if we've tried the max voltage */
3775
		for (i = 0; i < intel_dp->lane_count; i++)
3776
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3777
				break;
3778
		if (i == intel_dp->lane_count) {
3779 3780
			++loop_tries;
			if (loop_tries == 5) {
3781
				DRM_ERROR("too many full retries, give up\n");
3782 3783
				break;
			}
3784 3785 3786
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3787 3788 3789
			voltage_tries = 0;
			continue;
		}
3790

3791
		/* Check to see if we've tried the same voltage 5 times */
3792
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3793
			++voltage_tries;
3794
			if (voltage_tries == 5) {
3795
				DRM_ERROR("too many voltage retries, give up\n");
3796 3797 3798 3799 3800
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3801

3802 3803 3804 3805 3806
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3807 3808
	}

3809 3810 3811
	intel_dp->DP = DP;
}

3812
void
3813 3814
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
3815 3816
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
3817
	bool channel_eq = false;
3818
	int tries, cr_tries;
3819
	uint32_t DP = intel_dp->DP;
3820 3821
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

3822 3823 3824 3825 3826 3827 3828 3829 3830
	/*
	 * Training Pattern 3 for HBR2 or 1.2 devices that support it.
	 *
	 * Intel platforms that support HBR2 also support TPS3. TPS3 support is
	 * also mandatory for downstream devices that support HBR2.
	 *
	 * Due to WaDisableHBR2 SKL < B0 is the only exception where TPS3 is
	 * supported but still not enabled.
	 */
3831 3832
	if (intel_dp_source_supports_hbr2(dev) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
3833
		training_pattern = DP_TRAINING_PATTERN_3;
3834 3835
	else if (intel_dp->link_rate == 540000)
		DRM_ERROR("5.4 Gbps link rate without HBR2/TPS3 support\n");
3836

3837
	/* channel equalization */
3838
	if (!intel_dp_set_link_train(intel_dp, &DP,
3839
				     training_pattern |
3840 3841 3842 3843 3844
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3845
	tries = 0;
3846
	cr_tries = 0;
3847 3848
	channel_eq = false;
	for (;;) {
3849
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3850

3851 3852 3853 3854 3855
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3856
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3857 3858
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3859
			break;
3860
		}
3861

3862
		/* Make sure clock is still ok */
3863
		if (!drm_dp_clock_recovery_ok(link_status,
3864
					      intel_dp->lane_count)) {
3865
			intel_dp->train_set_valid = false;
3866
			intel_dp_start_link_train(intel_dp);
3867
			intel_dp_set_link_train(intel_dp, &DP,
3868
						training_pattern |
3869
						DP_LINK_SCRAMBLING_DISABLE);
3870 3871 3872 3873
			cr_tries++;
			continue;
		}

3874
		if (drm_dp_channel_eq_ok(link_status,
3875
					 intel_dp->lane_count)) {
3876 3877 3878
			channel_eq = true;
			break;
		}
3879

3880 3881
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
3882
			intel_dp->train_set_valid = false;
3883
			intel_dp_start_link_train(intel_dp);
3884
			intel_dp_set_link_train(intel_dp, &DP,
3885
						training_pattern |
3886
						DP_LINK_SCRAMBLING_DISABLE);
3887 3888 3889 3890
			tries = 0;
			cr_tries++;
			continue;
		}
3891

3892 3893 3894 3895 3896
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3897
		++tries;
3898
	}
3899

3900 3901 3902 3903
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3904
	if (channel_eq) {
3905
		intel_dp->train_set_valid = true;
M
Masanari Iida 已提交
3906
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3907
	}
3908 3909 3910 3911
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3912
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3913
				DP_TRAINING_PATTERN_DISABLE);
3914 3915 3916
}

static void
C
Chris Wilson 已提交
3917
intel_dp_link_down(struct intel_dp *intel_dp)
3918
{
3919
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3920
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3921
	enum port port = intel_dig_port->port;
3922
	struct drm_device *dev = intel_dig_port->base.base.dev;
3923
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3924
	uint32_t DP = intel_dp->DP;
3925

3926
	if (WARN_ON(HAS_DDI(dev)))
3927 3928
		return;

3929
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3930 3931
		return;

3932
	DRM_DEBUG_KMS("\n");
3933

3934 3935
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3936
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3937
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3938
	} else {
3939 3940 3941 3942
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3943
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3944
	}
3945
	I915_WRITE(intel_dp->output_reg, DP);
3946
	POSTING_READ(intel_dp->output_reg);
3947

3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3965
		I915_WRITE(intel_dp->output_reg, DP);
3966
		POSTING_READ(intel_dp->output_reg);
3967 3968
	}

3969
	msleep(intel_dp->panel_power_down_delay);
3970 3971
}

3972 3973
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3974
{
R
Rodrigo Vivi 已提交
3975 3976 3977
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3978
	uint8_t rev;
R
Rodrigo Vivi 已提交
3979

3980 3981
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3982
		return false; /* aux transfer failed */
3983

3984
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3985

3986 3987 3988
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3989 3990
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3991
	if (is_edp(intel_dp)) {
3992 3993 3994
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3995 3996
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3997
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3998
		}
3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
4014 4015
	}

4016
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4017 4018
		      yesno(intel_dp_source_supports_hbr2(dev)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4019

4020 4021 4022 4023 4024
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
4025
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
4026 4027
		int i;

4028 4029
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
4030 4031
				sink_rates,
				sizeof(sink_rates));
4032

4033 4034
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
4035 4036 4037 4038

			if (val == 0)
				break;

4039 4040
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
4041
		}
4042
		intel_dp->num_sink_rates = i;
4043
	}
4044 4045 4046

	intel_dp_print_rates(intel_dp);

4047 4048 4049 4050 4051 4052 4053
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

4054 4055 4056
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
4057 4058 4059
		return false; /* downstream port status fetch failed */

	return true;
4060 4061
}

4062 4063 4064 4065 4066 4067 4068 4069
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

4070
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
4071 4072 4073
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

4074
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
4075 4076 4077 4078
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

4104
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
4105
{
4106 4107
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
4108
	u8 buf;
4109
	int ret = 0;
4110

4111 4112
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
4113 4114
		ret = -EIO;
		goto out;
4115 4116
	}

4117
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4118
			       buf & ~DP_TEST_SINK_START) < 0) {
4119
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
4120 4121 4122
		ret = -EIO;
		goto out;
	}
4123

4124
	intel_dp->sink_crc.started = false;
4125
 out:
4126
	hsw_enable_ips(intel_crtc);
4127
	return ret;
4128 4129 4130 4131 4132 4133 4134
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
4135 4136
	int ret;

4137
	if (intel_dp->sink_crc.started) {
4138 4139 4140 4141
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}
4142 4143 4144 4145 4146 4147 4148

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

4149 4150
	intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;

4151 4152 4153 4154
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

	hsw_disable_ips(intel_crtc);
4155

4156
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4157 4158 4159
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
4160 4161
	}

4162
	intel_dp->sink_crc.started = true;
4163 4164 4165 4166 4167 4168 4169 4170 4171
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
4172
	int count, ret;
4173
	int attempts = 6;
4174
	bool old_equal_new;
4175 4176 4177 4178 4179

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
4180
	do {
4181 4182
		intel_wait_for_vblank(dev, intel_crtc->pipe);

4183
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4184 4185
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4186
			goto stop;
4187
		}
4188
		count = buf & DP_TEST_COUNT_MASK;
4189

4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
		/*
		 * Count might be reset during the loop. In this case
		 * last known count needs to be reset as well.
		 */
		if (count == 0)
			intel_dp->sink_crc.last_count = 0;

		if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
			ret = -EIO;
			goto stop;
		}
4201 4202 4203 4204 4205 4206

		old_equal_new = (count == intel_dp->sink_crc.last_count &&
				 !memcmp(intel_dp->sink_crc.last_crc, crc,
					 6 * sizeof(u8)));

	} while (--attempts && (count == 0 || old_equal_new));
4207 4208 4209

	intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
	memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
R
Rodrigo Vivi 已提交
4210 4211

	if (attempts == 0) {
4212 4213 4214 4215 4216 4217 4218
		if (old_equal_new) {
			DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
		} else {
			DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
			ret = -ETIMEDOUT;
			goto stop;
		}
R
Rodrigo Vivi 已提交
4219
	}
4220

4221
stop:
4222
	intel_dp_sink_crc_stop(intel_dp);
4223
	return ret;
4224 4225
}

4226 4227 4228
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4229 4230 4231
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4232 4233
}

4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4261
{
4262
	uint8_t test_result = DP_TEST_NAK;
4263 4264 4265 4266
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4267
	    connector->edid_corrupt ||
4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
4283 4284 4285 4286 4287 4288 4289
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4290 4291
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4292
					&block->checksum,
D
Dan Carpenter 已提交
4293
					1))
4294 4295 4296 4297 4298 4299 4300 4301 4302
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4303 4304 4305 4306
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4307
{
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

4318
	intel_dp->compliance_test_active = 0;
4319
	intel_dp->compliance_test_type = 0;
4320 4321
	intel_dp->compliance_test_data = 0;

4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4363 4364
}

4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4380
			if (intel_dp->active_mst_links &&
4381
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4382 4383 4384 4385 4386 4387
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4388
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4404
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4423 4424 4425 4426 4427 4428 4429 4430
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4431
static void
C
Chris Wilson 已提交
4432
intel_dp_check_link_status(struct intel_dp *intel_dp)
4433
{
4434
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4435
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4436
	u8 sink_irq_vector;
4437
	u8 link_status[DP_LINK_STATUS_SIZE];
4438

4439 4440
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4441
	if (!intel_encoder->base.crtc)
4442 4443
		return;

4444 4445 4446
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4447
	/* Try to read receiver status if the link appears to be up */
4448
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4449 4450 4451
		return;
	}

4452
	/* Now read the DPCD to see if it's actually running */
4453
	if (!intel_dp_get_dpcd(intel_dp)) {
4454 4455 4456
		return;
	}

4457 4458 4459 4460
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4461 4462 4463
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4464 4465

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4466
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4467 4468 4469 4470
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4471
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4472
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4473
			      intel_encoder->base.name);
4474 4475
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4476
		intel_dp_stop_link_train(intel_dp);
4477
	}
4478 4479
}

4480
/* XXX this is probably wrong for multiple downstream ports */
4481
static enum drm_connector_status
4482
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4483
{
4484 4485 4486 4487 4488 4489 4490 4491
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4492
		return connector_status_connected;
4493 4494

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4495 4496
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4497
		uint8_t reg;
4498 4499 4500

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4501
			return connector_status_unknown;
4502

4503 4504
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4505 4506 4507
	}

	/* If no HPD, poke DDC gently */
4508
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4509
		return connector_status_connected;
4510 4511

	/* Well we tried, say unknown for unreliable port types */
4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4524 4525 4526

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4527
	return connector_status_disconnected;
4528 4529
}

4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4543 4544
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4545
{
4546
	u32 bit;
4547

4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4588
	}
4589

4590
	return I915_READ(SDEISR) & bit;
4591 4592
}

4593
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4594
				       struct intel_digital_port *port)
4595
{
4596
	u32 bit;
4597

4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4634 4635
	}

4636
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4637 4638
}

4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
					 struct intel_digital_port *port)
{
4672
	if (HAS_PCH_IBX(dev_priv))
4673
		return ibx_digital_port_connected(dev_priv, port);
4674 4675
	if (HAS_PCH_SPLIT(dev_priv))
		return cpt_digital_port_connected(dev_priv, port);
4676 4677
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4678 4679
	else if (IS_VALLEYVIEW(dev_priv))
		return vlv_digital_port_connected(dev_priv, port);
4680 4681 4682 4683
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4684 4685 4686 4687 4688 4689 4690
static enum drm_connector_status
ironlake_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

4691
	if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4692 4693 4694 4695 4696
		return connector_status_disconnected;

	return intel_dp_detect_dpcd(intel_dp);
}

4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712
static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

4713
	if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
4714 4715
		return connector_status_disconnected;

4716
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4717 4718
}

4719
static struct edid *
4720
intel_dp_get_edid(struct intel_dp *intel_dp)
4721
{
4722
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4723

4724 4725 4726 4727
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4728 4729
			return NULL;

J
Jani Nikula 已提交
4730
		return drm_edid_duplicate(intel_connector->edid);
4731 4732 4733 4734
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4735

4736 4737 4738 4739 4740
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4741

4742 4743 4744 4745 4746 4747 4748
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4749 4750
}

4751 4752
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4753
{
4754
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4755

4756 4757
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4758

4759 4760
	intel_dp->has_audio = false;
}
4761

4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4773

4774 4775 4776 4777 4778 4779
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4780 4781
}

Z
Zhenyu Wang 已提交
4782 4783 4784 4785
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4786 4787
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4788
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4789
	enum drm_connector_status status;
4790
	enum intel_display_power_domain power_domain;
4791
	bool ret;
4792
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4793

4794
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4795
		      connector->base.id, connector->name);
4796
	intel_dp_unset_edid(intel_dp);
4797

4798 4799 4800 4801
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4802
		return connector_status_disconnected;
4803 4804
	}

4805
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4806

4807 4808 4809 4810
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4811 4812 4813 4814
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4815
		goto out;
Z
Zhenyu Wang 已提交
4816

4817 4818
	intel_dp_probe_oui(intel_dp);

4819 4820 4821 4822 4823 4824 4825 4826 4827 4828
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4829
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4830

4831 4832
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4833 4834
	status = connector_status_connected;

4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4849
out:
4850
	intel_dp_power_put(intel_dp, power_domain);
4851
	return status;
4852 4853
}

4854 4855
static void
intel_dp_force(struct drm_connector *connector)
4856
{
4857
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4858
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4859
	enum intel_display_power_domain power_domain;
4860

4861 4862 4863
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4864

4865 4866
	if (connector->status != connector_status_connected)
		return;
4867

4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4889

4890
	/* if eDP has no EDID, fall back to fixed mode */
4891 4892
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4893
		struct drm_display_mode *mode;
4894 4895

		mode = drm_mode_duplicate(connector->dev,
4896
					  intel_connector->panel.fixed_mode);
4897
		if (mode) {
4898 4899 4900 4901
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4902

4903
	return 0;
4904 4905
}

4906 4907 4908 4909
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4910
	struct edid *edid;
4911

4912 4913
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4914
		has_audio = drm_detect_monitor_audio(edid);
4915

4916 4917 4918
	return has_audio;
}

4919 4920 4921 4922 4923
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4924
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4925
	struct intel_connector *intel_connector = to_intel_connector(connector);
4926 4927
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4928 4929
	int ret;

4930
	ret = drm_object_property_set_value(&connector->base, property, val);
4931 4932 4933
	if (ret)
		return ret;

4934
	if (property == dev_priv->force_audio_property) {
4935 4936 4937 4938
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4939 4940
			return 0;

4941
		intel_dp->force_audio = i;
4942

4943
		if (i == HDMI_AUDIO_AUTO)
4944 4945
			has_audio = intel_dp_detect_audio(connector);
		else
4946
			has_audio = (i == HDMI_AUDIO_ON);
4947 4948

		if (has_audio == intel_dp->has_audio)
4949 4950
			return 0;

4951
		intel_dp->has_audio = has_audio;
4952 4953 4954
		goto done;
	}

4955
	if (property == dev_priv->broadcast_rgb_property) {
4956
		bool old_auto = intel_dp->color_range_auto;
4957
		bool old_range = intel_dp->limited_color_range;
4958

4959 4960 4961 4962 4963 4964
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4965
			intel_dp->limited_color_range = false;
4966 4967 4968
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4969
			intel_dp->limited_color_range = true;
4970 4971 4972 4973
			break;
		default:
			return -EINVAL;
		}
4974 4975

		if (old_auto == intel_dp->color_range_auto &&
4976
		    old_range == intel_dp->limited_color_range)
4977 4978
			return 0;

4979 4980 4981
		goto done;
	}

4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4998 4999 5000
	return -EINVAL;

done:
5001 5002
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
5003 5004 5005 5006

	return 0;
}

5007
static void
5008
intel_dp_connector_destroy(struct drm_connector *connector)
5009
{
5010
	struct intel_connector *intel_connector = to_intel_connector(connector);
5011

5012
	kfree(intel_connector->detect_edid);
5013

5014 5015 5016
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

5017 5018 5019
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5020
		intel_panel_fini(&intel_connector->panel);
5021

5022
	drm_connector_cleanup(connector);
5023
	kfree(connector);
5024 5025
}

P
Paulo Zanoni 已提交
5026
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
5027
{
5028 5029
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5030

5031
	drm_dp_aux_unregister(&intel_dp->aux);
5032
	intel_dp_mst_encoder_cleanup(intel_dig_port);
5033 5034
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5035 5036 5037 5038
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
5039
		pps_lock(intel_dp);
5040
		edp_panel_vdd_off_sync(intel_dp);
5041 5042
		pps_unlock(intel_dp);

5043 5044 5045 5046
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
5047
	}
5048
	drm_encoder_cleanup(encoder);
5049
	kfree(intel_dig_port);
5050 5051
}

5052 5053 5054 5055 5056 5057 5058
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

5059 5060 5061 5062
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5063
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5064
	pps_lock(intel_dp);
5065
	edp_panel_vdd_off_sync(intel_dp);
5066
	pps_unlock(intel_dp);
5067 5068
}

5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

5094 5095
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
5115 5116
}

5117
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5118
	.dpms = drm_atomic_helper_connector_dpms,
5119
	.detect = intel_dp_detect,
5120
	.force = intel_dp_force,
5121
	.fill_modes = drm_helper_probe_single_connector_modes,
5122
	.set_property = intel_dp_set_property,
5123
	.atomic_get_property = intel_connector_atomic_get_property,
5124
	.destroy = intel_dp_connector_destroy,
5125
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5126
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
5127 5128 5129 5130 5131
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5132
	.best_encoder = intel_best_encoder,
5133 5134 5135
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5136
	.reset = intel_dp_encoder_reset,
5137
	.destroy = intel_dp_encoder_destroy,
5138 5139
};

5140
enum irqreturn
5141 5142 5143
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5144
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
5145 5146
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5147
	enum intel_display_power_domain power_domain;
5148
	enum irqreturn ret = IRQ_NONE;
5149

5150 5151
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
5152

5153 5154 5155 5156 5157 5158 5159 5160 5161
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5162
		return IRQ_HANDLED;
5163 5164
	}

5165 5166
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5167
		      long_hpd ? "long" : "short");
5168

5169 5170 5171
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

5172
	if (long_hpd) {
5173 5174
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
5175

5176 5177
		if (!intel_digital_port_connected(dev_priv, intel_dig_port))
			goto mst_fail;
5178 5179 5180 5181 5182 5183 5184

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

5185 5186 5187 5188
		if (!intel_dp_probe_mst(intel_dp)) {
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
			intel_dp_check_link_status(intel_dp);
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
5189
			goto mst_fail;
5190
		}
5191 5192
	} else {
		if (intel_dp->is_mst) {
5193
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
5194 5195 5196 5197
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
5198
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5199
			intel_dp_check_link_status(intel_dp);
5200
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
5201 5202
		}
	}
5203 5204 5205

	ret = IRQ_HANDLED;

5206
	goto put_power;
5207 5208 5209 5210 5211 5212 5213
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
5214 5215 5216 5217
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5218 5219
}

5220 5221
/* Return which DP Port should be selected for Transcoder DP control */
int
5222
intel_trans_dp_port_sel(struct drm_crtc *crtc)
5223 5224
{
	struct drm_device *dev = crtc->dev;
5225 5226
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
5227

5228 5229
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
5230

5231 5232
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
5233
			return intel_dp->output_reg;
5234
	}
C
Chris Wilson 已提交
5235

5236 5237 5238
	return -1;
}

5239
/* check the VBT to see whether the eDP is on another port */
5240
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5241 5242
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5243
	union child_device_config *p_child;
5244
	int i;
5245
	static const short port_mapping[] = {
5246 5247 5248 5249
		[PORT_B] = DVO_PORT_DPB,
		[PORT_C] = DVO_PORT_DPC,
		[PORT_D] = DVO_PORT_DPD,
		[PORT_E] = DVO_PORT_DPE,
5250
	};
5251

5252 5253 5254
	if (port == PORT_A)
		return true;

5255
	if (!dev_priv->vbt.child_dev_num)
5256 5257
		return false;

5258 5259
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5260

5261
		if (p_child->common.dvo_port == port_mapping[port] &&
5262 5263
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5264 5265 5266 5267 5268
			return true;
	}
	return false;
}

5269
void
5270 5271
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5272 5273
	struct intel_connector *intel_connector = to_intel_connector(connector);

5274
	intel_attach_force_audio_property(connector);
5275
	intel_attach_broadcast_rgb_property(connector);
5276
	intel_dp->color_range_auto = true;
5277 5278 5279

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5280 5281
		drm_object_attach_property(
			&connector->base,
5282
			connector->dev->mode_config.scaling_mode_property,
5283 5284
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5285
	}
5286 5287
}

5288 5289 5290 5291 5292 5293 5294
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5295 5296
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5297
				    struct intel_dp *intel_dp)
5298 5299
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5300 5301
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5302 5303
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
5304

V
Ville Syrjälä 已提交
5305 5306
	lockdep_assert_held(&dev_priv->pps_mutex);

5307 5308 5309 5310
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5311 5312 5313 5314 5315 5316 5317 5318 5319 5320
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);
	} else if (HAS_PCH_SPLIT(dev)) {
5321
		pp_ctrl_reg = PCH_PP_CONTROL;
5322 5323 5324 5325
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5326 5327 5328 5329 5330 5331
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5332
	}
5333 5334 5335

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5336
	pp_ctl = ironlake_get_pp_control(intel_dp);
5337

5338 5339
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
5340 5341 5342 5343
	if (!IS_BROXTON(dev)) {
		I915_WRITE(pp_ctrl_reg, pp_ctl);
		pp_div = I915_READ(pp_div_reg);
	}
5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

5358 5359 5360 5361 5362 5363 5364 5365 5366
	if (IS_BROXTON(dev)) {
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
			cur.t11_t12 = (tmp - 1) * 1000;
		else
			cur.t11_t12 = 0;
	} else {
		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5367
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5368
	}
5369 5370 5371 5372

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5373
	vbt = dev_priv->vbt.edp_pps;
5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5392
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5393 5394 5395 5396 5397 5398 5399 5400 5401
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5402
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5403 5404 5405 5406 5407 5408 5409
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5410 5411 5412 5413 5414 5415 5416 5417 5418 5419
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5420
					      struct intel_dp *intel_dp)
5421 5422
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5423 5424
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5425
	int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
5426
	enum port port = dp_to_dig_port(intel_dp)->port;
5427
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5428

V
Ville Syrjälä 已提交
5429
	lockdep_assert_held(&dev_priv->pps_mutex);
5430

5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);

	} else if (HAS_PCH_SPLIT(dev)) {
5442 5443 5444 5445
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5446 5447 5448 5449 5450
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5451 5452
	}

5453 5454 5455 5456 5457 5458 5459 5460
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5461
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5462 5463
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5464
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5465 5466
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5467 5468 5469 5470 5471 5472 5473 5474 5475 5476
	if (IS_BROXTON(dev)) {
		pp_div = I915_READ(pp_ctrl_reg);
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5477 5478 5479

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5480
	if (IS_VALLEYVIEW(dev)) {
5481
		port_sel = PANEL_PORT_SELECT_VLV(port);
5482
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5483
		if (port == PORT_A)
5484
			port_sel = PANEL_PORT_SELECT_DPA;
5485
		else
5486
			port_sel = PANEL_PORT_SELECT_DPD;
5487 5488
	}

5489 5490 5491 5492
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
5493 5494 5495 5496
	if (IS_BROXTON(dev))
		I915_WRITE(pp_ctrl_reg, pp_div);
	else
		I915_WRITE(pp_div_reg, pp_div);
5497 5498

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5499 5500
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
5501 5502
		      IS_BROXTON(dev) ?
		      (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
5503
		      I915_READ(pp_div_reg));
5504 5505
}

5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5518
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5519 5520 5521
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5522 5523
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5524
	struct intel_crtc_state *config = NULL;
5525 5526
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
5527
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5528 5529 5530 5531 5532 5533

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5534 5535
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5536 5537 5538
		return;
	}

5539
	/*
5540 5541
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5542
	 */
5543

5544 5545
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5546
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5547 5548 5549 5550 5551 5552

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5553
	config = intel_crtc->config;
5554

5555
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5556 5557 5558 5559
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5560 5561
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5562 5563
		index = DRRS_LOW_RR;

5564
	if (index == dev_priv->drrs.refresh_rate_type) {
5565 5566 5567 5568 5569 5570 5571 5572 5573 5574
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5575
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5588
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5589
		val = I915_READ(reg);
5590

5591
		if (index > DRRS_HIGH_RR) {
5592 5593 5594 5595
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5596
		} else {
5597 5598 5599 5600
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5601 5602 5603 5604
		}
		I915_WRITE(reg, val);
	}

5605 5606 5607 5608 5609
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5610 5611 5612 5613 5614 5615
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5643 5644 5645 5646 5647
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5689
	/*
5690 5691
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5692 5693
	 */

5694 5695
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5696

5697 5698 5699 5700
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5701

5702 5703
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5704 5705
}

5706
/**
5707
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5708 5709 5710
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5711 5712
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5713 5714 5715
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5716 5717 5718 5719 5720 5721 5722
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5723
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5724 5725
		return;

5726
	cancel_delayed_work(&dev_priv->drrs.work);
5727

5728
	mutex_lock(&dev_priv->drrs.mutex);
5729 5730 5731 5732 5733
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5734 5735 5736
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5737 5738 5739
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5740
	/* invalidate means busy screen hence upclock */
5741
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5742 5743 5744 5745 5746 5747 5748
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	mutex_unlock(&dev_priv->drrs.mutex);
}

5749
/**
5750
 * intel_edp_drrs_flush - Restart Idleness DRRS
5751 5752 5753
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5754 5755 5756 5757
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5758 5759 5760
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5761 5762 5763 5764 5765 5766 5767
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5768
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5769 5770
		return;

5771
	cancel_delayed_work(&dev_priv->drrs.work);
5772

5773
	mutex_lock(&dev_priv->drrs.mutex);
5774 5775 5776 5777 5778
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5779 5780
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5781 5782

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5783 5784
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5785
	/* flush means busy screen hence upclock */
5786
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5787 5788 5789 5790 5791 5792 5793 5794 5795
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5796 5797 5798 5799 5800
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5851
static struct drm_display_mode *
5852 5853
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5854 5855
{
	struct drm_connector *connector = &intel_connector->base;
5856
	struct drm_device *dev = connector->dev;
5857 5858 5859
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5860 5861 5862
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5863 5864 5865 5866 5867 5868
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5869
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5870 5871 5872 5873 5874 5875 5876
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5877
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5878 5879 5880
		return NULL;
	}

5881
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5882

5883
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5884
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5885 5886 5887
	return downclock_mode;
}

5888
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5889
				     struct intel_connector *intel_connector)
5890 5891 5892
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5893 5894
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5895 5896
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5897
	struct drm_display_mode *downclock_mode = NULL;
5898 5899 5900
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5901
	enum pipe pipe = INVALID_PIPE;
5902 5903 5904 5905

	if (!is_edp(intel_dp))
		return true;

5906 5907 5908
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5909

5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5925
	pps_lock(intel_dp);
5926
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5927
	pps_unlock(intel_dp);
5928

5929
	mutex_lock(&dev->mode_config.mutex);
5930
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5949 5950
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5962
	mutex_unlock(&dev->mode_config.mutex);
5963

5964 5965 5966
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5986 5987
	}

5988
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5989
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5990
	intel_panel_setup_backlight(connector, pipe);
5991 5992 5993 5994

	return true;
}

5995
bool
5996 5997
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5998
{
5999 6000 6001 6002
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6003
	struct drm_i915_private *dev_priv = dev->dev_private;
6004
	enum port port = intel_dig_port->port;
6005
	int type;
6006

6007 6008
	intel_dp->pps_pipe = INVALID_PIPE;

6009
	/* intel_dp vfuncs */
6010 6011 6012
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
6013 6014 6015 6016 6017 6018 6019 6020
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

6021 6022 6023 6024
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
6025

6026 6027
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6028
	intel_dp->attached_connector = intel_connector;
6029

6030
	if (intel_dp_is_edp(dev, port))
6031
		type = DRM_MODE_CONNECTOR_eDP;
6032 6033
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6034

6035 6036 6037 6038 6039 6040 6041 6042
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6043 6044 6045 6046 6047
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

6048 6049 6050 6051
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6052
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6053 6054 6055 6056 6057
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6058
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6059
			  edp_panel_vdd_work);
6060

6061
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6062
	drm_connector_register(connector);
6063

P
Paulo Zanoni 已提交
6064
	if (HAS_DDI(dev))
6065 6066 6067
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
6068
	intel_connector->unregister = intel_dp_connector_unregister;
6069

6070
	/* Set up the hotplug pin. */
6071 6072
	switch (port) {
	case PORT_A:
6073
		intel_encoder->hpd_pin = HPD_PORT_A;
6074 6075
		break;
	case PORT_B:
6076
		intel_encoder->hpd_pin = HPD_PORT_B;
6077 6078
		if (IS_BROXTON(dev_priv) && (INTEL_REVID(dev) < BXT_REVID_B0))
			intel_encoder->hpd_pin = HPD_PORT_A;
6079 6080
		break;
	case PORT_C:
6081
		intel_encoder->hpd_pin = HPD_PORT_C;
6082 6083
		break;
	case PORT_D:
6084
		intel_encoder->hpd_pin = HPD_PORT_D;
6085
		break;
X
Xiong Zhang 已提交
6086 6087 6088
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
6089
	default:
6090
		BUG();
6091 6092
	}

6093
	if (is_edp(intel_dp)) {
6094
		pps_lock(intel_dp);
6095 6096
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
6097
			vlv_initial_power_sequencer_setup(intel_dp);
6098
		else
6099
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
6100
		pps_unlock(intel_dp);
6101
	}
6102

6103
	intel_dp_aux_init(intel_dp, intel_connector);
6104

6105
	/* init MST on ports that can support it */
6106 6107 6108 6109
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6110

6111
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6112
		drm_dp_aux_unregister(&intel_dp->aux);
6113 6114
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6115 6116 6117 6118
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
6119
			pps_lock(intel_dp);
6120
			edp_panel_vdd_off_sync(intel_dp);
6121
			pps_unlock(intel_dp);
6122
		}
6123
		drm_connector_unregister(connector);
6124
		drm_connector_cleanup(connector);
6125
		return false;
6126
	}
6127

6128 6129
	intel_dp_add_properties(intel_dp, connector);

6130 6131 6132 6133 6134 6135 6136 6137
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6138

6139 6140
	i915_debugfs_connector_add(connector);

6141
	return true;
6142
}
6143 6144 6145 6146

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
6147
	struct drm_i915_private *dev_priv = dev->dev_private;
6148 6149 6150 6151 6152
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6153
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6154 6155 6156
	if (!intel_dig_port)
		return;

6157
	intel_connector = intel_connector_alloc();
6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

6169
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6170 6171
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6172
	intel_encoder->get_config = intel_dp_get_config;
6173
	intel_encoder->suspend = intel_dp_encoder_suspend;
6174
	if (IS_CHERRYVIEW(dev)) {
6175
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6176 6177
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6178
		intel_encoder->post_disable = chv_post_disable_dp;
6179
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6180
	} else if (IS_VALLEYVIEW(dev)) {
6181
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6182 6183
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6184
		intel_encoder->post_disable = vlv_post_disable_dp;
6185
	} else {
6186 6187
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6188 6189
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
6190
	}
6191

6192
	intel_dig_port->port = port;
6193 6194
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
6195
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
6196 6197 6198 6199 6200 6201 6202 6203
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6204
	intel_encoder->cloneable = 0;
6205

6206
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6207
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6208

6209 6210 6211
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
6212
		kfree(intel_connector);
6213
	}
6214
}
6215 6216 6217 6218 6219 6220 6221 6222

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6223
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6242
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}