i915_drv.h 59.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
70
#include "display/intel_dsb.h"
71
#include "display/intel_frontbuffer.h"
72
#include "display/intel_gmbus.h"
73 74
#include "display/intel_opregion.h"

75
#include "gem/i915_gem_context_types.h"
76
#include "gem/i915_gem_shrinker.h"
77 78
#include "gem/i915_gem_stolen.h"

79 80
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
81
#include "gt/intel_gt_types.h"
82
#include "gt/intel_workarounds.h"
83
#include "gt/uc/intel_uc.h"
84

85
#include "intel_device_info.h"
86
#include "intel_pch.h"
87
#include "intel_runtime_pm.h"
88
#include "intel_uncore.h"
89
#include "intel_wakeref.h"
90
#include "intel_wopcm.h"
91

92
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
93
#include "i915_gem_fence_reg.h"
94
#include "i915_gem_gtt.h"
95
#include "i915_gpu_error.h"
96
#include "i915_perf_types.h"
97
#include "i915_request.h"
98
#include "i915_scheduler.h"
99
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
100
#include "i915_vma.h"
101
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
102

103 104
#include "intel_gvt.h"

L
Linus Torvalds 已提交
105 106 107 108 109
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
110 111
#define DRIVER_DATE		"20191007"
#define DRIVER_TIMESTAMP	1570451087
L
Linus Torvalds 已提交
112

113 114
struct drm_i915_gem_object;

115 116 117 118 119 120
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
121
	HPD_PORT_A,
122 123 124
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
125
	HPD_PORT_E,
126
	HPD_PORT_F,
127 128 129 130
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

131 132 133
	HPD_NUM_PINS
};

134 135 136
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

137 138
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
139

140
struct i915_hotplug {
141
	struct delayed_work hotplug_work;
142 143 144 145 146 147 148 149 150 151 152

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
153
	u32 retry_bits;
154 155 156 157 158 159
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

160 161 162
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
163
	unsigned int hpd_storm_threshold;
164 165
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
166

167 168 169 170 171 172 173 174 175 176
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

177 178 179 180 181 182
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
183

184
struct drm_i915_private;
185
struct i915_mm_struct;
186
struct i915_mmu_object;
187

188 189
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
190 191 192 193 194

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
195 196 197 198 199

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
200

201
	struct idr context_idr;
202
	struct mutex context_idr_lock; /* guards context_idr */
203

204 205 206
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

207
	unsigned int bsd_engine;
208

209 210 211 212 213 214 215
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
216
 */
217 218 219 220 221 222 223
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
224 225
};

L
Linus Torvalds 已提交
226 227 228
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
229 230
 * 1.2: Add Power Management
 * 1.3: Add vblank support
231
 * 1.4: Fix cmdbuffer path, add heap destroy
232
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
233 234
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
235 236
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
237
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
238 239
#define DRIVER_PATCHLEVEL	0

240 241 242
struct intel_overlay;
struct intel_overlay_error_state;

243
struct sdvo_device_mapping {
C
Chris Wilson 已提交
244
	u8 initialized;
245 246 247
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
248
	u8 i2c_pin;
249
	u8 ddc_pin;
250 251
};

252
struct intel_connector;
253
struct intel_encoder;
254
struct intel_atomic_state;
255
struct intel_crtc_state;
256
struct intel_initial_plane_config;
257
struct intel_crtc;
258 259
struct intel_limit;
struct dpll;
260
struct intel_cdclk_state;
261

262
struct drm_i915_display_funcs {
263 264
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
265
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
266 267
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
268 269
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
270 271
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
272
	void (*initial_watermarks)(struct intel_atomic_state *state,
273
				   struct intel_crtc_state *crtc_state);
274
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
275
					 struct intel_crtc_state *crtc_state);
276
	void (*optimize_watermarks)(struct intel_atomic_state *state,
277
				    struct intel_crtc_state *crtc_state);
278
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
279
	void (*update_wm)(struct intel_crtc *crtc);
280
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
281
	u8 (*calc_voltage_level)(int cdclk);
282 283 284
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
285
				struct intel_crtc_state *);
286 287
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
288 289
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
290
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
291
			    struct intel_atomic_state *old_state);
292
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
293
			     struct intel_atomic_state *old_state);
294
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
295
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
296 297 298 299 300 301
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
302 303
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
304
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
305
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
306 307 308 309 310
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
311

312
	int (*color_check)(struct intel_crtc_state *crtc_state);
313 314 315 316 317 318 319 320 321 322 323 324 325
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
326
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
327
	void (*read_luts)(struct intel_crtc_state *crtc_state);
328 329
};

330
struct intel_csr {
331
	struct work_struct work;
332
	const char *fw_path;
333 334 335 336 337 338
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
339 340
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
341
	u32 dc_state;
342
	u32 target_dc_state;
343
	u32 allowed_dc_mask;
344
	intel_wakeref_t wakeref;
345 346
};

347 348
enum i915_cache_level {
	I915_CACHE_NONE = 0,
349 350 351 352 353
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
354
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
355 356
};

357 358
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

359
struct intel_fbc {
P
Paulo Zanoni 已提交
360 361 362
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
363
	unsigned threshold;
364 365
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
366
	unsigned int visible_pipes_mask;
367
	struct intel_crtc *crtc;
368

369
	struct drm_mm_node compressed_fb;
370 371
	struct drm_mm_node *compressed_llb;

372 373
	bool false_color;

374
	bool enabled;
375
	bool active;
376
	bool flip_pending;
377

378 379 380
	bool underrun_detected;
	struct work_struct underrun_work;

381 382 383 384 385
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
386
	struct intel_fbc_state_cache {
387
		struct i915_vma *vma;
388
		unsigned long flags;
389

390 391
		struct {
			unsigned int mode_flags;
392
			u32 hsw_bdw_pixel_rate;
393 394 395 396 397 398 399
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
400 401 402 403 404 405 406 407
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
408 409

			int y;
410

411
			u16 pixel_blend_mode;
412 413 414
		} plane;

		struct {
415
			const struct drm_format_info *format;
416 417 418 419
			unsigned int stride;
		} fb;
	} state_cache;

420 421 422 423 424 425 426
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
427
	struct intel_fbc_reg_params {
428
		struct i915_vma *vma;
429
		unsigned long flags;
430

431 432
		struct {
			enum pipe pipe;
433
			enum i9xx_plane_id i9xx_plane;
434 435 436 437
			unsigned int fence_y_offset;
		} crtc;

		struct {
438
			const struct drm_format_info *format;
439 440 441 442
			unsigned int stride;
		} fb;

		int cfb_size;
443
		unsigned int gen9_wa_cfb_stride;
444 445
	} params;

446
	const char *no_fbc_reason;
447 448
};

449
/*
450 451 452 453 454 455 456 457 458 459 460 461 462 463
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
464 465
};

466
struct intel_dp;
467 468 469 470 471 472 473 474 475
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
476
struct i915_psr {
477
	struct mutex lock;
478 479 480 481 482

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
483
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
484 485 486
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
487
	bool sink_support;
488
	bool enabled;
489
	struct intel_dp *dp;
490
	enum pipe pipe;
491
	enum transcoder transcoder;
492
	bool active;
493
	struct work_struct work;
494
	unsigned busy_frontbuffer_bits;
495
	bool sink_psr2_support;
496
	bool link_standby;
497
	bool colorimetry_support;
498
	bool psr2_enabled;
499
	u8 sink_sync_latency;
500 501
	ktime_t last_entry_attempt;
	ktime_t last_exit;
502
	bool sink_not_reliable;
503
	bool irq_aux_error;
504
	u16 su_x_granularity;
505 506 507
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
	struct delayed_work idle_work;
508
};
509

510
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
511
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
512
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
513
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
514
#define QUIRK_INCREASE_T12_DELAY (1<<6)
515
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
516

517
struct intel_fbdev;
518
struct intel_fbc_work;
519

520 521
struct intel_gmbus {
	struct i2c_adapter adapter;
522
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
523
	u32 force_bit;
524
	u32 reg0;
525
	i915_reg_t gpio_reg;
526
	struct i2c_algo_bit_data bit_algo;
527 528 529
	struct drm_i915_private *dev_priv;
};

530
struct i915_suspend_saved_registers {
531
	u32 saveDSPARB;
J
Jesse Barnes 已提交
532
	u32 saveFBC_CONTROL;
533 534
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
535 536
	u32 saveSWF0[16];
	u32 saveSWF1[16];
537
	u32 saveSWF3[3];
538
	u64 saveFENCE[I915_MAX_NUM_FENCES];
539
	u32 savePCH_PORT_HOTPLUG;
540
	u16 saveGCDGMBUS;
541
};
542

543
struct vlv_s0ix_state;
544

545
struct intel_rps_ei {
546
	ktime_t ktime;
547 548
	u32 render_c0;
	u32 media_c0;
549 550
};

551
struct intel_rps {
552 553
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
554 555 556 557
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
558
	struct work_struct work;
I
Imre Deak 已提交
559
	bool interrupts_enabled;
560
	u32 pm_iir;
561

562
	/* PM interrupt bits that should never be masked */
563
	u32 pm_intrmsk_mbz;
564

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
580
	u8 boost_freq;		/* Frequency to request when wait boosting */
581
	u8 idle_freq;		/* Frequency to request when we are idle */
582 583 584
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
585
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
586

587
	int last_adj;
C
Chris Wilson 已提交
588 589 590 591 592 593 594 595 596 597

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
598

599
	bool enabled;
600 601
	atomic_t num_waiters;
	atomic_t boosts;
602

603
	/* manual wa residency calculations */
604
	struct intel_rps_ei ei;
605 606
};

607 608 609 610
struct intel_llc_pstate {
	bool enabled;
};

611 612
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
613
	struct intel_llc_pstate llc_pstate;
614 615
};

D
Daniel Vetter 已提交
616 617 618
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

619 620 621 622 623 624 625 626 627 628 629
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
630
	u64 last_time2;
631 632 633 634 635 636 637
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

638
#define MAX_L3_SLICES 2
639
struct intel_l3_parity {
640
	u32 *remap_info[MAX_L3_SLICES];
641
	struct work_struct error_work;
642
	int which_slice;
643 644
};

645 646 647
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
648 649 650 651
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

652 653 654
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

655
	/**
656
	 * List of objects which are purgeable.
657
	 */
658 659
	struct list_head purge_list;

660
	/**
661
	 * List of objects which have allocated pages and are shrinkable.
662
	 */
663
	struct list_head shrink_list;
664

665 666 667 668 669
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
670 671 672 673 674
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
675

676 677 678
	/**
	 * Small stash of WC pages
	 */
679
	struct pagestash wc_stash;
680

M
Matthew Auld 已提交
681 682 683 684 685
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

686
	struct notifier_block oom_notifier;
687
	struct notifier_block vmap_notifier;
688
	struct shrinker shrinker;
689

690 691 692 693 694 695 696
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

697
	/** Bit 6 swizzling required for X tiling */
698
	u32 bit_6_swizzle_x;
699
	/** Bit 6 swizzling required for Y tiling */
700
	u32 bit_6_swizzle_y;
701

702 703 704
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
705 706
};

707 708
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

709 710 711
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

712 713 714
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

715 716
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

717
struct ddi_vbt_port_info {
718 719 720
	/* Non-NULL if port present. */
	const struct child_device_config *child;

721 722
	int max_tmds_clock;

723 724 725 726 727 728
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
729
	u8 hdmi_level_shift;
730

731 732 733 734 735 736
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
737

738 739
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
740

741 742
	u8 dp_boost_level;
	u8 hdmi_boost_level;
743
	int dp_max_link_rate;		/* 0 for not limited by VBT */
744 745
};

R
Rodrigo Vivi 已提交
746 747 748 749 750
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
751 752
};

753 754 755 756 757 758 759 760 761
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
762
	unsigned int int_lvds_support:1;
763 764
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
765
	unsigned int panel_type:4;
766 767
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
768
	enum drm_panel_orientation orientation;
769

770 771
	enum drrs_support_type drrs_type;

772 773 774 775 776
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
777
		bool low_vswing;
778 779 780 781
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
782

R
Rodrigo Vivi 已提交
783
	struct {
784
		bool enable;
R
Rodrigo Vivi 已提交
785 786 787 788
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
789 790
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
791
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
792 793
	} psr;

794 795
	struct {
		u16 pwm_freq_hz;
796
		bool present;
797
		bool active_low_pwm;
798
		u8 min_brightness;	/* min_brightness/255 of max */
799
		u8 controller;		/* brightness controller number */
800
		enum intel_backlight_type type;
801 802
	} backlight;

803 804 805
	/* MIPI DSI */
	struct {
		u16 panel_id;
806 807
		struct mipi_config *config;
		struct mipi_pps_data *pps;
808 809
		u16 bl_ports;
		u16 cabc_ports;
810 811 812
		u8 seq_version;
		u32 size;
		u8 *data;
813
		const u8 *sequence[MIPI_SEQ_MAX];
814
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
815
		enum drm_panel_orientation orientation;
816 817
	} dsi;

818 819 820
	int crt_ddc_pin;

	int child_dev_num;
821
	struct child_device_config *child_dev;
822 823

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
824
	struct sdvo_device_mapping sdvo_mappings[2];
825 826
};

827 828 829 830 831
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

832 833
struct intel_wm_level {
	bool enable;
834 835 836 837
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
838 839
};

840
struct ilk_wm_values {
841 842 843 844
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
845 846 847 848
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

849
struct g4x_pipe_wm {
850 851
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
852
};
853

854
struct g4x_sr_wm {
855 856 857
	u16 plane;
	u16 cursor;
	u16 fbc;
858 859 860
};

struct vlv_wm_ddl_values {
861
	u8 plane[I915_MAX_PLANES];
862
};
863

864
struct vlv_wm_values {
865 866
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
867
	struct vlv_wm_ddl_values ddl[3];
868
	u8 level;
869
	bool cxsr;
870 871
};

872 873 874 875 876 877 878 879 880
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

881
struct skl_ddb_entry {
882
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
883 884
};

885
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
886
{
887
	return entry->end - entry->start;
888 889
}

890 891 892 893 894 895 896 897 898
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

899
struct skl_ddb_allocation {
900
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
901 902
};

903
struct skl_ddb_values {
904
	unsigned dirty_pipes;
905
	struct skl_ddb_allocation ddb;
906 907 908
};

struct skl_wm_level {
909
	u16 min_ddb_alloc;
910 911
	u16 plane_res_b;
	u8 plane_res_l;
912
	bool plane_en;
913
	bool ignore_lines;
914 915
};

916 917 918 919
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
920
	bool is_planar;
921 922 923 924 925
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
926 927
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
928 929
	u32 linetime_us;
	u32 dbuf_block_size;
930 931
};

932 933 934 935
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
936 937 938 939 940
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
941
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
942 943 944 945 946
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
947
	INTEL_PIPE_CRC_SOURCE_AUTO,
948 949 950
	INTEL_PIPE_CRC_SOURCE_MAX,
};

951
#define INTEL_PIPE_CRC_ENTRIES_NR	128
952
struct intel_pipe_crc {
953
	spinlock_t lock;
T
Tomeu Vizoso 已提交
954
	int skipped;
955
	enum intel_pipe_crc_source source;
956 957
};

958
struct i915_frontbuffer_tracking {
959
	spinlock_t lock;
960 961 962 963 964 965 966 967 968

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

969
struct i915_virtual_gpu {
970
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
971
	bool active;
972
	u32 caps;
973 974
};

975 976 977 978 979 980 981
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

982
struct intel_cdclk_state {
983
	unsigned int cdclk, vco, ref, bypass;
984
	u8 voltage_level;
985 986
};

987
struct drm_i915_private {
988 989
	struct drm_device drm;

990
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
991
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
992
	struct intel_driver_caps caps;
993

994 995 996
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
997
	 * backed by stolen memory. Note that stolen_usable_size tells us
998 999 1000 1001
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1002 1003 1004 1005
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1006

1007 1008 1009 1010 1011 1012 1013 1014 1015
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1016
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1017

1018
	struct intel_uncore uncore;
1019
	struct intel_uncore_mmio_debug mmio_debug;
1020

1021 1022
	struct i915_virtual_gpu vgpu;

1023
	struct intel_gvt *gvt;
1024

1025 1026
	struct intel_wopcm wopcm;

1027 1028
	struct intel_csr csr;

1029
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1030

1031 1032 1033 1034 1035
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1036 1037
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1038
	 */
1039
	u32 gpio_mmio_base;
1040

1041 1042
	u32 hsw_psr_mmio_adjust;

1043
	/* MMIO base address for MIPI regs */
1044
	u32 mipi_mmio_base;
1045

1046
	u32 pps_mmio_base;
1047

1048 1049
	wait_queue_head_t gmbus_wait_queue;

1050
	struct pci_dev *bridge_dev;
1051

1052 1053
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
1054 1055 1056

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
1057 1058 1059 1060 1061 1062

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1063 1064
	bool display_irqs_enabled;

1065 1066 1067
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1068 1069
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1070
	struct pm_qos_request sb_qos;
1071 1072

	/** Cached value of IMR to avoid reads in updating the bitfield */
1073 1074 1075 1076
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1077
	u32 pm_rps_events;
1078
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1079

1080
	struct i915_hotplug hotplug;
1081
	struct intel_fbc fbc;
1082
	struct i915_drrs drrs;
1083
	struct intel_opregion opregion;
1084
	struct intel_vbt_data vbt;
1085

1086 1087
	bool preserve_bios_swizzle;

1088 1089 1090
	/* overlay */
	struct intel_overlay *overlay;

1091
	/* backlight registers and fields in struct intel_panel */
1092
	struct mutex backlight_lock;
1093

V
Ville Syrjälä 已提交
1094 1095 1096
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1097
	unsigned int fsb_freq, mem_freq, is_ddr3;
1098
	unsigned int skl_preferred_vco_freq;
1099
	unsigned int max_cdclk_freq;
1100

M
Mika Kahola 已提交
1101
	unsigned int max_dotclk_freq;
1102
	unsigned int rawclk_freq;
1103
	unsigned int hpll_freq;
1104
	unsigned int fdi_pll_freq;
1105
	unsigned int czclk_freq;
1106

1107
	struct {
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1122
		struct intel_cdclk_state hw;
1123

1124 1125 1126
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;

1127
		int force_min_cdclk;
1128
	} cdclk;
1129

1130 1131 1132 1133 1134 1135 1136
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1137 1138
	struct workqueue_struct *wq;

1139 1140
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
1141 1142
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
1143

1144 1145 1146 1147 1148
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1149
	unsigned short pch_id;
1150 1151 1152

	unsigned long quirks;

1153
	struct drm_atomic_state *modeset_restore_state;
1154
	struct drm_modeset_acquire_ctx reset_ctx;
1155

1156
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1157

1158
	struct i915_gem_mm mm;
1159 1160
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1161 1162 1163

	/* Kernel Modesetting */

1164 1165
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1166

1167 1168 1169 1170
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1171
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1172 1173
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1174
	const struct intel_dpll_mgr *dpll_mgr;
1175

1176 1177 1178 1179 1180 1181 1182
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1183
	u8 active_pipes;
1184 1185
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1186 1187
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1188

1189
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1190

1191
	struct i915_wa_list gt_wa_list;
1192

1193 1194
	struct i915_frontbuffer_tracking fb_tracking;

1195 1196 1197 1198 1199
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1200
	u16 orig_clock;
1201

1202
	bool mchbar_need_disable;
1203

1204 1205
	struct intel_l3_parity l3_parity;

1206 1207 1208 1209 1210
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1211

1212 1213
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1214

1215 1216
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1217
	struct intel_ilk_power_mgmt ips;
1218

1219
	struct i915_power_domains power_domains;
1220

R
Rodrigo Vivi 已提交
1221
	struct i915_psr psr;
1222

1223
	struct i915_gpu_error gpu_error;
1224

1225 1226
	struct drm_i915_gem_object *vlv_pctx;

1227 1228
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1229
	struct work_struct fbdev_suspend_work;
1230 1231

	struct drm_property *broadcast_rgb_property;
1232
	struct drm_property *force_audio_property;
1233

I
Imre Deak 已提交
1234
	/* hda/i915 audio component */
1235
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1236
	bool audio_component_registered;
1237 1238 1239 1240 1241
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1242
	int audio_power_refcount;
1243
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1244

1245
	u32 fdi_rx_config;
1246

1247
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1248
	u32 chv_phy_control;
1249 1250 1251 1252 1253 1254
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1255
	u32 bxt_phy_grc;
1256

1257
	u32 suspend_count;
1258
	bool power_domains_suspended;
1259
	struct i915_suspend_saved_registers regfile;
1260
	struct vlv_s0ix_state *vlv_s0ix_state;
1261

1262
	enum {
1263 1264 1265 1266 1267
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1268

1269 1270 1271 1272 1273 1274 1275
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1276
		u16 pri_latency[5];
1277
		/* sprite */
1278
		u16 spr_latency[5];
1279
		/* cursor */
1280
		u16 cur_latency[5];
1281 1282 1283 1284 1285
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1286
		u16 skl_latency[8];
1287 1288

		/* current hardware state */
1289 1290
		union {
			struct ilk_wm_values hw;
1291
			struct skl_ddb_values skl_hw;
1292
			struct vlv_wm_values vlv;
1293
			struct g4x_wm_values g4x;
1294
		};
1295

1296
		u8 max_level;
1297 1298 1299 1300

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1301
		 * crtc_state->wm.need_postvbl_update.
1302 1303
		 */
		struct mutex wm_mutex;
1304 1305 1306 1307 1308 1309 1310

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1311 1312
	} wm;

1313 1314
	struct dram_info {
		bool valid;
1315
		bool is_16gb_dimm;
1316
		u8 num_channels;
1317
		u8 ranks;
1318
		u32 bandwidth_kbps;
1319
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1320 1321 1322 1323 1324 1325 1326
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1327 1328
	} dram_info;

1329
	struct intel_bw_info {
1330 1331 1332
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1333 1334 1335 1336
	} max_bw[6];

	struct drm_private_obj bw_obj;

1337
	struct intel_runtime_pm runtime_pm;
1338

1339
	struct i915_perf perf;
1340

1341
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1342
	struct intel_gt gt;
1343 1344

	struct {
1345
		struct notifier_block pm_notifier;
1346 1347 1348 1349 1350 1351 1352 1353

		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1354
	} gem;
1355

1356 1357
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1358

1359 1360 1361
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1362 1363
	bool ipc_enabled;

1364 1365
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1366

1367 1368 1369 1370 1371 1372
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1373 1374
	struct i915_pmu pmu;

1375 1376 1377 1378 1379 1380
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1381 1382 1383 1384
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1385
};
L
Linus Torvalds 已提交
1386

1387 1388 1389 1390
struct dram_dimm_info {
	u8 size, width, ranks;
};

1391
struct dram_channel_info {
1392
	struct dram_dimm_info dimm_l, dimm_s;
1393
	u8 ranks;
1394
	bool is_16gb_dimm;
1395 1396
};

1397 1398
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1399
	return container_of(dev, struct drm_i915_private, drm);
1400 1401
}

1402
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1403
{
1404 1405 1406 1407 1408 1409
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1410 1411
}

1412
/* Simple iterator over all initialised engines */
1413 1414 1415 1416 1417
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1418 1419

/* Iterator over subset of engines selected by mask */
1420
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1421
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1422 1423 1424
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
1425

1426 1427 1428 1429 1430 1431 1432 1433
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1434
#define I915_GTT_OFFSET_NONE ((u32)-1)
1435

1436 1437
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1438
 * considered to be the frontbuffer for the given plane interface-wise. This
1439 1440 1441 1442 1443
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1444
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1445 1446 1447 1448 1449
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1450
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1451
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1452
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1453 1454
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1455

1456
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1457
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1458
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1459

1460
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1461
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1462

1463
#define REVID_FOREVER		0xff
1464
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1465

1466 1467 1468
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1469
	GENMASK((e) - 1, (s) - 1))
1470

R
Rodrigo Vivi 已提交
1471
/* Returns true if Gen is in inclusive range [Start, End] */
1472
#define IS_GEN_RANGE(dev_priv, s, e) \
1473
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1474

1475 1476
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1477
	 INTEL_INFO(dev_priv)->gen == (n))
1478

1479 1480
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1481 1482 1483 1484 1485 1486 1487 1488
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1550

1551 1552
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1565
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1566 1567
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1568 1569 1570
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1571
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1572
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1573
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1584
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1585
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1586
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1587 1588
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1589 1590 1591 1592
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1593
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1594
				 INTEL_INFO(dev_priv)->gt == 3)
1595 1596
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1597
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1598
				 INTEL_INFO(dev_priv)->gt == 3)
1599
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1600
				 INTEL_INFO(dev_priv)->gt == 1)
1601
/* ULX machines are also considered ULT. */
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1612
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1613
				 INTEL_INFO(dev_priv)->gt == 2)
1614
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1615
				 INTEL_INFO(dev_priv)->gt == 3)
1616
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1617
				 INTEL_INFO(dev_priv)->gt == 4)
1618
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1619
				 INTEL_INFO(dev_priv)->gt == 2)
1620
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1621
				 INTEL_INFO(dev_priv)->gt == 3)
1622 1623
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1624 1625
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1626
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1627
				 INTEL_INFO(dev_priv)->gt == 2)
1628
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1629
				 INTEL_INFO(dev_priv)->gt == 3)
1630 1631 1632 1633
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1634

1635 1636 1637 1638 1639 1640
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1641 1642
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1643

1644 1645
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1646
#define BXT_REVID_A0		0x0
1647
#define BXT_REVID_A1		0x1
1648
#define BXT_REVID_B0		0x3
1649
#define BXT_REVID_B_LAST	0x8
1650
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1651

1652 1653
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1654

M
Mika Kuoppala 已提交
1655 1656
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
1657 1658 1659
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
1660

1661 1662
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
1663

1664 1665 1666 1667 1668 1669
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1670 1671
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1672
#define CNL_REVID_C0		0x2
1673 1674 1675 1676

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1677 1678 1679 1680 1681 1682 1683 1684 1685
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1686
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1687 1688
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1689

1690
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
1691

1692 1693 1694 1695
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
1696
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1697 1698 1699 1700 1701 1702
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

1703 1704
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1705
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1706 1707
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1708

1709
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1710

1711
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1712
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1713
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1714
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1715
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1716
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1717 1718 1719

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1720
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1721 1722 1723 1724 1725
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1726 1727
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1728
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1729
})
1730

1731
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1732
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1733
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1734

1735
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1736
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1737

1738
/* WaRsDisableCoarsePowerGating:skl,cnl */
1739
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
1740 1741
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1742

1743
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1744 1745 1746
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1747

1748 1749 1750
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1751
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1752 1753
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1754 1755
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1756

1757
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1758
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1759
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1760

1761
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1762

1763
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1764

1765 1766 1767
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1768
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
1769

1770 1771
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1772
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1773

1774 1775
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1776
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1777

1778 1779
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1780

1781
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1782

1783
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1784

1785
/* Having GuC is not the same as using GuC */
1786 1787
#define USES_GUC(dev_priv)		intel_uc_uses_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
1788

1789
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1790

1791 1792
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1793

R
Rodrigo Vivi 已提交
1794
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1795

1796
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1797

1798
/* DPF == dynamic parity feature */
1799
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1800 1801
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1802

1803
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1804
#define GEN9_FREQ_SCALER 3
1805

1806
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1807

1808
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1809

1810 1811 1812
/* Only valid when HAS_DISPLAY() is true */
#define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)

1813
static inline bool intel_vtd_active(void)
1814 1815
{
#ifdef CONFIG_INTEL_IOMMU
1816
	if (intel_iommu_gfx_mapped)
1817 1818 1819 1820 1821
		return true;
#endif
	return false;
}

1822 1823 1824 1825 1826
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1827 1828 1829
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1830
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1831 1832
}

1833
/* i915_drv.c */
1834
#ifdef CONFIG_COMPAT
1835
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
1836 1837
#else
#define i915_compat_ioctl NULL
1838
#endif
1839 1840
extern const struct dev_pm_ops i915_pm_ops;

1841
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1842
void i915_driver_remove(struct drm_i915_private *i915);
1843 1844 1845

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1846

1847
void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
1848
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1849

1850 1851
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
1852
	return dev_priv->gvt;
1853 1854
}

1855
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
1856
{
1857
	return dev_priv->vgpu.active;
1858
}
1859

1860 1861 1862
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1863
/* i915_gem.c */
1864 1865
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1866
void i915_gem_sanitize(struct drm_i915_private *i915);
1867
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1868
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1869
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1870 1871
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

1872 1873
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1874 1875
	/*
	 * A single pass should suffice to release all the freed objects (along
1876 1877 1878 1879 1880
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1881 1882
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1883
		rcu_barrier();
1884
	}
1885 1886
}

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1897
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1898 1899
	 *
	 */
1900
	int pass = 3;
1901
	do {
1902
		flush_workqueue(i915->wq);
1903
		rcu_barrier();
1904
		i915_gem_drain_freed_objects(i915);
1905
	} while (--pass);
1906
	drain_workqueue(i915->wq);
1907 1908
}

C
Chris Wilson 已提交
1909
struct i915_vma * __must_check
1910 1911
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1912
			 u64 size,
1913 1914
			 u64 alignment,
			 u64 flags);
1915

1916 1917 1918
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1919

1920 1921
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1922 1923 1924 1925 1926 1927
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

1928 1929 1930
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1931
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1932
		      u32 handle, u64 *offset);
1933
int i915_gem_mmap_gtt_version(void);
1934

1935
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1936

M
Mika Kuoppala 已提交
1937 1938
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1939
	return atomic_read(&error->reset_count);
1940
}
1941

1942 1943 1944
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
1945
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1946 1947
}

1948
void i915_gem_init_mmio(struct drm_i915_private *i915);
1949
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1950 1951
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1952
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1953
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1954
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1955
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1956
void i915_gem_resume(struct drm_i915_private *dev_priv);
1957
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
1958

1959
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1960
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1961

1962 1963 1964
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1965 1966 1967
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1968
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1969

1970 1971 1972 1973 1974 1975
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

1976 1977 1978 1979 1980
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1981 1982 1983 1984 1985
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1986 1987 1988 1989

	return ctx;
}

1990
/* i915_gem_evict.c */
1991
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1992
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1993
					  unsigned long color,
1994
					  u64 start, u64 end,
1995
					  unsigned flags);
1996 1997 1998
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1999
int i915_gem_evict_vm(struct i915_address_space *vm);
2000

2001 2002 2003
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2004
				phys_addr_t size);
2005

2006
/* i915_gem_tiling.c */
2007
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2008
{
2009
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2010 2011

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2012
		i915_gem_object_is_tiled(obj);
2013 2014
}

2015 2016 2017 2018 2019
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2020
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2021

2022
/* i915_cmd_parser.c */
2023
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2024
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2025 2026 2027 2028 2029 2030 2031
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2032

2033 2034 2035 2036
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2037
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2038 2039
}

B
Ben Widawsky 已提交
2040 2041
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2042

2043 2044
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2045

2046 2047
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2048

2049
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2050

2051
/* These are untraced mmio-accessors that are only valid to be used inside
2052
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2053
 * controlled.
2054
 *
2055
 * Think twice, and think again, before using these.
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2076
 */
2077 2078
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2079

2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
/* register wait wrappers for display regs */
#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
	intel_wait_for_register(&(dev_priv_)->uncore, \
				(reg_), (mask_), (value_), (timeout_))

#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({	\
	u32 mask__ = (mask_);						\
	intel_de_wait_for_register((dev_priv_), (reg_),			\
				   mask__, mask__, (timeout_)); \
})

#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
	intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))

2094 2095 2096 2097 2098
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2099 2100 2101 2102 2103 2104 2105 2106
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2107 2108 2109 2110 2111 2112
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
2113
#endif