intel_dp.c 179.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
39
#include <drm/drm_dp_helper.h>
40
#include <drm/drm_edid.h>
41
#include <drm/drm_hdcp.h>
42
#include "intel_drv.h"
43
#include <drm/i915_drm.h>
44 45
#include "i915_drv.h"

46
#define DP_DPRX_ESI_LEN 14
47

48 49 50 51 52 53
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

54
struct dp_link_dpll {
55
	int clock;
56 57 58
	struct dpll dpll;
};

59
static const struct dp_link_dpll g4x_dpll[] = {
60
	{ 162000,
61
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
62
	{ 270000,
63 64 65 66
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
67
	{ 162000,
68
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
69
	{ 270000,
70 71 72
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

73
static const struct dp_link_dpll vlv_dpll[] = {
74
	{ 162000,
C
Chon Ming Lee 已提交
75
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
76
	{ 270000,
77 78 79
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

80 81 82 83 84 85 86 87 88 89
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
90
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
91
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
92
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
95

96
/**
97
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
98 99 100 101 102
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
103
bool intel_dp_is_edp(struct intel_dp *intel_dp)
104
{
105 106 107
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
108 109
}

110
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
111
{
112 113 114
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
115 116
}

117 118
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
119
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
120 121
}

122 123
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
124
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
125
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
126 127
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
128
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
129
				      enum pipe pipe);
130
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
131

132 133 134
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
135
	static const int dp_rates[] = {
136
		162000, 270000, 540000, 810000
137
	};
138
	int i, max_rate;
139

140
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
141

142 143
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
144
			break;
145
		intel_dp->sink_rates[i] = dp_rates[i];
146
	}
147

148
	intel_dp->num_sink_rates = i;
149 150
}

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

173 174
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
175
{
176
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
177 178
}

179 180
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
181 182
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
183 184
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
185 186 187 188

	return min(source_max, sink_max);
}

189
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
190 191 192 193
{
	return intel_dp->max_link_lane_count;
}

194
int
195
intel_dp_link_required(int pixel_clock, int bpp)
196
{
197 198
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
199 200
}

201
int
202 203
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
204 205 206 207 208 209 210
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
211 212
}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

236
static int cnl_max_source_rate(struct intel_dp *intel_dp)
237 238 239 240 241 242 243 244 245
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
246
		return 540000;
247 248 249

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
250
		return 810000;
251

252
	/* For other SKUs, max rate on ports A and D is 5.4G */
253
	if (port == PORT_A || port == PORT_D)
254
		return 540000;
255

256
	return 810000;
257 258
}

259 260
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
261
{
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
278 279
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
280 281
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[dig_port->base.port];
282
	const int *source_rates;
283
	int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
284

285 286 287
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

288
	if (IS_CANNONLAKE(dev_priv)) {
289
		source_rates = cnl_rates;
290 291
		size = ARRAY_SIZE(cnl_rates);
		max_rate = cnl_max_source_rate(intel_dp);
292 293 294
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
295
	} else if (IS_GEN9_BC(dev_priv)) {
296
		source_rates = skl_rates;
297
		size = ARRAY_SIZE(skl_rates);
298 299
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
300 301
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
302
	} else {
303 304
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
305 306
	}

307 308 309 310 311
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

312 313 314
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

315 316
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

342 343 344 345 346 347 348 349 350 351 352 353
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

354
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
355
{
356
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
357

358 359 360 361 362 363 364 365
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
366
		intel_dp->common_rates[0] = 162000;
367 368 369 370
		intel_dp->num_common_rates = 1;
	}
}

371 372
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
373 374 375 376 377 378
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
379 380
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
381 382
		return false;

383 384
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
385 386 387 388 389
		return false;

	return true;
}

390 391 392
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
393
	int index;
394

395 396 397 398
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
399 400
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
401
	} else if (lane_count > 1) {
402
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
403
		intel_dp->max_link_lane_count = lane_count >> 1;
404 405 406 407 408 409 410 411
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

412
static enum drm_mode_status
413 414 415
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
416
	struct intel_dp *intel_dp = intel_attached_dp(connector);
417 418
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
419 420
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
421 422 423
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
424

425
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
426
		if (mode->hdisplay > fixed_mode->hdisplay)
427 428
			return MODE_PANEL;

429
		if (mode->vdisplay > fixed_mode->vdisplay)
430
			return MODE_PANEL;
431 432

		target_clock = fixed_mode->clock;
433 434
	}

435
	max_link_clock = intel_dp_max_link_rate(intel_dp);
436
	max_lanes = intel_dp_max_lane_count(intel_dp);
437 438 439 440

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

441
	if (mode_rate > max_rate || target_clock > max_dotclk)
442
		return MODE_CLOCK_HIGH;
443 444 445 446

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

447 448 449
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

450 451 452
	return MODE_OK;
}

453
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
454 455 456 457 458 459 460 461 462 463 464
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

465
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
466 467 468 469 470 471 472 473
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

474
static void
475
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
476
static void
477
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
478
					      bool force_disable_vdd);
479
static void
480
intel_dp_pps_init(struct intel_dp *intel_dp);
481

482 483
static void pps_lock(struct intel_dp *intel_dp)
{
484
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
485 486

	/*
487
	 * See intel_power_sequencer_reset() why we need
488 489
	 * a power domain reference here.
	 */
490
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
491 492 493 494 495 496

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
497
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
498 499 500

	mutex_unlock(&dev_priv->pps_mutex);

501
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
502 503
}

504 505 506
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
507
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
508 509
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
510 511 512
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
513 514 515
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
516
		 "skipping pipe %c power sequencer kick due to port %c being active\n",
517
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
518 519 520
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
521
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
522 523 524 525 526 527 528 529 530

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

531
	if (IS_CHERRYVIEW(dev_priv))
532 533 534
		DP |= DP_PIPE_SEL_CHV(pipe);
	else
		DP |= DP_PIPE_SEL(pipe);
535

536 537 538 539 540 541
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
542
	if (!pll_enabled) {
543
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
544 545
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

546
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
547 548 549 550 551
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
552
	}
553

554 555 556
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
557
	 * to make this power sequencer lock onto the port.
558 559 560 561 562 563 564 565 566 567
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
568

569
	if (!pll_enabled) {
570
		vlv_force_pll_off(dev_priv, pipe);
571 572 573 574

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
575 576
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

615 616 617
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
618
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
619
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
620
	enum pipe pipe;
621

V
Ville Syrjälä 已提交
622
	lockdep_assert_held(&dev_priv->pps_mutex);
623

624
	/* We should never land here with regular DP ports */
625
	WARN_ON(!intel_dp_is_edp(intel_dp));
626

627 628 629
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

630 631 632
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

633
	pipe = vlv_find_free_pps(dev_priv);
634 635 636 637 638

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
639
	if (WARN_ON(pipe == INVALID_PIPE))
640
		pipe = PIPE_A;
641

642
	vlv_steal_power_sequencer(dev_priv, pipe);
643
	intel_dp->pps_pipe = pipe;
644 645 646

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
647
		      port_name(intel_dig_port->base.port));
648 649

	/* init power sequencer on this pipe and port */
650 651
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
652

653 654 655 656 657
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
658 659 660 661

	return intel_dp->pps_pipe;
}

662 663 664
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
665
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
666
	int backlight_controller = dev_priv->vbt.backlight.controller;
667 668 669 670

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
671
	WARN_ON(!intel_dp_is_edp(intel_dp));
672 673

	if (!intel_dp->pps_reset)
674
		return backlight_controller;
675 676 677 678 679 680 681

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
682
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
683

684
	return backlight_controller;
685 686
}

687 688 689 690 691 692
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
693
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
694 695 696 697 698
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
699
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
700 701 702 703 704 705 706
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
707

708
static enum pipe
709 710 711
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
712 713
{
	enum pipe pipe;
714 715

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
716
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
717
			PANEL_PORT_SELECT_MASK;
718 719 720 721

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

722 723 724
		if (!pipe_check(dev_priv, pipe))
			continue;

725
		return pipe;
726 727
	}

728 729 730 731 732 733
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
734
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
735
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
736
	enum port port = intel_dig_port->base.port;
737 738 739 740

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
741 742 743 744 745 746 747 748 749 750 751
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
752 753 754 755 756 757

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
758 759
	}

760 761 762
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

763 764
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
765 766
}

767
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
768 769 770
{
	struct intel_encoder *encoder;

771
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
772
		    !IS_GEN9_LP(dev_priv)))
773 774 775 776 777 778 779 780 781 782 783 784
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

785
	for_each_intel_encoder(&dev_priv->drm, encoder) {
786 787
		struct intel_dp *intel_dp;

788
		if (encoder->type != INTEL_OUTPUT_DP &&
789 790
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
791 792 793
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
794

795 796 797 798
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

799 800 801 802 803
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

804
		if (IS_GEN9_LP(dev_priv))
805 806 807
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
808
	}
809 810
}

811 812 813 814 815 816 817 818
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

819
static void intel_pps_get_registers(struct intel_dp *intel_dp,
820 821
				    struct pps_registers *regs)
{
822
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
823 824
	int pps_idx = 0;

825 826
	memset(regs, 0, sizeof(*regs));

827
	if (IS_GEN9_LP(dev_priv))
828 829 830
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
831

832 833 834 835
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
836 837
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
838
		regs->pp_div = PP_DIVISOR(pps_idx);
839 840
}

841 842
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
843
{
844
	struct pps_registers regs;
845

846
	intel_pps_get_registers(intel_dp, &regs);
847 848

	return regs.pp_ctrl;
849 850
}

851 852
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
853
{
854
	struct pps_registers regs;
855

856
	intel_pps_get_registers(intel_dp, &regs);
857 858

	return regs.pp_stat;
859 860
}

861 862 863 864 865 866 867
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
868
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
869

870
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
871 872
		return 0;

873
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
874

875
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
876
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
877
		i915_reg_t pp_ctrl_reg, pp_div_reg;
878
		u32 pp_div;
V
Ville Syrjälä 已提交
879

880 881
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
882 883 884 885 886 887 888 889 890
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

891
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
892

893 894 895
	return 0;
}

896
static bool edp_have_panel_power(struct intel_dp *intel_dp)
897
{
898
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
899

V
Ville Syrjälä 已提交
900 901
	lockdep_assert_held(&dev_priv->pps_mutex);

902
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
903 904 905
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

906
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
907 908
}

909
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
910
{
911
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
912

V
Ville Syrjälä 已提交
913 914
	lockdep_assert_held(&dev_priv->pps_mutex);

915
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
916 917 918
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

919
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
920 921
}

922 923 924
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
925
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
926

927
	if (!intel_dp_is_edp(intel_dp))
928
		return;
929

930
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
931 932
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
933 934
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
935 936 937
	}
}

938 939 940
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
941
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
942
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
943 944 945
	uint32_t status;
	bool done;

946
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
947
	if (has_aux_irq)
948
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
949
					  msecs_to_jiffies_timeout(10));
950
	else
951
		done = wait_for(C, 10) == 0;
952 953 954 955 956 957 958 959
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

960
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
961
{
962
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
963

964 965 966
	if (index)
		return 0;

967 968
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
969
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
970
	 */
971
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
972 973 974 975
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
976
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
977 978 979 980

	if (index)
		return 0;

981 982 983 984 985
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
986
	if (intel_dp->aux_ch == AUX_CH_A)
987
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
988 989
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
990 991 992 993
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
994
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
995

996
	if (intel_dp->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
997
		/* Workaround for non-ULT HSW */
998 999 1000 1001 1002
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1003
	}
1004 1005

	return ilk_get_aux_clock_divider(intel_dp, index);
1006 1007
}

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1018 1019 1020 1021
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1022 1023
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 1025
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1026 1027
	uint32_t precharge, timeout;

1028
	if (IS_GEN6(dev_priv))
1029 1030 1031 1032
		precharge = 3;
	else
		precharge = 5;

1033
	if (IS_BROADWELL(dev_priv))
1034 1035 1036 1037 1038
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1039
	       DP_AUX_CH_CTL_DONE |
1040
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1041
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1042
	       timeout |
1043
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1044 1045
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1046
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1047 1048
}

1049 1050 1051 1052 1053 1054 1055 1056 1057
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1058
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1059 1060
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1061
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1062 1063 1064
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1065
static int
1066 1067
intel_dp_aux_xfer(struct intel_dp *intel_dp,
		  const uint8_t *send, int send_bytes,
1068 1069
		  uint8_t *recv, int recv_size,
		  u32 aux_send_ctl_flags)
1070 1071
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1072 1073
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1074
	i915_reg_t ch_ctl, ch_data[5];
1075
	uint32_t aux_clock_divider;
1076 1077
	int i, ret, recv_bytes;
	uint32_t status;
1078
	int try, clock = 0;
1079
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1080 1081
	bool vdd;

1082 1083 1084 1085
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1086
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1087

1088 1089 1090 1091 1092 1093
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1094
	vdd = edp_panel_vdd_on(intel_dp);
1095 1096 1097 1098 1099 1100 1101 1102

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1103

1104 1105
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1106
		status = I915_READ_NOTRACE(ch_ctl);
1107 1108 1109 1110 1111 1112
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1113 1114 1115 1116 1117 1118 1119 1120 1121
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1122 1123
		ret = -EBUSY;
		goto out;
1124 1125
	}

1126 1127 1128 1129 1130 1131
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1132
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1133 1134 1135 1136 1137 1138
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1139

1140 1141 1142 1143
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1144
				I915_WRITE(ch_data[i >> 2],
1145 1146
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1147 1148

			/* Send the command and wait for it to complete */
1149
			I915_WRITE(ch_ctl, send_ctl);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1160 1161 1162 1163 1164
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1165 1166 1167
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1168 1169
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1170
				continue;
1171
			}
1172
			if (status & DP_AUX_CH_CTL_DONE)
1173
				goto done;
1174
		}
1175 1176 1177
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1178
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1179 1180
		ret = -EBUSY;
		goto out;
1181 1182
	}

1183
done:
1184 1185 1186
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1187
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1188
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1189 1190
		ret = -EIO;
		goto out;
1191
	}
1192 1193 1194

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1195
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1196
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1197 1198
		ret = -ETIMEDOUT;
		goto out;
1199 1200 1201 1202 1203
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		ret = -EBUSY;
		goto out;
	}

1217 1218
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1219

1220
	for (i = 0; i < recv_bytes; i += 4)
1221
		intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
1222
				    recv + i, recv_bytes - i);
1223

1224 1225 1226 1227
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1228 1229 1230
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1231
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1232

1233
	return ret;
1234 1235
}

1236 1237
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1249 1250
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1251
{
1252 1253 1254
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1255 1256
	int ret;

1257
	intel_dp_aux_header(txbuf, msg);
1258

1259 1260 1261
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1262
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1263
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1264
		rxsize = 2; /* 0 or 1 data bytes */
1265

1266 1267
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1268

1269 1270
		WARN_ON(!msg->buffer != !msg->size);

1271 1272
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1273

1274
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1275
					rxbuf, rxsize, 0);
1276 1277
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1278

1279 1280 1281 1282 1283 1284 1285
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1286 1287
		}
		break;
1288

1289 1290
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1291
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1292
		rxsize = msg->size + 1;
1293

1294 1295
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1296

1297
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1298
					rxbuf, rxsize, 0);
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1309
		}
1310 1311 1312 1313 1314
		break;

	default:
		ret = -EINVAL;
		break;
1315
	}
1316

1317
	return ret;
1318 1319
}

1320
static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
1321
{
1322 1323 1324
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1325 1326
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
1327
	enum aux_ch aux_ch;
1328 1329

	if (!info->alternate_aux_channel) {
1330 1331
		aux_ch = (enum aux_ch) port;

1332
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1333 1334
			      aux_ch_name(aux_ch), port_name(port));
		return aux_ch;
1335 1336 1337 1338
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
1339
		aux_ch = AUX_CH_A;
1340 1341
		break;
	case DP_AUX_B:
1342
		aux_ch = AUX_CH_B;
1343 1344
		break;
	case DP_AUX_C:
1345
		aux_ch = AUX_CH_C;
1346 1347
		break;
	case DP_AUX_D:
1348
		aux_ch = AUX_CH_D;
1349
		break;
R
Rodrigo Vivi 已提交
1350
	case DP_AUX_F:
1351
		aux_ch = AUX_CH_F;
R
Rodrigo Vivi 已提交
1352
		break;
1353 1354
	default:
		MISSING_CASE(info->alternate_aux_channel);
1355
		aux_ch = AUX_CH_A;
1356 1357 1358 1359
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1360
		      aux_ch_name(aux_ch), port_name(port));
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	return aux_ch;
}

static enum intel_display_power_domain
intel_aux_power_domain(struct intel_dp *intel_dp)
{
	switch (intel_dp->aux_ch) {
	case AUX_CH_A:
		return POWER_DOMAIN_AUX_A;
	case AUX_CH_B:
		return POWER_DOMAIN_AUX_B;
	case AUX_CH_C:
		return POWER_DOMAIN_AUX_C;
	case AUX_CH_D:
		return POWER_DOMAIN_AUX_D;
	case AUX_CH_F:
		return POWER_DOMAIN_AUX_F;
	default:
		MISSING_CASE(intel_dp->aux_ch);
		return POWER_DOMAIN_AUX_A;
	}
1383 1384
}

1385
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1386
{
1387 1388 1389
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1390 1391 1392 1393 1394
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1395
	default:
1396 1397
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1398 1399 1400
	}
}

1401
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1402
{
1403 1404 1405
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1406 1407 1408 1409 1410
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1411
	default:
1412 1413
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1414 1415 1416
	}
}

1417
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1418
{
1419 1420 1421
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1422 1423 1424 1425 1426 1427 1428
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1429
	default:
1430 1431
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1432 1433 1434
	}
}

1435
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1436
{
1437 1438 1439
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1440 1441 1442 1443 1444 1445 1446
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1447
	default:
1448 1449
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1450 1451 1452
	}
}

1453
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1454
{
1455 1456 1457
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1458 1459 1460 1461 1462 1463 1464
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1465
	default:
1466 1467
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1468 1469 1470
	}
}

1471
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1472
{
1473 1474 1475
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1476 1477 1478 1479 1480 1481 1482
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_DATA(aux_ch, index);
1483
	default:
1484 1485
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1486 1487 1488
	}
}

1489 1490 1491 1492 1493 1494 1495 1496
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1497 1498
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1499 1500 1501 1502
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	intel_dp->aux_ch = intel_aux_ch(intel_dp);
	intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
1503

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1514

1515 1516 1517 1518 1519 1520 1521 1522
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1523

1524 1525 1526 1527
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1528

1529
	drm_dp_aux_init(&intel_dp->aux);
1530

1531
	/* Failure to allocate our preferred name is not critical */
1532 1533
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
				       port_name(encoder->port));
1534
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1535 1536
}

1537
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1538
{
1539
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1540

1541
	return max_rate >= 540000;
1542 1543
}

1544 1545
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1546
		   struct intel_crtc_state *pipe_config)
1547
{
1548
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1549 1550
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1551

1552
	if (IS_G4X(dev_priv)) {
1553 1554
		divisor = g4x_dpll;
		count = ARRAY_SIZE(g4x_dpll);
1555
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1556 1557
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1558
	} else if (IS_CHERRYVIEW(dev_priv)) {
1559 1560
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1561
	} else if (IS_VALLEYVIEW(dev_priv)) {
1562 1563
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1564
	}
1565 1566 1567

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1568
			if (pipe_config->port_clock == divisor[i].clock) {
1569 1570 1571 1572 1573
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1574 1575 1576
	}
}

1577 1578 1579 1580 1581 1582 1583 1584
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1585
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1600 1601
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1602 1603
	DRM_DEBUG_KMS("source rates: %s\n", str);

1604 1605
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1606 1607
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1608 1609
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1610
	DRM_DEBUG_KMS("common rates: %s\n", str);
1611 1612
}

1613 1614 1615 1616 1617
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1618
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1619 1620 1621
	if (WARN_ON(len <= 0))
		return 162000;

1622
	return intel_dp->common_rates[len - 1];
1623 1624
}

1625 1626
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1627 1628
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1629 1630 1631 1632 1633

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1634 1635
}

1636 1637
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1638
{
1639 1640
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1641 1642 1643 1644 1645 1646 1647 1648 1649
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1650 1651 1652 1653 1654 1655
struct link_config_limits {
	int min_clock, max_clock;
	int min_lane_count, max_lane_count;
	int min_bpp, max_bpp;
};

1656 1657
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1658
{
1659 1660
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1661 1662 1663 1664 1665 1666 1667 1668
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

1679 1680 1681
	return bpp;
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
/* Adjust link config limits based on compliance test requests. */
static void
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n", bpp);
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
/* Optimize link config in order: max bpp, min clock, min lanes */
static bool
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

					return true;
				}
			}
		}
	}

	return false;
}

1754 1755 1756
static bool
intel_dp_compute_link_config(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1757
{
1758
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1759
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1760
	struct link_config_limits limits;
1761
	int common_len;
1762

1763
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1764
						    intel_dp->max_link_rate);
1765 1766

	/* No common link rates between source and sink */
1767
	WARN_ON(common_len <= 0);
1768

1769 1770 1771 1772 1773 1774 1775 1776
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

	limits.min_bpp = 6 * 3;
	limits.max_bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1777

1778
	if (intel_dp_is_edp(intel_dp)) {
1779 1780 1781 1782 1783 1784 1785
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
1786 1787
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
1788
	}
1789

1790 1791
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

1792 1793 1794 1795 1796 1797
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max rate %d max bpp %d pixel clock %iKHz\n",
		      limits.max_lane_count,
		      intel_dp->common_rates[limits.max_clock],
		      limits.max_bpp, adjusted_mode->crtc_clock);

1798 1799 1800 1801 1802 1803
	/*
	 * Optimize for slow and wide. This is the place to add alternative
	 * optimization policy.
	 */
	if (!intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits))
		return false;
1804 1805

	DRM_DEBUG_KMS("DP lane count %d clock %d bpp %d\n",
1806 1807 1808 1809 1810 1811 1812 1813
		      pipe_config->lane_count, pipe_config->port_clock,
		      pipe_config->pipe_bpp);

	DRM_DEBUG_KMS("DP link rate required %i available %i\n",
		      intel_dp_link_required(adjusted_mode->crtc_clock,
					     pipe_config->pipe_bpp),
		      intel_dp_max_data_rate(pipe_config->port_clock,
					     pipe_config->lane_count));
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845

	return true;
}

bool
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	enum port port = encoder->port;
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

	pipe_config->has_drrs = false;
	if (IS_G4X(dev_priv) || port == PORT_A)
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1846 1847
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874

		if (INTEL_GEN(dev_priv) >= 9) {
			int ret;

			ret = skl_update_scaler_crtc(pipe_config);
			if (ret)
				return ret;
		}

		if (HAS_GMCH_DISPLAY(dev_priv))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 conn_state->scaling_mode);
		else
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						conn_state->scaling_mode);
	}

	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		return false;

	if (!intel_dp_compute_link_config(encoder, pipe_config))
		return false;

1875
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1876 1877 1878 1879 1880
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1881
		pipe_config->limited_color_range =
1882
			pipe_config->pipe_bpp != 18 &&
1883 1884
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1885 1886
	} else {
		pipe_config->limited_color_range =
1887
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1888 1889
	}

1890
	intel_link_compute_m_n(pipe_config->pipe_bpp, pipe_config->lane_count,
1891 1892
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1893 1894
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1895

1896
	if (intel_connector->panel.downclock_mode != NULL &&
1897
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1898
			pipe_config->has_drrs = true;
1899 1900 1901 1902 1903 1904
			intel_link_compute_m_n(pipe_config->pipe_bpp,
					       pipe_config->lane_count,
					       intel_connector->panel.downclock_mode->clock,
					       pipe_config->port_clock,
					       &pipe_config->dp_m2_n2,
					       reduce_m_n);
1905 1906
	}

1907
	if (!HAS_DDI(dev_priv))
1908
		intel_dp_set_clock(encoder, pipe_config);
1909

1910 1911
	intel_psr_compute_config(intel_dp, pipe_config);

1912
	return true;
1913 1914
}

1915
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1916 1917
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1918
{
1919
	intel_dp->link_trained = false;
1920 1921 1922
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1923 1924
}

1925
static void intel_dp_prepare(struct intel_encoder *encoder,
1926
			     const struct intel_crtc_state *pipe_config)
1927
{
1928
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1929
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1930
	enum port port = encoder->port;
1931
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1932
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1933

1934 1935 1936 1937
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1938

1939
	/*
K
Keith Packard 已提交
1940
	 * There are four kinds of DP registers:
1941 1942
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1943 1944
	 * 	SNB CPU
	 *	IVB CPU
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1955

1956 1957 1958 1959
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1960

1961 1962
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1963
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1964

1965
	/* Split out the IBX/CPU vs CPT settings */
1966

1967
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1968 1969 1970 1971 1972 1973
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1974
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1975 1976
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1977
		intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
1978
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1979 1980
		u32 trans_dp;

1981
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1982 1983 1984 1985 1986 1987 1988

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1989
	} else {
1990
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1991
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1992 1993 1994 1995 1996 1997 1998

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1999
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2000 2001
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2002
		if (IS_CHERRYVIEW(dev_priv))
2003 2004 2005
			intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
		else
			intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
2006
	}
2007 2008
}

2009 2010
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2011

2012 2013
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2014

2015 2016
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2017

2018
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2019

2020
static void wait_panel_status(struct intel_dp *intel_dp,
2021 2022
				       u32 mask,
				       u32 value)
2023
{
2024
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2025
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2026

V
Ville Syrjälä 已提交
2027 2028
	lockdep_assert_held(&dev_priv->pps_mutex);

2029
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2030

2031 2032
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2033

2034
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
2035 2036 2037
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
2038

2039 2040 2041
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
2042
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
2043 2044
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
2045 2046

	DRM_DEBUG_KMS("Wait complete\n");
2047
}
2048

2049
static void wait_panel_on(struct intel_dp *intel_dp)
2050 2051
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
2052
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2053 2054
}

2055
static void wait_panel_off(struct intel_dp *intel_dp)
2056 2057
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2058
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2059 2060
}

2061
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2062
{
2063 2064 2065
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2066
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2067

2068 2069 2070 2071 2072
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2073 2074
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2075 2076 2077
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2078

2079
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2080 2081
}

2082
static void wait_backlight_on(struct intel_dp *intel_dp)
2083 2084 2085 2086 2087
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2088
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2089 2090 2091 2092
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2093

2094 2095 2096 2097
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2098
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2099
{
2100
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2101
	u32 control;
2102

V
Ville Syrjälä 已提交
2103 2104
	lockdep_assert_held(&dev_priv->pps_mutex);

2105
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2106 2107
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2108 2109 2110
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2111
	return control;
2112 2113
}

2114 2115 2116 2117 2118
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2119
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2120
{
2121
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2122
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2123
	u32 pp;
2124
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2125
	bool need_to_disable = !intel_dp->want_panel_vdd;
2126

V
Ville Syrjälä 已提交
2127 2128
	lockdep_assert_held(&dev_priv->pps_mutex);

2129
	if (!intel_dp_is_edp(intel_dp))
2130
		return false;
2131

2132
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2133
	intel_dp->want_panel_vdd = true;
2134

2135
	if (edp_have_panel_vdd(intel_dp))
2136
		return need_to_disable;
2137

2138
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2139

V
Ville Syrjälä 已提交
2140
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2141
		      port_name(intel_dig_port->base.port));
2142

2143 2144
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2145

2146
	pp = ironlake_get_pp_control(intel_dp);
2147
	pp |= EDP_FORCE_VDD;
2148

2149 2150
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2151 2152 2153 2154 2155

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2156 2157 2158
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2159
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2160
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2161
			      port_name(intel_dig_port->base.port));
2162 2163
		msleep(intel_dp->panel_power_up_delay);
	}
2164 2165 2166 2167

	return need_to_disable;
}

2168 2169 2170 2171 2172 2173 2174
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2175
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2176
{
2177
	bool vdd;
2178

2179
	if (!intel_dp_is_edp(intel_dp))
2180 2181
		return;

2182
	pps_lock(intel_dp);
2183
	vdd = edp_panel_vdd_on(intel_dp);
2184
	pps_unlock(intel_dp);
2185

R
Rob Clark 已提交
2186
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2187
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2188 2189
}

2190
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2191
{
2192
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2193 2194
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2195
	u32 pp;
2196
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2197

V
Ville Syrjälä 已提交
2198
	lockdep_assert_held(&dev_priv->pps_mutex);
2199

2200
	WARN_ON(intel_dp->want_panel_vdd);
2201

2202
	if (!edp_have_panel_vdd(intel_dp))
2203
		return;
2204

V
Ville Syrjälä 已提交
2205
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2206
		      port_name(intel_dig_port->base.port));
2207

2208 2209
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2210

2211 2212
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2213

2214 2215
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2216

2217 2218 2219
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2220

2221
	if ((pp & PANEL_POWER_ON) == 0)
2222
		intel_dp->panel_power_off_time = ktime_get_boottime();
2223

2224
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2225
}
2226

2227
static void edp_panel_vdd_work(struct work_struct *__work)
2228 2229 2230 2231
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2232
	pps_lock(intel_dp);
2233 2234
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2235
	pps_unlock(intel_dp);
2236 2237
}

2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2251 2252 2253 2254 2255
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2256
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2257
{
2258
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2259 2260 2261

	lockdep_assert_held(&dev_priv->pps_mutex);

2262
	if (!intel_dp_is_edp(intel_dp))
2263
		return;
2264

R
Rob Clark 已提交
2265
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2266
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2267

2268 2269
	intel_dp->want_panel_vdd = false;

2270
	if (sync)
2271
		edp_panel_vdd_off_sync(intel_dp);
2272 2273
	else
		edp_panel_vdd_schedule_off(intel_dp);
2274 2275
}

2276
static void edp_panel_on(struct intel_dp *intel_dp)
2277
{
2278
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2279
	u32 pp;
2280
	i915_reg_t pp_ctrl_reg;
2281

2282 2283
	lockdep_assert_held(&dev_priv->pps_mutex);

2284
	if (!intel_dp_is_edp(intel_dp))
2285
		return;
2286

V
Ville Syrjälä 已提交
2287
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2288
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2289

2290 2291
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2292
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2293
		return;
2294

2295
	wait_panel_power_cycle(intel_dp);
2296

2297
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2298
	pp = ironlake_get_pp_control(intel_dp);
2299
	if (IS_GEN5(dev_priv)) {
2300 2301
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2302 2303
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2304
	}
2305

2306
	pp |= PANEL_POWER_ON;
2307
	if (!IS_GEN5(dev_priv))
2308 2309
		pp |= PANEL_POWER_RESET;

2310 2311
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2312

2313
	wait_panel_on(intel_dp);
2314
	intel_dp->last_power_on = jiffies;
2315

2316
	if (IS_GEN5(dev_priv)) {
2317
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2318 2319
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2320
	}
2321
}
V
Ville Syrjälä 已提交
2322

2323 2324
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2325
	if (!intel_dp_is_edp(intel_dp))
2326 2327 2328 2329
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2330
	pps_unlock(intel_dp);
2331 2332
}

2333 2334

static void edp_panel_off(struct intel_dp *intel_dp)
2335
{
2336
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2337
	u32 pp;
2338
	i915_reg_t pp_ctrl_reg;
2339

2340 2341
	lockdep_assert_held(&dev_priv->pps_mutex);

2342
	if (!intel_dp_is_edp(intel_dp))
2343
		return;
2344

V
Ville Syrjälä 已提交
2345
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2346
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2347

V
Ville Syrjälä 已提交
2348
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2349
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2350

2351
	pp = ironlake_get_pp_control(intel_dp);
2352 2353
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2354
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2355
		EDP_BLC_ENABLE);
2356

2357
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2358

2359 2360
	intel_dp->want_panel_vdd = false;

2361 2362
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2363

2364
	wait_panel_off(intel_dp);
2365
	intel_dp->panel_power_off_time = ktime_get_boottime();
2366 2367

	/* We got a reference when we enabled the VDD. */
2368
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2369
}
V
Ville Syrjälä 已提交
2370

2371 2372
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2373
	if (!intel_dp_is_edp(intel_dp))
2374
		return;
V
Ville Syrjälä 已提交
2375

2376 2377
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2378
	pps_unlock(intel_dp);
2379 2380
}

2381 2382
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2383
{
2384
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2385
	u32 pp;
2386
	i915_reg_t pp_ctrl_reg;
2387

2388 2389 2390 2391 2392 2393
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2394
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2395

2396
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2397

2398
	pp = ironlake_get_pp_control(intel_dp);
2399
	pp |= EDP_BLC_ENABLE;
2400

2401
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2402 2403 2404

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2405

2406
	pps_unlock(intel_dp);
2407 2408
}

2409
/* Enable backlight PWM and backlight PP control. */
2410 2411
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2412
{
2413 2414
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2415
	if (!intel_dp_is_edp(intel_dp))
2416 2417 2418 2419
		return;

	DRM_DEBUG_KMS("\n");

2420
	intel_panel_enable_backlight(crtc_state, conn_state);
2421 2422 2423 2424 2425
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2426
{
2427
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2428
	u32 pp;
2429
	i915_reg_t pp_ctrl_reg;
2430

2431
	if (!intel_dp_is_edp(intel_dp))
2432 2433
		return;

2434
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2435

2436
	pp = ironlake_get_pp_control(intel_dp);
2437
	pp &= ~EDP_BLC_ENABLE;
2438

2439
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2440 2441 2442

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2443

2444
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2445 2446

	intel_dp->last_backlight_off = jiffies;
2447
	edp_wait_backlight_off(intel_dp);
2448
}
2449

2450
/* Disable backlight PP control and backlight PWM. */
2451
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2452
{
2453 2454
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2455
	if (!intel_dp_is_edp(intel_dp))
2456 2457 2458
		return;

	DRM_DEBUG_KMS("\n");
2459

2460
	_intel_edp_backlight_off(intel_dp);
2461
	intel_panel_disable_backlight(old_conn_state);
2462
}
2463

2464 2465 2466 2467 2468 2469 2470 2471
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2472 2473
	bool is_enabled;

2474
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2475
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2476
	pps_unlock(intel_dp);
2477 2478 2479 2480

	if (is_enabled == enable)
		return;

2481 2482
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2483 2484 2485 2486 2487 2488 2489

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2490 2491 2492 2493 2494 2495 2496 2497
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2498
			port_name(dig_port->base.port),
2499
			onoff(state), onoff(cur_state));
2500 2501 2502 2503 2504 2505 2506 2507 2508
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2509
			onoff(state), onoff(cur_state));
2510 2511 2512 2513
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2514
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2515
				const struct intel_crtc_state *pipe_config)
2516
{
2517
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2518
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2519

2520 2521 2522
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2523

2524
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2525
		      pipe_config->port_clock);
2526 2527 2528

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2529
	if (pipe_config->port_clock == 162000)
2530 2531 2532 2533 2534 2535 2536 2537
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2538 2539 2540 2541 2542 2543 2544
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2545
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2546

2547
	intel_dp->DP |= DP_PLL_ENABLE;
2548

2549
	I915_WRITE(DP_A, intel_dp->DP);
2550 2551
	POSTING_READ(DP_A);
	udelay(200);
2552 2553
}

2554 2555
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2556
{
2557
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2558
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2559

2560 2561 2562
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2563

2564 2565
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2566
	intel_dp->DP &= ~DP_PLL_ENABLE;
2567

2568
	I915_WRITE(DP_A, intel_dp->DP);
2569
	POSTING_READ(DP_A);
2570 2571 2572
	udelay(200);
}

2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2588
/* If the sink supports it, try to set the power state appropriately */
2589
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2590 2591 2592 2593 2594 2595 2596 2597
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2598 2599 2600
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2601 2602
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2603
	} else {
2604 2605
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2606 2607 2608 2609 2610
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2611 2612
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2613 2614 2615 2616
			if (ret == 1)
				break;
			msleep(1);
		}
2617 2618 2619

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2620
	}
2621 2622 2623 2624

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2625 2626
}

2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672
static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
				 enum port port, enum pipe *pipe)
{
	enum pipe p;

	for_each_pipe(dev_priv, p) {
		u32 val = I915_READ(TRANS_DP_CTL(p));

		if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
			*pipe = p;
			return true;
		}
	}

	DRM_DEBUG_KMS("No pipe for DP port %c found\n", port_name(port));

	/* must initialize pipe to something for the asserts */
	*pipe = PIPE_A;

	return false;
}

bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe)
{
	bool ret;
	u32 val;

	val = I915_READ(dp_reg);

	ret = val & DP_PORT_EN;

	/* asserts want to know the pipe even if the port is disabled */
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
		*pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
		ret &= cpt_dp_port_selected(dev_priv, port, pipe);
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;

	return ret;
}

2673 2674
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2675
{
2676
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2677
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2678
	bool ret;
2679

2680 2681
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2682 2683
		return false;

2684 2685
	ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				    encoder->port, pipe);
2686

2687
	intel_display_power_put(dev_priv, encoder->power_domain);
2688 2689

	return ret;
2690
}
2691

2692
static void intel_dp_get_config(struct intel_encoder *encoder,
2693
				struct intel_crtc_state *pipe_config)
2694
{
2695
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2696 2697
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2698
	enum port port = encoder->port;
2699
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2700

2701 2702 2703 2704
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2705

2706
	tmp = I915_READ(intel_dp->output_reg);
2707 2708

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2709

2710
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2711 2712 2713
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2714 2715 2716
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2717

2718
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2719 2720 2721 2722
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2723
		if (tmp & DP_SYNC_HS_HIGH)
2724 2725 2726
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2727

2728
		if (tmp & DP_SYNC_VS_HIGH)
2729 2730 2731 2732
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2733

2734
	pipe_config->base.adjusted_mode.flags |= flags;
2735

2736
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2737 2738
		pipe_config->limited_color_range = true;

2739 2740 2741
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2742 2743
	intel_dp_get_m_n(crtc, pipe_config);

2744
	if (port == PORT_A) {
2745
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2746 2747 2748 2749
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2750

2751 2752 2753
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2754

2755
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2756
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2771 2772
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2773
	}
2774 2775
}

2776
static void intel_disable_dp(struct intel_encoder *encoder,
2777 2778
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2779
{
2780
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2781

2782 2783
	intel_dp->link_trained = false;

2784
	if (old_crtc_state->has_audio)
2785 2786
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2787 2788 2789

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2790
	intel_edp_panel_vdd_on(intel_dp);
2791
	intel_edp_backlight_off(old_conn_state);
2792
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2793
	intel_edp_panel_off(intel_dp);
2794 2795 2796 2797 2798 2799 2800
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2801

2802
	/* disable the port before the pipe on g4x */
2803
	intel_dp_link_down(encoder, old_crtc_state);
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2822 2823
}

2824
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2825 2826
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2827
{
2828
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2829
	enum port port = encoder->port;
2830

2831
	intel_dp_link_down(encoder, old_crtc_state);
2832 2833

	/* Only ilk+ has port A */
2834
	if (port == PORT_A)
2835
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2836 2837
}

2838
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2839 2840
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2841
{
2842
	intel_dp_link_down(encoder, old_crtc_state);
2843 2844
}

2845
static void chv_post_disable_dp(struct intel_encoder *encoder,
2846 2847
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2848
{
2849
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2850

2851
	intel_dp_link_down(encoder, old_crtc_state);
2852 2853 2854 2855

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2856
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2857

V
Ville Syrjälä 已提交
2858
	mutex_unlock(&dev_priv->sb_lock);
2859 2860
}

2861 2862 2863 2864 2865
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2866
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2867
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2868
	enum port port = intel_dig_port->base.port;
2869

2870 2871 2872 2873
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2874
	if (HAS_DDI(dev_priv)) {
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2900
	} else if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
2901
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2915
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2916 2917 2918 2919 2920
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2921
		*DP &= ~DP_LINK_TRAIN_MASK;
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2934 2935
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
			*DP |= DP_LINK_TRAIN_PAT_2;
2936 2937 2938 2939 2940
			break;
		}
	}
}

2941
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2942
				 const struct intel_crtc_state *old_crtc_state)
2943
{
2944
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2945 2946 2947

	/* enable with pattern 1 (as per spec) */

2948
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2949 2950 2951 2952 2953 2954 2955 2956

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2957
	if (old_crtc_state->has_audio)
2958
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2959 2960 2961

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2962 2963
}

2964
static void intel_enable_dp(struct intel_encoder *encoder,
2965 2966
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2967
{
2968
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2969
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2970
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2971
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2972
	enum pipe pipe = crtc->pipe;
2973

2974 2975
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2976

2977 2978
	pps_lock(intel_dp);

2979
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2980
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2981

2982
	intel_dp_enable_port(intel_dp, pipe_config);
2983 2984 2985 2986 2987 2988 2989

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2990
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2991 2992
		unsigned int lane_mask = 0x0;

2993
		if (IS_CHERRYVIEW(dev_priv))
2994
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2995

2996 2997
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2998
	}
2999

3000
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3001
	intel_dp_start_link_train(intel_dp);
3002
	intel_dp_stop_link_train(intel_dp);
3003

3004
	if (pipe_config->has_audio) {
3005
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
3006
				 pipe_name(pipe));
3007
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
3008
	}
3009
}
3010

3011
static void g4x_enable_dp(struct intel_encoder *encoder,
3012 3013
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3014
{
3015
	intel_enable_dp(encoder, pipe_config, conn_state);
3016
	intel_edp_backlight_on(pipe_config, conn_state);
3017
}
3018

3019
static void vlv_enable_dp(struct intel_encoder *encoder,
3020 3021
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3022
{
3023 3024
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

3025
	intel_edp_backlight_on(pipe_config, conn_state);
3026
	intel_psr_enable(intel_dp, pipe_config);
3027 3028
}

3029
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
3030 3031
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3032 3033
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3034
	enum port port = encoder->port;
3035

3036
	intel_dp_prepare(encoder, pipe_config);
3037

3038
	/* Only ilk+ has port A */
3039
	if (port == PORT_A)
3040
		ironlake_edp_pll_on(intel_dp, pipe_config);
3041 3042
}

3043 3044 3045
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3046
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3047
	enum pipe pipe = intel_dp->pps_pipe;
3048
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3049

3050 3051
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

3052 3053 3054
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

3055 3056 3057
	edp_panel_vdd_off_sync(intel_dp);

	/*
3058
	 * VLV seems to get confused when multiple power sequencers
3059 3060 3061
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
3062
	 * selected in multiple power sequencers, but let's clear the
3063 3064 3065 3066
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3067
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3068 3069 3070 3071 3072 3073
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3074
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3075 3076 3077 3078 3079 3080
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3081
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3082
		struct intel_dp *intel_dp;
3083
		enum port port;
3084

3085 3086
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3087 3088 3089
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3090
		port = dp_to_dig_port(intel_dp)->base.port;
3091

3092 3093 3094 3095
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3096 3097 3098 3099
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3100
			      pipe_name(pipe), port_name(port));
3101 3102

		/* make sure vdd is off before we steal it */
3103
		vlv_detach_power_sequencer(intel_dp);
3104 3105 3106
	}
}

3107 3108
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3109
{
3110
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3111 3112
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3113 3114 3115

	lockdep_assert_held(&dev_priv->pps_mutex);

3116
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3117

3118 3119 3120 3121 3122 3123 3124
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3125
		vlv_detach_power_sequencer(intel_dp);
3126
	}
3127 3128 3129 3130 3131

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3132
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3133

3134 3135
	intel_dp->active_pipe = crtc->pipe;

3136
	if (!intel_dp_is_edp(intel_dp))
3137 3138
		return;

3139 3140 3141 3142
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3143
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3144 3145

	/* init power sequencer on this pipe and port */
3146 3147
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3148 3149
}

3150
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3151 3152
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3153
{
3154
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3155

3156
	intel_enable_dp(encoder, pipe_config, conn_state);
3157 3158
}

3159
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3160 3161
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3162
{
3163
	intel_dp_prepare(encoder, pipe_config);
3164

3165
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3166 3167
}

3168
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3169 3170
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3171
{
3172
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3173

3174
	intel_enable_dp(encoder, pipe_config, conn_state);
3175 3176

	/* Second common lane will stay alive on its own now */
3177
	chv_phy_release_cl2_override(encoder);
3178 3179
}

3180
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3181 3182
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3183
{
3184
	intel_dp_prepare(encoder, pipe_config);
3185

3186
	chv_phy_pre_pll_enable(encoder, pipe_config);
3187 3188
}

3189
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3190 3191
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3192
{
3193
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3194 3195
}

3196 3197 3198 3199
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3200
bool
3201
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3202
{
3203 3204
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3205 3206
}

3207
/* These are source-specific values. */
3208
uint8_t
K
Keith Packard 已提交
3209
intel_dp_voltage_max(struct intel_dp *intel_dp)
3210
{
3211
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3212 3213
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum port port = encoder->port;
K
Keith Packard 已提交
3214

3215
	if (HAS_DDI(dev_priv))
3216
		return intel_ddi_dp_voltage_max(encoder);
3217
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3218
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3219
	else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
3220
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3221
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3222
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3223
	else
3224
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3225 3226
}

3227
uint8_t
K
Keith Packard 已提交
3228 3229
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3230
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3231 3232
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum port port = encoder->port;
K
Keith Packard 已提交
3233

3234 3235
	if (HAS_DDI(dev_priv)) {
		return intel_ddi_dp_pre_emphasis_max(encoder, voltage_swing);
3236
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3237
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3238 3239 3240 3241 3242 3243 3244
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3245
		default:
3246
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3247
		}
3248
	} else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3249
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3250 3251 3252 3253 3254
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3255
		default:
3256
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3257 3258 3259
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3260 3261 3262 3263 3264 3265 3266
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3267
		default:
3268
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3269
		}
3270 3271 3272
	}
}

3273
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3274
{
3275
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3276 3277 3278 3279 3280
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3281
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3282 3283
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3284
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3285 3286 3287
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3288
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3289 3290 3291
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3292
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3293 3294 3295
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3296
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3297 3298 3299 3300 3301 3302 3303
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3304
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3305 3306
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3307
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3308 3309 3310
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3311
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3312 3313 3314
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3315
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3316 3317 3318 3319 3320 3321 3322
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3323
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3324 3325
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3326
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3327 3328 3329
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3330
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3331 3332 3333 3334 3335 3336 3337
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3338
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3339 3340
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3341
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3353 3354
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3355 3356 3357 3358

	return 0;
}

3359
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3360
{
3361 3362 3363
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3364 3365 3366
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3367
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3368
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3369
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3370 3371 3372
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3373
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3374 3375 3376
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3377
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3378 3379 3380
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3381
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3382 3383
			deemph_reg_value = 128;
			margin_reg_value = 154;
3384
			uniq_trans_scale = true;
3385 3386 3387 3388 3389
			break;
		default:
			return 0;
		}
		break;
3390
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3391
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3392
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3393 3394 3395
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3396
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3397 3398 3399
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3400
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3401 3402 3403 3404 3405 3406 3407
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3408
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3409
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3410
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3411 3412 3413
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3414
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3415 3416 3417 3418 3419 3420 3421
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3422
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3423
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3424
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3436 3437
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3438 3439 3440 3441

	return 0;
}

3442
static uint32_t
3443
g4x_signal_levels(uint8_t train_set)
3444
{
3445
	uint32_t	signal_levels = 0;
3446

3447
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3448
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3449 3450 3451
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3452
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3453 3454
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3455
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3456 3457
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3458
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3459 3460 3461
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3462
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3463
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3464 3465 3466
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3467
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3468 3469
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3470
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3471 3472
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3473
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3474 3475 3476 3477 3478 3479
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3480
/* SNB CPU eDP voltage swing and pre-emphasis control */
3481
static uint32_t
3482
snb_cpu_edp_signal_levels(uint8_t train_set)
3483
{
3484 3485 3486
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3487 3488
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3489
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3490
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3491
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3492 3493
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3494
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3495 3496
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3497
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3498 3499
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3500
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3501
	default:
3502 3503 3504
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3505 3506 3507
	}
}

3508
/* IVB CPU eDP voltage swing and pre-emphasis control */
K
Keith Packard 已提交
3509
static uint32_t
3510
ivb_cpu_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3511 3512 3513 3514
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3515
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3516
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3517
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3518
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3519
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3520 3521
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3522
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3523
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3524
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3525 3526
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3527
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3528
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3529
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3530 3531 3532 3533 3534 3535 3536 3537 3538
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3539
void
3540
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3541
{
3542
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3543
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3544
	enum port port = intel_dig_port->base.port;
3545
	uint32_t signal_levels, mask = 0;
3546 3547
	uint8_t train_set = intel_dp->train_set[0];

3548 3549 3550
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3551
		signal_levels = ddi_signal_levels(intel_dp);
3552
		mask = DDI_BUF_EMP_MASK;
3553
	} else if (IS_CHERRYVIEW(dev_priv)) {
3554
		signal_levels = chv_signal_levels(intel_dp);
3555
	} else if (IS_VALLEYVIEW(dev_priv)) {
3556
		signal_levels = vlv_signal_levels(intel_dp);
3557
	} else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
3558
		signal_levels = ivb_cpu_edp_signal_levels(train_set);
3559
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3560
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3561
		signal_levels = snb_cpu_edp_signal_levels(train_set);
3562 3563
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3564
		signal_levels = g4x_signal_levels(train_set);
3565 3566 3567
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3568 3569 3570 3571 3572 3573 3574 3575
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3576

3577
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3578 3579 3580

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3581 3582
}

3583
void
3584 3585
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3586
{
3587
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3588 3589
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3590

3591
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3592

3593
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3594
	POSTING_READ(intel_dp->output_reg);
3595 3596
}

3597
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3598
{
3599
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3600
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3601
	enum port port = intel_dig_port->base.port;
3602 3603
	uint32_t val;

3604
	if (!HAS_DDI(dev_priv))
3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3622 3623 3624 3625
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3626 3627 3628
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3629
static void
3630 3631
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3632
{
3633 3634 3635 3636
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3637
	uint32_t DP = intel_dp->DP;
3638

3639
	if (WARN_ON(HAS_DDI(dev_priv)))
3640 3641
		return;

3642
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3643 3644
		return;

3645
	DRM_DEBUG_KMS("\n");
3646

3647
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
3648
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3649
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3650
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3651
	} else {
3652
		DP &= ~DP_LINK_TRAIN_MASK;
3653
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3654
	}
3655
	I915_WRITE(intel_dp->output_reg, DP);
3656
	POSTING_READ(intel_dp->output_reg);
3657

3658 3659 3660 3661 3662 3663 3664 3665 3666
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3667
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3668 3669 3670 3671 3672 3673 3674
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3675
		/* always enable with pattern 1 (as per spec) */
3676 3677 3678
		DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
			DP_LINK_TRAIN_PAT_1;
3679 3680 3681 3682
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3683
		I915_WRITE(intel_dp->output_reg, DP);
3684
		POSTING_READ(intel_dp->output_reg);
3685

3686
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3687 3688
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3689 3690
	}

3691
	msleep(intel_dp->panel_power_down_delay);
3692 3693

	intel_dp->DP = DP;
3694 3695 3696 3697 3698 3699

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3700 3701
}

3702
bool
3703
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3704
{
3705 3706
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3707
		return false; /* aux transfer failed */
3708

3709
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3710

3711 3712
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3713

3714 3715 3716 3717 3718
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3719

3720 3721
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3722

3723
	if (!intel_dp_read_dpcd(intel_dp))
3724 3725
		return false;

3726 3727
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3728

3729 3730 3731
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3732

3733
	intel_psr_init_dpcd(intel_dp);
3734

3735 3736 3737 3738 3739 3740 3741 3742 3743 3744
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3745 3746
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3747
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3748
			      intel_dp->edp_dpcd);
3749

3750 3751
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3752
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3753 3754
		int i;

3755 3756
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3757

3758 3759
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3760 3761 3762 3763

			if (val == 0)
				break;

3764 3765 3766 3767 3768 3769
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3770
			intel_dp->sink_rates[i] = (val * 200) / 10;
3771
		}
3772
		intel_dp->num_sink_rates = i;
3773
	}
3774

3775 3776 3777 3778
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3779 3780 3781 3782 3783
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3784 3785
	intel_dp_set_common_rates(intel_dp);

3786 3787 3788 3789 3790 3791 3792
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3793 3794
	u8 sink_count;

3795 3796 3797
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3798
	/* Don't clobber cached eDP rates. */
3799
	if (!intel_dp_is_edp(intel_dp)) {
3800
		intel_dp_set_sink_rates(intel_dp);
3801 3802
		intel_dp_set_common_rates(intel_dp);
	}
3803

3804
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3805 3806 3807 3808 3809 3810 3811
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3812
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3813 3814 3815 3816 3817 3818 3819 3820

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3821
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3822
		return false;
3823

3824
	if (!drm_dp_is_branch(intel_dp->dpcd))
3825 3826 3827 3828 3829
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3830 3831 3832
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3833 3834 3835
		return false; /* downstream port status fetch failed */

	return true;
3836 3837
}

3838
static bool
3839
intel_dp_can_mst(struct intel_dp *intel_dp)
3840
{
3841
	u8 mstm_cap;
3842

3843
	if (!i915_modparams.enable_dp_mst)
3844 3845
		return false;

3846 3847 3848 3849 3850 3851
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3852
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3853
		return false;
3854

3855
	return mstm_cap & DP_MST_CAP;
3856 3857 3858 3859 3860
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3861
	if (!i915_modparams.enable_dp_mst)
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3876 3877
}

3878 3879
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3880
{
3881
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3882
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3883
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3884
	u8 buf;
3885
	int ret = 0;
3886 3887
	int count = 0;
	int attempts = 10;
3888

3889 3890
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3891 3892
		ret = -EIO;
		goto out;
3893 3894
	}

3895
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3896
			       buf & ~DP_TEST_SINK_START) < 0) {
3897
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3898 3899 3900
		ret = -EIO;
		goto out;
	}
3901

3902
	do {
3903
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3904 3905 3906 3907 3908 3909 3910 3911 3912 3913

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3914
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3915 3916 3917
		ret = -ETIMEDOUT;
	}

3918
 out:
3919
	if (disable_wa)
3920
		hsw_enable_ips(crtc_state);
3921
	return ret;
3922 3923
}

3924 3925
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3926 3927
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3928
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3929
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3930
	u8 buf;
3931 3932
	int ret;

3933 3934 3935 3936 3937 3938 3939 3940 3941
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3942
	if (buf & DP_TEST_SINK_START) {
3943
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
3944 3945 3946 3947
		if (ret)
			return ret;
	}

3948
	hsw_disable_ips(crtc_state);
3949

3950
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3951
			       buf | DP_TEST_SINK_START) < 0) {
3952
		hsw_enable_ips(crtc_state);
3953
		return -EIO;
3954 3955
	}

3956
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3957 3958 3959
	return 0;
}

3960
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
3961 3962
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3963
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3964
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3965
	u8 buf;
3966
	int count, ret;
3967 3968
	int attempts = 6;

3969
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
3970 3971 3972
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3973
	do {
3974
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3975

3976
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3977 3978
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3979
			goto stop;
3980
		}
3981
		count = buf & DP_TEST_COUNT_MASK;
3982

3983
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3984 3985

	if (attempts == 0) {
3986 3987 3988 3989 3990 3991 3992 3993
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3994
	}
3995

3996
stop:
3997
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
3998
	return ret;
3999 4000
}

4001 4002 4003
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4004 4005
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4006 4007
}

4008 4009 4010
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4011 4012 4013
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4014 4015
}

4016 4017
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4018
	int status = 0;
4019
	int test_link_rate;
4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4041 4042 4043 4044

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4045 4046 4047 4048 4049 4050
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4051 4052 4053 4054
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4055
	uint8_t test_pattern;
4056
	uint8_t test_misc;
4057 4058 4059 4060
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4061 4062
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4084 4085
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4112 4113 4114
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4115
{
4116
	uint8_t test_result = DP_TEST_ACK;
4117 4118 4119 4120
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4121
	    connector->edid_corrupt ||
4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4135
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4136
	} else {
4137 4138 4139 4140 4141 4142 4143
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4144 4145
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4146 4147 4148
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4149
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4150 4151 4152
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4153
	intel_dp->compliance.test_active = 1;
4154

4155 4156 4157 4158
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4159
{
4160 4161 4162 4163 4164 4165 4166
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4167 4168
	uint8_t request = 0;
	int status;
4169

4170
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4171 4172 4173 4174 4175
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4176
	switch (request) {
4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4194
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4195 4196 4197
		break;
	}

4198 4199 4200
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4201
update_status:
4202
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4203 4204
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4205 4206
}

4207 4208 4209 4210 4211 4212
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4213
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4214 4215 4216 4217 4218 4219 4220 4221
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4222
			if (intel_dp->active_mst_links &&
4223
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4224 4225 4226 4227 4228
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4229
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4245
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4264 4265 4266 4267 4268
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

4269 4270 4271 4272
	if (!intel_dp->link_trained)
		return false;

	if (!intel_dp_get_link_status(intel_dp, link_status))
4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
4301 4302
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_connector *connector = intel_dp->attached_connector;
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	int ret;

	/* FIXME handle the MST connectors as well */

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

	WARN_ON(!intel_crtc_has_dp_encoder(crtc_state));

	if (!crtc_state->base.active)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;
4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4354
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4355 4356 4357 4358 4359

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
4360 4361

	return 0;
4362 4363
}

4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
static bool intel_dp_hotplug(struct intel_encoder *encoder,
			     struct intel_connector *connector)
4378
{
4379 4380 4381
	struct drm_modeset_acquire_ctx ctx;
	bool changed;
	int ret;
4382

4383
	changed = intel_encoder_hotplug(encoder, connector);
4384

4385
	drm_modeset_acquire_init(&ctx, 0);
4386

4387 4388
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
4389

4390 4391 4392 4393
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
4394

4395 4396
		break;
	}
4397

4398 4399 4400
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	WARN(ret, "Acquiring modeset locks failed with %i\n", ret);
4401

4402
	return changed;
4403 4404
}

4405 4406 4407 4408 4409 4410 4411
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4412 4413 4414 4415 4416
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4417
 */
4418
static bool
4419
intel_dp_short_pulse(struct intel_dp *intel_dp)
4420
{
4421
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4422
	u8 sink_irq_vector = 0;
4423 4424
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4425

4426 4427 4428 4429
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4430
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4431

4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4443 4444
	}

4445 4446
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4447 4448
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4449
		/* Clear interrupt source */
4450 4451 4452
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4453 4454

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4455
			intel_dp_handle_test_request(intel_dp);
4456 4457 4458 4459
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4460 4461 4462
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
4463

4464 4465 4466
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4467
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4468
	}
4469 4470

	return true;
4471 4472
}

4473
/* XXX this is probably wrong for multiple downstream ports */
4474
static enum drm_connector_status
4475
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4476
{
4477
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4478 4479 4480
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4481 4482 4483
	if (lspcon->active)
		lspcon_resume(lspcon);

4484 4485 4486
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4487
	if (intel_dp_is_edp(intel_dp))
4488 4489
		return connector_status_connected;

4490
	/* if there's no downstream port, we're done */
4491
	if (!drm_dp_is_branch(dpcd))
4492
		return connector_status_connected;
4493 4494

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4495 4496
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4497

4498 4499
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4500 4501
	}

4502 4503 4504
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4505
	/* If no HPD, poke DDC gently */
4506
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4507
		return connector_status_connected;
4508 4509

	/* Well we tried, say unknown for unreliable port types */
4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4522 4523 4524

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4525
	return connector_status_disconnected;
4526 4527
}

4528 4529 4530
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4531
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4532 4533
	enum drm_connector_status status;

4534
	status = intel_panel_detect(dev_priv);
4535 4536 4537 4538 4539 4540
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4541
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4542
{
4543
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4544
	u32 bit;
4545

4546 4547
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4548 4549
		bit = SDE_PORTB_HOTPLUG;
		break;
4550
	case HPD_PORT_C:
4551 4552
		bit = SDE_PORTC_HOTPLUG;
		break;
4553
	case HPD_PORT_D:
4554 4555 4556
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4557
		MISSING_CASE(encoder->hpd_pin);
4558 4559 4560 4561 4562 4563
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4564
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4565
{
4566
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4567 4568
	u32 bit;

4569 4570
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4571 4572
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4573
	case HPD_PORT_C:
4574 4575
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4576
	case HPD_PORT_D:
4577 4578
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4579
	default:
4580
		MISSING_CASE(encoder->hpd_pin);
4581 4582 4583 4584 4585 4586
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4587
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4588
{
4589
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4590 4591
	u32 bit;

4592 4593
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4594 4595
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4596
	case HPD_PORT_E:
4597 4598
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4599
	default:
4600
		return cpt_digital_port_connected(encoder);
4601
	}
4602

4603
	return I915_READ(SDEISR) & bit;
4604 4605
}

4606
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4607
{
4608
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4609
	u32 bit;
4610

4611 4612
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4613 4614
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4615
	case HPD_PORT_C:
4616 4617
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4618
	case HPD_PORT_D:
4619 4620 4621
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4622
		MISSING_CASE(encoder->hpd_pin);
4623 4624 4625 4626 4627 4628
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4629
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4630
{
4631
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4632 4633
	u32 bit;

4634 4635
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4636
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4637
		break;
4638
	case HPD_PORT_C:
4639
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4640
		break;
4641
	case HPD_PORT_D:
4642
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4643 4644
		break;
	default:
4645
		MISSING_CASE(encoder->hpd_pin);
4646
		return false;
4647 4648
	}

4649
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4650 4651
}

4652
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4653
{
4654 4655 4656
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4657 4658
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4659
		return ibx_digital_port_connected(encoder);
4660 4661
}

4662
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4663
{
4664 4665 4666
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4667 4668
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4669
		return cpt_digital_port_connected(encoder);
4670 4671
}

4672
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4673
{
4674 4675 4676
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4677 4678
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4679
		return cpt_digital_port_connected(encoder);
4680 4681
}

4682
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4683
{
4684 4685 4686
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4687 4688
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4689
		return cpt_digital_port_connected(encoder);
4690 4691
}

4692
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4693
{
4694
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4695 4696
	u32 bit;

4697 4698
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4699 4700
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4701
	case HPD_PORT_B:
4702 4703
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4704
	case HPD_PORT_C:
4705 4706 4707
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4708
		MISSING_CASE(encoder->hpd_pin);
4709 4710 4711 4712 4713 4714
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4715 4716
/*
 * intel_digital_port_connected - is the specified port connected?
4717
 * @encoder: intel_encoder
4718
 *
4719
 * Return %true if port is connected, %false otherwise.
4720
 */
4721
bool intel_digital_port_connected(struct intel_encoder *encoder)
4722
{
4723 4724
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4725 4726
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4727
			return gm45_digital_port_connected(encoder);
4728
		else
4729
			return g4x_digital_port_connected(encoder);
4730 4731 4732
	}

	if (IS_GEN5(dev_priv))
4733
		return ilk_digital_port_connected(encoder);
4734
	else if (IS_GEN6(dev_priv))
4735
		return snb_digital_port_connected(encoder);
4736
	else if (IS_GEN7(dev_priv))
4737
		return ivb_digital_port_connected(encoder);
4738
	else if (IS_GEN8(dev_priv))
4739
		return bdw_digital_port_connected(encoder);
4740
	else if (IS_GEN9_LP(dev_priv))
4741
		return bxt_digital_port_connected(encoder);
4742
	else
4743
		return spt_digital_port_connected(encoder);
4744 4745
}

4746
static struct edid *
4747
intel_dp_get_edid(struct intel_dp *intel_dp)
4748
{
4749
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4750

4751 4752 4753 4754
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4755 4756
			return NULL;

J
Jani Nikula 已提交
4757
		return drm_edid_duplicate(intel_connector->edid);
4758 4759 4760 4761
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4762

4763 4764 4765 4766 4767
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4768

4769
	intel_dp_unset_edid(intel_dp);
4770 4771 4772
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4773
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4774 4775
}

4776 4777
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4778
{
4779
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4780

4781 4782
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4783

4784 4785
	intel_dp->has_audio = false;
}
4786

4787
static int
4788
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4789
{
4790 4791
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4792
	enum drm_connector_status status;
4793
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4794

4795
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4796

4797
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4798

4799
	/* Can't disconnect eDP, but you can close the lid... */
4800
	if (intel_dp_is_edp(intel_dp))
4801
		status = edp_detect(intel_dp);
4802
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4803
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4804
	else
4805 4806
		status = connector_status_disconnected;

4807
	if (status == connector_status_disconnected) {
4808
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4809

4810 4811 4812 4813 4814 4815 4816 4817 4818
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4819
		goto out;
4820
	}
Z
Zhenyu Wang 已提交
4821

4822
	if (intel_dp->reset_link_params) {
4823 4824
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4825

4826 4827
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4828 4829 4830

		intel_dp->reset_link_params = false;
	}
4831

4832 4833
	intel_dp_print_rates(intel_dp);

4834 4835
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4836

4837 4838 4839
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4840 4841 4842 4843 4844
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4845 4846 4847 4848
		status = connector_status_disconnected;
		goto out;
	}

4849 4850 4851 4852 4853 4854 4855 4856
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4857
	intel_dp_set_edid(intel_dp);
4858
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4859
		status = connector_status_connected;
4860
	intel_dp->detect_done = true;
4861

4862 4863
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4864 4865
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4877
out:
4878
	if (status != connector_status_connected && !intel_dp->is_mst)
4879
		intel_dp_unset_edid(intel_dp);
4880

4881
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4882
	return status;
4883 4884
}

4885 4886 4887 4888
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4889 4890
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4891
	int status = connector->status;
4892 4893 4894 4895

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4896
	/* If full detect is not performed yet, do a full detect */
4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4908
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4909
	}
4910 4911

	intel_dp->detect_done = false;
4912

4913
	return status;
4914 4915
}

4916 4917
static void
intel_dp_force(struct drm_connector *connector)
4918
{
4919
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4920
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4921
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4922

4923 4924 4925
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4926

4927 4928
	if (connector->status != connector_status_connected)
		return;
4929

4930
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4931 4932 4933

	intel_dp_set_edid(intel_dp);

4934
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4948

4949
	/* if eDP has no EDID, fall back to fixed mode */
4950
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4951
	    intel_connector->panel.fixed_mode) {
4952
		struct drm_display_mode *mode;
4953 4954

		mode = drm_mode_duplicate(connector->dev,
4955
					  intel_connector->panel.fixed_mode);
4956
		if (mode) {
4957 4958 4959 4960
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4961

4962
	return 0;
4963 4964
}

4965 4966 4967 4968
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4969 4970 4971 4972 4973
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4974 4975 4976 4977 4978 4979 4980 4981 4982 4983

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4984 4985 4986 4987 4988 4989 4990
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4991
static void
4992
intel_dp_connector_destroy(struct drm_connector *connector)
4993
{
4994
	struct intel_connector *intel_connector = to_intel_connector(connector);
4995

4996
	kfree(intel_connector->detect_edid);
4997

4998 4999 5000
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

5001 5002 5003 5004
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
5005
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5006
		intel_panel_fini(&intel_connector->panel);
5007

5008
	drm_connector_cleanup(connector);
5009
	kfree(connector);
5010 5011
}

P
Paulo Zanoni 已提交
5012
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
5013
{
5014 5015
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5016

5017
	intel_dp_mst_encoder_cleanup(intel_dig_port);
5018
	if (intel_dp_is_edp(intel_dp)) {
5019
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5020 5021 5022 5023
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
5024
		pps_lock(intel_dp);
5025
		edp_panel_vdd_off_sync(intel_dp);
5026 5027
		pps_unlock(intel_dp);

5028 5029 5030 5031
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
5032
	}
5033 5034 5035

	intel_dp_aux_fini(intel_dp);

5036
	drm_encoder_cleanup(encoder);
5037
	kfree(intel_dig_port);
5038 5039
}

5040
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5041 5042 5043
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

5044
	if (!intel_dp_is_edp(intel_dp))
5045 5046
		return;

5047 5048 5049 5050
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5051
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5052
	pps_lock(intel_dp);
5053
	edp_panel_vdd_off_sync(intel_dp);
5054
	pps_unlock(intel_dp);
5055 5056
}

5057 5058 5059 5060 5061
static
int intel_dp_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
				u8 *an)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_dig_port->base.base);
5062 5063 5064 5065 5066 5067
	static const struct drm_dp_aux_msg msg = {
		.request = DP_AUX_NATIVE_WRITE,
		.address = DP_AUX_HDCP_AKSV,
		.size = DRM_HDCP_KSV_LEN,
	};
	uint8_t txbuf[HEADER_SIZE + DRM_HDCP_KSV_LEN] = {}, rxbuf[2], reply = 0;
5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084
	ssize_t dpcd_ret;
	int ret;

	/* Output An first, that's easy */
	dpcd_ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux, DP_AUX_HDCP_AN,
				     an, DRM_HDCP_AN_LEN);
	if (dpcd_ret != DRM_HDCP_AN_LEN) {
		DRM_ERROR("Failed to write An over DP/AUX (%zd)\n", dpcd_ret);
		return dpcd_ret >= 0 ? -EIO : dpcd_ret;
	}

	/*
	 * Since Aksv is Oh-So-Secret, we can't access it in software. So in
	 * order to get it on the wire, we need to create the AUX header as if
	 * we were writing the data, and then tickle the hardware to output the
	 * data once the header is sent out.
	 */
5085
	intel_dp_aux_header(txbuf, &msg);
5086

5087
	ret = intel_dp_aux_xfer(intel_dp, txbuf, HEADER_SIZE + msg.size,
5088 5089
				rxbuf, sizeof(rxbuf),
				DP_AUX_CH_CTL_AUX_AKSV_SELECT);
5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133
	if (ret < 0) {
		DRM_ERROR("Write Aksv over DP/AUX failed (%d)\n", ret);
		return ret;
	} else if (ret == 0) {
		DRM_ERROR("Aksv write over DP/AUX was empty\n");
		return -EIO;
	}

	reply = (rxbuf[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK;
	return reply == DP_AUX_NATIVE_REPLY_ACK ? 0 : -EIO;
}

static int intel_dp_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
				   u8 *bksv)
{
	ssize_t ret;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BKSV, bksv,
			       DRM_HDCP_KSV_LEN);
	if (ret != DRM_HDCP_KSV_LEN) {
		DRM_ERROR("Read Bksv from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static int intel_dp_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
				      u8 *bstatus)
{
	ssize_t ret;
	/*
	 * For some reason the HDMI and DP HDCP specs call this register
	 * definition by different names. In the HDMI spec, it's called BSTATUS,
	 * but in DP it's called BINFO.
	 */
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BINFO,
			       bstatus, DRM_HDCP_BSTATUS_LEN);
	if (ret != DRM_HDCP_BSTATUS_LEN) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
5134 5135
int intel_dp_hdcp_read_bcaps(struct intel_digital_port *intel_dig_port,
			     u8 *bcaps)
5136 5137
{
	ssize_t ret;
5138

5139
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BCAPS,
5140
			       bcaps, 1);
5141 5142 5143 5144
	if (ret != 1) {
		DRM_ERROR("Read bcaps from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159

	return 0;
}

static
int intel_dp_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
				   bool *repeater_present)
{
	ssize_t ret;
	u8 bcaps;

	ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
	if (ret)
		return ret;

5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248
	*repeater_present = bcaps & DP_BCAPS_REPEATER_PRESENT;
	return 0;
}

static
int intel_dp_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
				u8 *ri_prime)
{
	ssize_t ret;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_RI_PRIME,
			       ri_prime, DRM_HDCP_RI_LEN);
	if (ret != DRM_HDCP_RI_LEN) {
		DRM_ERROR("Read Ri' from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
int intel_dp_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
				 bool *ksv_ready)
{
	ssize_t ret;
	u8 bstatus;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
			       &bstatus, 1);
	if (ret != 1) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	*ksv_ready = bstatus & DP_BSTATUS_READY;
	return 0;
}

static
int intel_dp_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
				int num_downstream, u8 *ksv_fifo)
{
	ssize_t ret;
	int i;

	/* KSV list is read via 15 byte window (3 entries @ 5 bytes each) */
	for (i = 0; i < num_downstream; i += 3) {
		size_t len = min(num_downstream - i, 3) * DRM_HDCP_KSV_LEN;
		ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
				       DP_AUX_HDCP_KSV_FIFO,
				       ksv_fifo + i * DRM_HDCP_KSV_LEN,
				       len);
		if (ret != len) {
			DRM_ERROR("Read ksv[%d] from DP/AUX failed (%zd)\n", i,
				  ret);
			return ret >= 0 ? -EIO : ret;
		}
	}
	return 0;
}

static
int intel_dp_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
				    int i, u32 *part)
{
	ssize_t ret;

	if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
		return -EINVAL;

	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
			       DP_AUX_HDCP_V_PRIME(i), part,
			       DRM_HDCP_V_PRIME_PART_LEN);
	if (ret != DRM_HDCP_V_PRIME_PART_LEN) {
		DRM_ERROR("Read v'[%d] from DP/AUX failed (%zd)\n", i, ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
int intel_dp_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
				    bool enable)
{
	/* Not used for single stream DisplayPort setups */
	return 0;
}

static
bool intel_dp_hdcp_check_link(struct intel_digital_port *intel_dig_port)
{
	ssize_t ret;
	u8 bstatus;
5249

5250 5251 5252 5253
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
			       &bstatus, 1);
	if (ret != 1) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5254
		return false;
5255
	}
5256

5257 5258 5259
	return !(bstatus & (DP_BSTATUS_LINK_FAILURE | DP_BSTATUS_REAUTH_REQ));
}

5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274
static
int intel_dp_hdcp_capable(struct intel_digital_port *intel_dig_port,
			  bool *hdcp_capable)
{
	ssize_t ret;
	u8 bcaps;

	ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
	if (ret)
		return ret;

	*hdcp_capable = bcaps & DP_BCAPS_HDCP_CAPABLE;
	return 0;
}

5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285
static const struct intel_hdcp_shim intel_dp_hdcp_shim = {
	.write_an_aksv = intel_dp_hdcp_write_an_aksv,
	.read_bksv = intel_dp_hdcp_read_bksv,
	.read_bstatus = intel_dp_hdcp_read_bstatus,
	.repeater_present = intel_dp_hdcp_repeater_present,
	.read_ri_prime = intel_dp_hdcp_read_ri_prime,
	.read_ksv_ready = intel_dp_hdcp_read_ksv_ready,
	.read_ksv_fifo = intel_dp_hdcp_read_ksv_fifo,
	.read_v_prime_part = intel_dp_hdcp_read_v_prime_part,
	.toggle_signalling = intel_dp_hdcp_toggle_signalling,
	.check_link = intel_dp_hdcp_check_link,
5286
	.hdcp_capable = intel_dp_hdcp_capable,
5287 5288
};

5289 5290
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
5291
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5305
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5306 5307 5308 5309

	edp_panel_vdd_schedule_off(intel_dp);
}

5310 5311 5312
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5313 5314
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum pipe pipe;
5315

5316 5317 5318
	if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				  encoder->port, &pipe))
		return pipe;
5319

5320
	return INVALID_PIPE;
5321 5322
}

5323
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5324
{
5325
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5326 5327
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5328 5329 5330

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5331

5332
	if (lspcon->active)
5333 5334
		lspcon_resume(lspcon);

5335 5336
	intel_dp->reset_link_params = true;

5337 5338
	pps_lock(intel_dp);

5339 5340 5341
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5342
	if (intel_dp_is_edp(intel_dp)) {
5343
		/* Reinit the power sequencer, in case BIOS did something with it. */
5344
		intel_dp_pps_init(intel_dp);
5345 5346
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5347 5348

	pps_unlock(intel_dp);
5349 5350
}

5351
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5352
	.force = intel_dp_force,
5353
	.fill_modes = drm_helper_probe_single_connector_modes,
5354 5355
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5356
	.late_register = intel_dp_connector_register,
5357
	.early_unregister = intel_dp_connector_unregister,
5358
	.destroy = intel_dp_connector_destroy,
5359
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5360
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5361 5362 5363
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5364
	.detect_ctx = intel_dp_detect,
5365 5366
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5367
	.atomic_check = intel_digital_connector_atomic_check,
5368 5369 5370
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5371
	.reset = intel_dp_encoder_reset,
5372
	.destroy = intel_dp_encoder_destroy,
5373 5374
};

5375
enum irqreturn
5376 5377 5378
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5379
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5380
	enum irqreturn ret = IRQ_NONE;
5381

5382 5383 5384 5385 5386 5387 5388 5389
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5390
			      port_name(intel_dig_port->base.port));
5391
		return IRQ_HANDLED;
5392 5393
	}

5394
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5395
		      port_name(intel_dig_port->base.port),
5396
		      long_hpd ? "long" : "short");
5397

5398
	if (long_hpd) {
5399
		intel_dp->reset_link_params = true;
5400 5401 5402 5403
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5404
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5405

5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5419
		}
5420
	}
5421

5422
	if (!intel_dp->is_mst) {
5423
		bool handled;
5424 5425 5426

		handled = intel_dp_short_pulse(intel_dp);

5427 5428 5429
		/* Short pulse can signify loss of hdcp authentication */
		intel_hdcp_check_link(intel_dp->attached_connector);

5430
		if (!handled) {
5431 5432
			intel_dp->detect_done = false;
			goto put_power;
5433
		}
5434
	}
5435 5436 5437

	ret = IRQ_HANDLED;

5438
put_power:
5439
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5440 5441

	return ret;
5442 5443
}

5444
/* check the VBT to see whether the eDP is on another port */
5445
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5446
{
5447 5448 5449 5450
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5451
	if (INTEL_GEN(dev_priv) < 5)
5452 5453
		return false;

5454
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5455 5456
		return true;

5457
	return intel_bios_is_port_edp(dev_priv, port);
5458 5459
}

5460
static void
5461 5462
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5463
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5464 5465 5466 5467
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5468

5469
	intel_attach_broadcast_rgb_property(connector);
5470

5471
	if (intel_dp_is_edp(intel_dp)) {
5472 5473 5474 5475 5476 5477 5478 5479
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5480
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5481

5482
	}
5483 5484
}

5485 5486
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5487
	intel_dp->panel_power_off_time = ktime_get_boottime();
5488 5489 5490 5491
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5492
static void
5493
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5494
{
5495
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5496
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5497
	struct pps_registers regs;
5498

5499
	intel_pps_get_registers(intel_dp, &regs);
5500 5501 5502

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5503
	pp_ctl = ironlake_get_pp_control(intel_dp);
5504

5505 5506
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5507 5508
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5509 5510
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5511
	}
5512 5513

	/* Pull timing values out of registers */
5514 5515
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5516

5517 5518
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5519

5520 5521
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5522

5523 5524
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5525

5526 5527
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5528 5529
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5530
	} else {
5531
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5532
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5533
	}
5534 5535
}

I
Imre Deak 已提交
5536 5537 5538 5539 5540 5541 5542 5543 5544
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5545
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5546 5547 5548 5549
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5550
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5551 5552 5553 5554 5555 5556 5557 5558 5559

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5560
static void
5561
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5562
{
5563
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5564 5565 5566 5567 5568 5569 5570 5571 5572
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5573
	intel_pps_readout_hw_state(intel_dp, &cur);
5574

I
Imre Deak 已提交
5575
	intel_pps_dump_state("cur", &cur);
5576

5577
	vbt = dev_priv->vbt.edp.pps;
5578 5579 5580 5581 5582 5583
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5584
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5585 5586 5587
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5588 5589 5590 5591 5592
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5606
	intel_pps_dump_state("vbt", &vbt);
5607 5608 5609

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5610
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5611 5612 5613 5614 5615 5616 5617 5618 5619
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5620
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5621 5622 5623 5624 5625 5626 5627
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5628 5629 5630 5631 5632 5633
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5634 5635 5636 5637 5638 5639 5640 5641 5642 5643

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5644 5645 5646 5647 5648 5649

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5650 5651 5652
}

static void
5653
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5654
					      bool force_disable_vdd)
5655
{
5656
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5657
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5658
	int div = dev_priv->rawclk_freq / 1000;
5659
	struct pps_registers regs;
5660
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5661
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5662

V
Ville Syrjälä 已提交
5663
	lockdep_assert_held(&dev_priv->pps_mutex);
5664

5665
	intel_pps_get_registers(intel_dp, &regs);
5666

5667 5668
	/*
	 * On some VLV machines the BIOS can leave the VDD
5669
	 * enabled even on power sequencers which aren't
5670 5671 5672 5673 5674 5675 5676
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
5677
	 * soon as the new power sequencer gets initialized.
5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5692
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5693 5694
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5695
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5696 5697
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5698 5699
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5700
		pp_div = I915_READ(regs.pp_ctrl);
5701
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5702
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5703 5704 5705 5706 5707 5708
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5709 5710 5711

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5712
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5713
		port_sel = PANEL_PORT_SELECT_VLV(port);
5714
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5715
		if (port == PORT_A)
5716
			port_sel = PANEL_PORT_SELECT_DPA;
5717
		else
5718
			port_sel = PANEL_PORT_SELECT_DPD;
5719 5720
	}

5721 5722
	pp_on |= port_sel;

5723 5724
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5725 5726
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5727
		I915_WRITE(regs.pp_ctrl, pp_div);
5728
	else
5729
		I915_WRITE(regs.pp_div, pp_div);
5730 5731

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5732 5733
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5734 5735
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5736 5737
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5738 5739
}

5740
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5741
{
5742
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5743 5744

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5745 5746
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5747 5748
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5749 5750 5751
	}
}

5752 5753
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5754
 * @dev_priv: i915 device
5755
 * @crtc_state: a pointer to the active intel_crtc_state
5756 5757 5758 5759 5760 5761 5762 5763 5764
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5765
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5766
				    const struct intel_crtc_state *crtc_state,
5767
				    int refresh_rate)
5768 5769
{
	struct intel_encoder *encoder;
5770 5771
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5772
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5773
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5774 5775 5776 5777 5778 5779

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5780 5781
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5782 5783 5784
		return;
	}

5785 5786
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5787 5788 5789 5790 5791 5792

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5793
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5794 5795 5796 5797
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5798 5799
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5800 5801
		index = DRRS_LOW_RR;

5802
	if (index == dev_priv->drrs.refresh_rate_type) {
5803 5804 5805 5806 5807
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5808
	if (!crtc_state->base.active) {
5809 5810 5811 5812
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5813
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5825 5826
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5827
		u32 val;
5828

5829
		val = I915_READ(reg);
5830
		if (index > DRRS_HIGH_RR) {
5831
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5832 5833 5834
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5835
		} else {
5836
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5837 5838 5839
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5840 5841 5842 5843
		}
		I915_WRITE(reg, val);
	}

5844 5845 5846 5847 5848
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5849 5850 5851
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5852
 * @crtc_state: A pointer to the active crtc state.
5853 5854 5855
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5856
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5857
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5858
{
5859
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5860

5861
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5862 5863 5864 5865
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5866 5867 5868 5869 5870
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5885 5886 5887
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5888
 * @old_crtc_state: Pointer to old crtc_state.
5889 5890
 *
 */
5891
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5892
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5893
{
5894
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5895

5896
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5897 5898 5899 5900 5901 5902 5903 5904 5905
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5906 5907
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5908 5909 5910 5911 5912 5913 5914

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5928
	/*
5929 5930
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5931 5932
	 */

5933 5934
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5935

5936 5937 5938 5939 5940 5941
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5942

5943 5944
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5945 5946
}

5947
/**
5948
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5949
 * @dev_priv: i915 device
5950 5951
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5952 5953
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5954 5955 5956
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5957 5958
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5959 5960 5961 5962
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5963
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5964 5965
		return;

5966
	cancel_delayed_work(&dev_priv->drrs.work);
5967

5968
	mutex_lock(&dev_priv->drrs.mutex);
5969 5970 5971 5972 5973
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5974 5975 5976
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5977 5978 5979
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5980
	/* invalidate means busy screen hence upclock */
5981
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5982 5983
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5984 5985 5986 5987

	mutex_unlock(&dev_priv->drrs.mutex);
}

5988
/**
5989
 * intel_edp_drrs_flush - Restart Idleness DRRS
5990
 * @dev_priv: i915 device
5991 5992
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5993 5994 5995 5996
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5997 5998 5999
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
6000 6001
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
6002 6003 6004 6005
{
	struct drm_crtc *crtc;
	enum pipe pipe;

6006
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
6007 6008
		return;

6009
	cancel_delayed_work(&dev_priv->drrs.work);
6010

6011
	mutex_lock(&dev_priv->drrs.mutex);
6012 6013 6014 6015 6016
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6017 6018
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
6019 6020

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
6021 6022
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

6023
	/* flush means busy screen hence upclock */
6024
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6025 6026
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
6027 6028 6029 6030 6031 6032

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
6033 6034 6035 6036 6037
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
6061 6062 6063 6064 6065 6066 6067 6068
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
6069 6070 6071 6072 6073 6074 6075 6076
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
6077
 * @connector: eDP connector
6078 6079 6080 6081 6082 6083 6084 6085 6086 6087
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
6088
static struct drm_display_mode *
6089 6090
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
6091
{
6092
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
6093 6094
	struct drm_display_mode *downclock_mode = NULL;

6095 6096 6097
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

6098
	if (INTEL_GEN(dev_priv) <= 6) {
6099 6100 6101 6102 6103
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
6104
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
6105 6106 6107
		return NULL;
	}

6108 6109
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
6110 6111

	if (!downclock_mode) {
6112
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
6113 6114 6115
		return NULL;
	}

6116
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
6117

6118
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
6119
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
6120 6121 6122
	return downclock_mode;
}

6123
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
6124
				     struct intel_connector *intel_connector)
6125
{
6126
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
6127
	struct drm_i915_private *dev_priv = to_i915(dev);
6128
	struct drm_connector *connector = &intel_connector->base;
6129
	struct drm_display_mode *fixed_mode = NULL;
6130
	struct drm_display_mode *downclock_mode = NULL;
6131 6132 6133
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
6134
	enum pipe pipe = INVALID_PIPE;
6135

6136
	if (!intel_dp_is_edp(intel_dp))
6137 6138
		return true;

6139 6140 6141 6142 6143 6144
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
6145
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
6146 6147 6148 6149 6150 6151
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

6152
	pps_lock(intel_dp);
6153 6154

	intel_dp_init_panel_power_timestamps(intel_dp);
6155
	intel_dp_pps_init(intel_dp);
6156
	intel_edp_panel_vdd_sanitize(intel_dp);
6157

6158
	pps_unlock(intel_dp);
6159

6160
	/* Cache DPCD and EDID for edp. */
6161
	has_dpcd = intel_edp_init_dpcd(intel_dp);
6162

6163
	if (!has_dpcd) {
6164 6165
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
6166
		goto out_vdd_off;
6167 6168
	}

6169
	mutex_lock(&dev->mode_config.mutex);
6170
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

6184
	/* prefer fixed mode from EDID if available */
6185 6186 6187
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
6188 6189
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
6190
			break;
6191 6192 6193 6194 6195 6196 6197
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
6198
		if (fixed_mode) {
6199
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
6200 6201 6202
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
6203
	}
6204
	mutex_unlock(&dev->mode_config.mutex);
6205

6206
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6207 6208
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
6209 6210 6211 6212 6213 6214

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
6215
		pipe = vlv_active_pipe(intel_dp);
6216 6217 6218 6219 6220 6221 6222 6223 6224

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
6225 6226
	}

6227
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
6228
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
6229
	intel_panel_setup_backlight(connector, pipe);
6230 6231

	return true;
6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
6244 6245
}

6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6269
bool
6270 6271
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6272
{
6273 6274 6275 6276
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6277
	struct drm_i915_private *dev_priv = to_i915(dev);
6278
	enum port port = intel_encoder->port;
6279
	int type;
6280

6281 6282 6283 6284
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6285 6286 6287 6288 6289
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6290 6291
	intel_dp_set_source_rates(intel_dp);

6292
	intel_dp->reset_link_params = true;
6293
	intel_dp->pps_pipe = INVALID_PIPE;
6294
	intel_dp->active_pipe = INVALID_PIPE;
6295

6296
	/* intel_dp vfuncs */
6297
	if (HAS_DDI(dev_priv))
6298 6299
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6300 6301
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6302
	intel_dp->attached_connector = intel_connector;
6303

6304
	if (intel_dp_is_port_edp(dev_priv, port))
6305
		type = DRM_MODE_CONNECTOR_eDP;
6306 6307
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6308

6309 6310 6311
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6312 6313 6314 6315 6316 6317 6318 6319
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6320
	/* eDP only on port B and/or C on vlv/chv */
6321
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6322 6323
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6324 6325
		return false;

6326 6327 6328 6329
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6330
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6331 6332
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6333 6334
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6335 6336
	connector->doublescan_allowed = 0;

6337
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
6338

6339
	intel_dp_aux_init(intel_dp);
6340

6341
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6342
			  edp_panel_vdd_work);
6343

6344
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6345

6346
	if (HAS_DDI(dev_priv))
6347 6348 6349 6350
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6351
	/* init MST on ports that can support it */
6352
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6353 6354
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6355 6356
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6357

6358
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6359 6360 6361
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6362
	}
6363

6364
	intel_dp_add_properties(intel_dp, connector);
6365

6366
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
6367 6368 6369 6370
		int ret = intel_hdcp_init(intel_connector, &intel_dp_hdcp_shim);
		if (ret)
			DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
	}
6371

6372 6373 6374 6375
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6376
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6377 6378 6379
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6380 6381

	return true;
6382 6383 6384 6385 6386

fail:
	drm_connector_cleanup(connector);

	return false;
6387
}
6388

6389
bool intel_dp_init(struct drm_i915_private *dev_priv,
6390 6391
		   i915_reg_t output_reg,
		   enum port port)
6392 6393 6394 6395 6396 6397
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6398
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6399
	if (!intel_dig_port)
6400
		return false;
6401

6402
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6403 6404
	if (!intel_connector)
		goto err_connector_alloc;
6405 6406 6407 6408

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6409 6410 6411
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6412
		goto err_encoder_init;
6413

6414
	intel_encoder->hotplug = intel_dp_hotplug;
6415
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6416
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6417
	intel_encoder->get_config = intel_dp_get_config;
6418
	intel_encoder->suspend = intel_dp_encoder_suspend;
6419
	if (IS_CHERRYVIEW(dev_priv)) {
6420
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6421 6422
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6423
		intel_encoder->disable = vlv_disable_dp;
6424
		intel_encoder->post_disable = chv_post_disable_dp;
6425
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6426
	} else if (IS_VALLEYVIEW(dev_priv)) {
6427
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6428 6429
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6430
		intel_encoder->disable = vlv_disable_dp;
6431
		intel_encoder->post_disable = vlv_post_disable_dp;
6432 6433 6434 6435 6436
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6437
	} else {
6438 6439
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6440
		intel_encoder->disable = g4x_disable_dp;
6441
	}
6442 6443

	intel_dig_port->dp.output_reg = output_reg;
6444
	intel_dig_port->max_lanes = 4;
6445

6446
	intel_encoder->type = INTEL_OUTPUT_DP;
6447
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6448
	if (IS_CHERRYVIEW(dev_priv)) {
6449 6450 6451 6452 6453 6454 6455
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6456
	intel_encoder->cloneable = 0;
6457
	intel_encoder->port = port;
6458

6459
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6460
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6461

6462 6463 6464
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6465 6466 6467
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6468
	return true;
S
Sudip Mukherjee 已提交
6469 6470 6471

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6472
err_encoder_init:
S
Sudip Mukherjee 已提交
6473 6474 6475
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6476
	return false;
6477
}
6478 6479 6480

void intel_dp_mst_suspend(struct drm_device *dev)
{
6481
	struct drm_i915_private *dev_priv = to_i915(dev);
6482 6483 6484 6485
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6486
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6487 6488

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6489 6490
			continue;

6491 6492
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6493 6494 6495 6496 6497
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6498
	struct drm_i915_private *dev_priv = to_i915(dev);
6499 6500 6501
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6502
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6503
		int ret;
6504

6505 6506
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6507

6508 6509 6510
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6511 6512
	}
}