intel_dp.c 180.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
39
#include <drm/drm_dp_helper.h>
40
#include <drm/drm_edid.h>
41
#include <drm/drm_hdcp.h>
42
#include "intel_drv.h"
43
#include <drm/i915_drm.h>
44 45
#include "i915_drv.h"

46
#define DP_DPRX_ESI_LEN 14
47

48 49 50 51 52 53
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

54
struct dp_link_dpll {
55
	int clock;
56 57 58 59
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
60
	{ 162000,
61
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
62
	{ 270000,
63 64 65 66
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
67
	{ 162000,
68
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
69
	{ 270000,
70 71 72
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

73
static const struct dp_link_dpll vlv_dpll[] = {
74
	{ 162000,
C
Chon Ming Lee 已提交
75
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
76
	{ 270000,
77 78 79
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

80 81 82 83 84 85 86 87 88 89
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
90
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
91
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
92
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
95

96
/**
97
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
98 99 100 101 102
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
103
bool intel_dp_is_edp(struct intel_dp *intel_dp)
104
{
105 106 107
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
108 109
}

110
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
111
{
112 113 114
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
115 116
}

117 118
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
119
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
120 121
}

122 123
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
124
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
125
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
126 127
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
128
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
129
				      enum pipe pipe);
130
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
131

132 133 134
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
135
	static const int dp_rates[] = {
136
		162000, 270000, 540000, 810000
137
	};
138
	int i, max_rate;
139

140
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
141

142 143
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
144
			break;
145
		intel_dp->sink_rates[i] = dp_rates[i];
146
	}
147

148
	intel_dp->num_sink_rates = i;
149 150
}

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

173 174
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
175
{
176
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
177 178
}

179 180
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
181 182
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
183 184
	int source_max = intel_dig_port->max_lanes;
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
185 186 187 188

	return min(source_max, sink_max);
}

189
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
190 191 192 193
{
	return intel_dp->max_link_lane_count;
}

194
int
195
intel_dp_link_required(int pixel_clock, int bpp)
196
{
197 198
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
199 200
}

201
int
202 203
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
204 205 206 207 208 209 210
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
211 212
}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

236
static int cnl_max_source_rate(struct intel_dp *intel_dp)
237 238 239 240 241 242 243 244 245
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

	u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
246
		return 540000;
247 248 249

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
250
		return 810000;
251

252
	/* For other SKUs, max rate on ports A and D is 5.4G */
253
	if (port == PORT_A || port == PORT_D)
254
		return 540000;
255

256
	return 810000;
257 258
}

259 260
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
261
{
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
278 279
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
280 281
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[dig_port->base.port];
282
	const int *source_rates;
283
	int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
284

285 286 287
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

288
	if (IS_CANNONLAKE(dev_priv)) {
289
		source_rates = cnl_rates;
290 291
		size = ARRAY_SIZE(cnl_rates);
		max_rate = cnl_max_source_rate(intel_dp);
292 293 294
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
295
	} else if (IS_GEN9_BC(dev_priv)) {
296
		source_rates = skl_rates;
297
		size = ARRAY_SIZE(skl_rates);
298 299
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
300 301
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
302
	} else {
303 304
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
305 306
	}

307 308 309 310 311
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

312 313 314
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

315 316
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

342 343 344 345 346 347 348 349 350 351 352 353
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

354
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
355
{
356
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
357

358 359 360 361 362 363 364 365
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
366
		intel_dp->common_rates[0] = 162000;
367 368 369 370
		intel_dp->num_common_rates = 1;
	}
}

371 372
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
				       uint8_t lane_count)
373 374 375 376 377 378
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
379 380
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
381 382
		return false;

383 384
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
385 386 387 388 389
		return false;

	return true;
}

390 391 392
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
393
	int index;
394

395 396 397 398
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
399 400
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
401
	} else if (lane_count > 1) {
402
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
403
		intel_dp->max_link_lane_count = lane_count >> 1;
404 405 406 407 408 409 410 411
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

412
static enum drm_mode_status
413 414 415
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
416
	struct intel_dp *intel_dp = intel_attached_dp(connector);
417 418
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
419 420
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
421 422 423
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
424

425
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
426
		if (mode->hdisplay > fixed_mode->hdisplay)
427 428
			return MODE_PANEL;

429
		if (mode->vdisplay > fixed_mode->vdisplay)
430
			return MODE_PANEL;
431 432

		target_clock = fixed_mode->clock;
433 434
	}

435
	max_link_clock = intel_dp_max_link_rate(intel_dp);
436
	max_lanes = intel_dp_max_lane_count(intel_dp);
437 438 439 440

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

441
	if (mode_rate > max_rate || target_clock > max_dotclk)
442
		return MODE_CLOCK_HIGH;
443 444 445 446

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

447 448 449
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

450 451 452
	return MODE_OK;
}

453
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
454 455 456 457 458 459 460 461 462 463 464
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

465
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
466 467 468 469 470 471 472 473
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

474
static void
475
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
476
static void
477
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
478
					      bool force_disable_vdd);
479
static void
480
intel_dp_pps_init(struct intel_dp *intel_dp);
481

482 483
static void pps_lock(struct intel_dp *intel_dp)
{
484
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
485 486

	/*
487
	 * See intel_power_sequencer_reset() why we need
488 489
	 * a power domain reference here.
	 */
490
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
491 492 493 494 495 496

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
497
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
498 499 500

	mutex_unlock(&dev_priv->pps_mutex);

501
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
502 503
}

504 505 506
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
507
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
508 509
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = intel_dp->pps_pipe;
510 511 512
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
513 514 515
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
516
		 "skipping pipe %c power sequencer kick due to port %c being active\n",
517
		 pipe_name(pipe), port_name(intel_dig_port->base.port)))
518 519 520
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
521
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
522 523 524 525 526 527 528 529 530

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

531
	if (IS_CHERRYVIEW(dev_priv))
532 533 534 535
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

536 537 538 539 540 541
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
542
	if (!pll_enabled) {
543
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
544 545
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

546
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
547 548 549 550 551
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
552
	}
553

554 555 556
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
557
	 * to make this power sequencer lock onto the port.
558 559 560 561 562 563 564 565 566 567
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
568

569
	if (!pll_enabled) {
570
		vlv_force_pll_off(dev_priv, pipe);
571 572 573 574

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
575 576
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

615 616 617
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
618
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
619
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
620
	enum pipe pipe;
621

V
Ville Syrjälä 已提交
622
	lockdep_assert_held(&dev_priv->pps_mutex);
623

624
	/* We should never land here with regular DP ports */
625
	WARN_ON(!intel_dp_is_edp(intel_dp));
626

627 628 629
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

630 631 632
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

633
	pipe = vlv_find_free_pps(dev_priv);
634 635 636 637 638

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
639
	if (WARN_ON(pipe == INVALID_PIPE))
640
		pipe = PIPE_A;
641

642
	vlv_steal_power_sequencer(dev_priv, pipe);
643
	intel_dp->pps_pipe = pipe;
644 645 646

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
647
		      port_name(intel_dig_port->base.port));
648 649

	/* init power sequencer on this pipe and port */
650 651
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
652

653 654 655 656 657
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
658 659 660 661

	return intel_dp->pps_pipe;
}

662 663 664
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
665
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
666
	int backlight_controller = dev_priv->vbt.backlight.controller;
667 668 669 670

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
671
	WARN_ON(!intel_dp_is_edp(intel_dp));
672 673

	if (!intel_dp->pps_reset)
674
		return backlight_controller;
675 676 677 678 679 680 681

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
682
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
683

684
	return backlight_controller;
685 686
}

687 688 689 690 691 692
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
693
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
694 695 696 697 698
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
699
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
700 701 702 703 704 705 706
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
707

708
static enum pipe
709 710 711
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
712 713
{
	enum pipe pipe;
714 715

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
716
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
717
			PANEL_PORT_SELECT_MASK;
718 719 720 721

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

722 723 724
		if (!pipe_check(dev_priv, pipe))
			continue;

725
		return pipe;
726 727
	}

728 729 730 731 732 733
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
734
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
735
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
736
	enum port port = intel_dig_port->base.port;
737 738 739 740

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
741 742 743 744 745 746 747 748 749 750 751
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
752 753 754 755 756 757

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
758 759
	}

760 761 762
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

763 764
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
765 766
}

767
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
768 769 770
{
	struct intel_encoder *encoder;

771
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
772
		    !IS_GEN9_LP(dev_priv)))
773 774 775 776 777 778 779 780 781 782 783 784
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

785
	for_each_intel_encoder(&dev_priv->drm, encoder) {
786 787
		struct intel_dp *intel_dp;

788
		if (encoder->type != INTEL_OUTPUT_DP &&
789 790
		    encoder->type != INTEL_OUTPUT_EDP &&
		    encoder->type != INTEL_OUTPUT_DDI)
791 792 793
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
794

795 796 797 798
		/* Skip pure DVI/HDMI DDI encoders */
		if (!i915_mmio_reg_valid(intel_dp->output_reg))
			continue;

799 800 801 802 803
		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

804
		if (IS_GEN9_LP(dev_priv))
805 806 807
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
808
	}
809 810
}

811 812 813 814 815 816 817 818
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

819
static void intel_pps_get_registers(struct intel_dp *intel_dp,
820 821
				    struct pps_registers *regs)
{
822
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
823 824
	int pps_idx = 0;

825 826
	memset(regs, 0, sizeof(*regs));

827
	if (IS_GEN9_LP(dev_priv))
828 829 830
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
831

832 833 834 835
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
836 837
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv))
838
		regs->pp_div = PP_DIVISOR(pps_idx);
839 840
}

841 842
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
843
{
844
	struct pps_registers regs;
845

846
	intel_pps_get_registers(intel_dp, &regs);
847 848

	return regs.pp_ctrl;
849 850
}

851 852
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
853
{
854
	struct pps_registers regs;
855

856
	intel_pps_get_registers(intel_dp, &regs);
857 858

	return regs.pp_stat;
859 860
}

861 862 863 864 865 866 867
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
868
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
869

870
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
871 872
		return 0;

873
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
874

875
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
876
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
877
		i915_reg_t pp_ctrl_reg, pp_div_reg;
878
		u32 pp_div;
V
Ville Syrjälä 已提交
879

880 881
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
882 883 884 885 886 887 888 889 890
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

891
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
892

893 894 895
	return 0;
}

896
static bool edp_have_panel_power(struct intel_dp *intel_dp)
897
{
898
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
899

V
Ville Syrjälä 已提交
900 901
	lockdep_assert_held(&dev_priv->pps_mutex);

902
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
903 904 905
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

906
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
907 908
}

909
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
910
{
911
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
912

V
Ville Syrjälä 已提交
913 914
	lockdep_assert_held(&dev_priv->pps_mutex);

915
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
916 917 918
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

919
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
920 921
}

922 923 924
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
925
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
926

927
	if (!intel_dp_is_edp(intel_dp))
928
		return;
929

930
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
931 932
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
933 934
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
935 936 937
	}
}

938 939 940
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
941
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
942
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
943 944 945
	uint32_t status;
	bool done;

946
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
947
	if (has_aux_irq)
948
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
949
					  msecs_to_jiffies_timeout(10));
950
	else
951
		done = wait_for(C, 10) == 0;
952 953 954 955 956 957 958 959
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

960
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
961
{
962
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
963

964 965 966
	if (index)
		return 0;

967 968
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
969
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
970
	 */
971
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
972 973 974 975
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
976
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
977 978 979 980

	if (index)
		return 0;

981 982 983 984 985
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
986
	if (intel_dp->aux_ch == AUX_CH_A)
987
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
988 989
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
990 991 992 993
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
994
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
995

996
	if (intel_dp->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
997
		/* Workaround for non-ULT HSW */
998 999 1000 1001 1002
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1003
	}
1004 1005

	return ilk_get_aux_clock_divider(intel_dp, index);
1006 1007
}

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1018 1019 1020 1021
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
1022 1023
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 1025
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1026 1027
	uint32_t precharge, timeout;

1028
	if (IS_GEN6(dev_priv))
1029 1030 1031 1032
		precharge = 3;
	else
		precharge = 5;

1033
	if (IS_BROADWELL(dev_priv))
1034 1035 1036 1037 1038
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1039
	       DP_AUX_CH_CTL_DONE |
1040
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1041
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1042
	       timeout |
1043
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1044 1045
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1046
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1047 1048
}

1049 1050 1051 1052 1053 1054 1055 1056 1057
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1058
	       DP_AUX_CH_CTL_TIME_OUT_MAX |
1059 1060
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1061
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1062 1063 1064
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1065
static int
1066 1067
intel_dp_aux_xfer(struct intel_dp *intel_dp,
		  const uint8_t *send, int send_bytes,
1068 1069
		  uint8_t *recv, int recv_size,
		  u32 aux_send_ctl_flags)
1070 1071
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1072 1073
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1074
	i915_reg_t ch_ctl, ch_data[5];
1075
	uint32_t aux_clock_divider;
1076 1077
	int i, ret, recv_bytes;
	uint32_t status;
1078
	int try, clock = 0;
1079
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1080 1081
	bool vdd;

1082 1083 1084 1085
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1086
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1087

1088 1089 1090 1091 1092 1093
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1094
	vdd = edp_panel_vdd_on(intel_dp);
1095 1096 1097 1098 1099 1100 1101 1102

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1103

1104 1105
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1106
		status = I915_READ_NOTRACE(ch_ctl);
1107 1108 1109 1110 1111 1112
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1113 1114 1115 1116 1117 1118 1119 1120 1121
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1122 1123
		ret = -EBUSY;
		goto out;
1124 1125
	}

1126 1127 1128 1129 1130 1131
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1132
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1133 1134 1135 1136 1137 1138
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1139

1140 1141 1142 1143
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1144
				I915_WRITE(ch_data[i >> 2],
1145 1146
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1147 1148

			/* Send the command and wait for it to complete */
1149
			I915_WRITE(ch_ctl, send_ctl);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1160 1161 1162 1163 1164
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1165 1166 1167
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1168 1169
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1170
				continue;
1171
			}
1172
			if (status & DP_AUX_CH_CTL_DONE)
1173
				goto done;
1174
		}
1175 1176 1177
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1178
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1179 1180
		ret = -EBUSY;
		goto out;
1181 1182
	}

1183
done:
1184 1185 1186
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1187
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1188
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1189 1190
		ret = -EIO;
		goto out;
1191
	}
1192 1193 1194

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1195
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1196
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1197 1198
		ret = -ETIMEDOUT;
		goto out;
1199 1200 1201 1202 1203
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		ret = -EBUSY;
		goto out;
	}

1217 1218
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1219

1220
	for (i = 0; i < recv_bytes; i += 4)
1221
		intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
1222
				    recv + i, recv_bytes - i);
1223

1224 1225 1226 1227
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1228 1229 1230
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1231
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1232

1233
	return ret;
1234 1235
}

1236 1237
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1249 1250
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1251
{
1252 1253 1254
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1255 1256
	int ret;

1257
	intel_dp_aux_header(txbuf, msg);
1258

1259 1260 1261
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1262
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1263
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1264
		rxsize = 2; /* 0 or 1 data bytes */
1265

1266 1267
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1268

1269 1270
		WARN_ON(!msg->buffer != !msg->size);

1271 1272
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1273

1274
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1275
					rxbuf, rxsize, 0);
1276 1277
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1278

1279 1280 1281 1282 1283 1284 1285
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1286 1287
		}
		break;
1288

1289 1290
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1291
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1292
		rxsize = msg->size + 1;
1293

1294 1295
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1296

1297
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1298
					rxbuf, rxsize, 0);
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1309
		}
1310 1311 1312 1313 1314
		break;

	default:
		ret = -EINVAL;
		break;
1315
	}
1316

1317
	return ret;
1318 1319
}

1320
static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
1321
{
1322 1323 1324
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
1325 1326
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
1327
	enum aux_ch aux_ch;
1328 1329

	if (!info->alternate_aux_channel) {
1330 1331
		aux_ch = (enum aux_ch) port;

1332
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
1333 1334
			      aux_ch_name(aux_ch), port_name(port));
		return aux_ch;
1335 1336 1337 1338
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
1339
		aux_ch = AUX_CH_A;
1340 1341
		break;
	case DP_AUX_B:
1342
		aux_ch = AUX_CH_B;
1343 1344
		break;
	case DP_AUX_C:
1345
		aux_ch = AUX_CH_C;
1346 1347
		break;
	case DP_AUX_D:
1348
		aux_ch = AUX_CH_D;
1349
		break;
R
Rodrigo Vivi 已提交
1350
	case DP_AUX_F:
1351
		aux_ch = AUX_CH_F;
R
Rodrigo Vivi 已提交
1352
		break;
1353 1354
	default:
		MISSING_CASE(info->alternate_aux_channel);
1355
		aux_ch = AUX_CH_A;
1356 1357 1358 1359
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
1360
		      aux_ch_name(aux_ch), port_name(port));
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	return aux_ch;
}

static enum intel_display_power_domain
intel_aux_power_domain(struct intel_dp *intel_dp)
{
	switch (intel_dp->aux_ch) {
	case AUX_CH_A:
		return POWER_DOMAIN_AUX_A;
	case AUX_CH_B:
		return POWER_DOMAIN_AUX_B;
	case AUX_CH_C:
		return POWER_DOMAIN_AUX_C;
	case AUX_CH_D:
		return POWER_DOMAIN_AUX_D;
	case AUX_CH_F:
		return POWER_DOMAIN_AUX_F;
	default:
		MISSING_CASE(intel_dp->aux_ch);
		return POWER_DOMAIN_AUX_A;
	}
1383 1384
}

1385
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1386
{
1387 1388 1389
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1390 1391 1392 1393 1394
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1395
	default:
1396 1397
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1398 1399 1400
	}
}

1401
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1402
{
1403 1404 1405
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1406 1407 1408 1409 1410
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1411
	default:
1412 1413
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1414 1415 1416
	}
}

1417
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1418
{
1419 1420 1421
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1422 1423 1424 1425 1426 1427 1428
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1429
	default:
1430 1431
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1432 1433 1434
	}
}

1435
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1436
{
1437 1438 1439
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1440 1441 1442 1443 1444 1445 1446
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1447
	default:
1448 1449
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1450 1451 1452
	}
}

1453
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1454
{
1455 1456 1457
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1458 1459 1460 1461 1462 1463 1464
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1465
	default:
1466 1467
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1468 1469 1470
	}
}

1471
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1472
{
1473 1474 1475
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum aux_ch aux_ch = intel_dp->aux_ch;

1476 1477 1478 1479 1480 1481 1482
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
	case AUX_CH_F:
		return DP_AUX_CH_DATA(aux_ch, index);
1483
	default:
1484 1485
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1486 1487 1488
	}
}

1489 1490 1491 1492 1493 1494 1495 1496
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1497 1498
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1499 1500 1501 1502
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	intel_dp->aux_ch = intel_aux_ch(intel_dp);
	intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
1503

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1514

1515 1516 1517 1518 1519 1520 1521 1522
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1523

1524 1525 1526 1527
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1528

1529
	drm_dp_aux_init(&intel_dp->aux);
1530

1531
	/* Failure to allocate our preferred name is not critical */
1532 1533
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
				       port_name(encoder->port));
1534
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1535 1536
}

1537
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1538
{
1539
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1540

1541
	return max_rate >= 540000;
1542 1543
}

1544 1545
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1546
		   struct intel_crtc_state *pipe_config)
1547
{
1548
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1549 1550
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1551

1552
	if (IS_G4X(dev_priv)) {
1553 1554
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1555
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1556 1557
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1558
	} else if (IS_CHERRYVIEW(dev_priv)) {
1559 1560
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1561
	} else if (IS_VALLEYVIEW(dev_priv)) {
1562 1563
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1564
	}
1565 1566 1567

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1568
			if (pipe_config->port_clock == divisor[i].clock) {
1569 1570 1571 1572 1573
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1574 1575 1576
	}
}

1577 1578 1579 1580 1581 1582 1583 1584
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1585
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1600 1601
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1602 1603
	DRM_DEBUG_KMS("source rates: %s\n", str);

1604 1605
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1606 1607
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1608 1609
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1610
	DRM_DEBUG_KMS("common rates: %s\n", str);
1611 1612
}

1613 1614 1615 1616 1617
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1618
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1619 1620 1621
	if (WARN_ON(len <= 0))
		return 162000;

1622
	return intel_dp->common_rates[len - 1];
1623 1624
}

1625 1626
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1627 1628
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1629 1630 1631 1632 1633

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1634 1635
}

1636 1637
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1638
{
1639 1640
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1641 1642 1643 1644 1645 1646 1647 1648 1649
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1650 1651 1652 1653 1654 1655
struct link_config_limits {
	int min_clock, max_clock;
	int min_lane_count, max_lane_count;
	int min_bpp, max_bpp;
};

1656 1657
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1658
{
1659 1660
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1661 1662 1663 1664 1665 1666 1667 1668
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

1679 1680 1681
	return bpp;
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
				       struct drm_display_mode *m2)
{
	bool bres = false;

	if (m1 && m2)
		bres = (m1->hdisplay == m2->hdisplay &&
			m1->hsync_start == m2->hsync_start &&
			m1->hsync_end == m2->hsync_end &&
			m1->htotal == m2->htotal &&
			m1->vdisplay == m2->vdisplay &&
			m1->vsync_start == m2->vsync_start &&
			m1->vsync_end == m2->vsync_end &&
			m1->vtotal == m2->vtotal);
	return bres;
}

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
/* Adjust link config limits based on compliance test requests. */
static void
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n", bpp);
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
/* Optimize link config in order: max bpp, min clock, min lanes */
static bool
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

					return true;
				}
			}
		}
	}

	return false;
}

1771 1772 1773
static bool
intel_dp_compute_link_config(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1774
{
1775
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1776
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1777
	struct link_config_limits limits;
1778
	int common_len;
1779

1780
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1781
						    intel_dp->max_link_rate);
1782 1783

	/* No common link rates between source and sink */
1784
	WARN_ON(common_len <= 0);
1785

1786 1787 1788 1789 1790 1791 1792 1793
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

	limits.min_bpp = 6 * 3;
	limits.max_bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1794

1795
	if (intel_dp_is_edp(intel_dp)) {
1796 1797 1798 1799 1800 1801 1802
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
1803 1804
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
1805
	}
1806

1807 1808
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

1809 1810 1811 1812 1813 1814
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max rate %d max bpp %d pixel clock %iKHz\n",
		      limits.max_lane_count,
		      intel_dp->common_rates[limits.max_clock],
		      limits.max_bpp, adjusted_mode->crtc_clock);

1815 1816 1817 1818 1819 1820
	/*
	 * Optimize for slow and wide. This is the place to add alternative
	 * optimization policy.
	 */
	if (!intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits))
		return false;
1821 1822

	DRM_DEBUG_KMS("DP lane count %d clock %d bpp %d\n",
1823 1824 1825 1826 1827 1828 1829 1830
		      pipe_config->lane_count, pipe_config->port_clock,
		      pipe_config->pipe_bpp);

	DRM_DEBUG_KMS("DP link rate required %i available %i\n",
		      intel_dp_link_required(adjusted_mode->crtc_clock,
					     pipe_config->pipe_bpp),
		      intel_dp_max_data_rate(pipe_config->port_clock,
					     pipe_config->lane_count));
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899

	return true;
}

bool
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	enum port port = encoder->port;
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
					   DP_DPCD_QUIRK_LIMITED_M_N);

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

	pipe_config->has_drrs = false;
	if (IS_G4X(dev_priv) || port == PORT_A)
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		struct drm_display_mode *panel_mode =
			intel_connector->panel.alt_fixed_mode;
		struct drm_display_mode *req_mode = &pipe_config->base.mode;

		if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
			panel_mode = intel_connector->panel.fixed_mode;

		drm_mode_debug_printmodeline(panel_mode);

		intel_fixed_panel_mode(panel_mode, adjusted_mode);

		if (INTEL_GEN(dev_priv) >= 9) {
			int ret;

			ret = skl_update_scaler_crtc(pipe_config);
			if (ret)
				return ret;
		}

		if (HAS_GMCH_DISPLAY(dev_priv))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 conn_state->scaling_mode);
		else
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						conn_state->scaling_mode);
	}

	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		return false;

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		return false;

	if (!intel_dp_compute_link_config(encoder, pipe_config))
		return false;

1900
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1901 1902 1903 1904 1905
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1906
		pipe_config->limited_color_range =
1907
			pipe_config->pipe_bpp != 18 &&
1908 1909
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1910 1911
	} else {
		pipe_config->limited_color_range =
1912
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1913 1914
	}

1915
	intel_link_compute_m_n(pipe_config->pipe_bpp, pipe_config->lane_count,
1916 1917
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1918 1919
			       &pipe_config->dp_m_n,
			       reduce_m_n);
1920

1921
	if (intel_connector->panel.downclock_mode != NULL &&
1922
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1923
			pipe_config->has_drrs = true;
1924 1925 1926 1927 1928 1929
			intel_link_compute_m_n(pipe_config->pipe_bpp,
					       pipe_config->lane_count,
					       intel_connector->panel.downclock_mode->clock,
					       pipe_config->port_clock,
					       &pipe_config->dp_m2_n2,
					       reduce_m_n);
1930 1931
	}

1932
	if (!HAS_DDI(dev_priv))
1933
		intel_dp_set_clock(encoder, pipe_config);
1934

1935 1936
	intel_psr_compute_config(intel_dp, pipe_config);

1937
	return true;
1938 1939
}

1940
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1941 1942
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1943
{
1944
	intel_dp->link_trained = false;
1945 1946 1947
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1948 1949
}

1950
static void intel_dp_prepare(struct intel_encoder *encoder,
1951
			     const struct intel_crtc_state *pipe_config)
1952
{
1953
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1954
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1955
	enum port port = encoder->port;
1956
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1957
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1958

1959 1960 1961 1962
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1963

1964
	/*
K
Keith Packard 已提交
1965
	 * There are four kinds of DP registers:
1966 1967
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1968 1969
	 * 	SNB CPU
	 *	IVB CPU
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1980

1981 1982 1983 1984
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1985

1986 1987
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1988
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1989

1990
	/* Split out the IBX/CPU vs CPT settings */
1991

1992
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1993 1994 1995 1996 1997 1998
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1999
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
2000 2001
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2002
		intel_dp->DP |= crtc->pipe << 29;
2003
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2004 2005
		u32 trans_dp;

2006
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2007 2008 2009 2010 2011 2012 2013

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
2014
	} else {
2015
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
2016
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
2017 2018 2019 2020 2021 2022 2023

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

2024
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2025 2026
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2027
		if (IS_CHERRYVIEW(dev_priv))
2028
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
2029 2030
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
2031
	}
2032 2033
}

2034 2035
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2036

2037 2038
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2039

2040 2041
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2042

2043
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2044

2045
static void wait_panel_status(struct intel_dp *intel_dp,
2046 2047
				       u32 mask,
				       u32 value)
2048
{
2049
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2050
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2051

V
Ville Syrjälä 已提交
2052 2053
	lockdep_assert_held(&dev_priv->pps_mutex);

2054
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2055

2056 2057
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2058

2059
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
2060 2061 2062
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
2063

2064 2065 2066
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
2067
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
2068 2069
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
2070 2071

	DRM_DEBUG_KMS("Wait complete\n");
2072
}
2073

2074
static void wait_panel_on(struct intel_dp *intel_dp)
2075 2076
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
2077
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2078 2079
}

2080
static void wait_panel_off(struct intel_dp *intel_dp)
2081 2082
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
2083
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2084 2085
}

2086
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2087
{
2088 2089 2090
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2091
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
2092

2093 2094 2095 2096 2097
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2098 2099
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2100 2101 2102
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2103

2104
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2105 2106
}

2107
static void wait_backlight_on(struct intel_dp *intel_dp)
2108 2109 2110 2111 2112
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2113
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2114 2115 2116 2117
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2118

2119 2120 2121 2122
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2123
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2124
{
2125
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2126
	u32 control;
2127

V
Ville Syrjälä 已提交
2128 2129
	lockdep_assert_held(&dev_priv->pps_mutex);

2130
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2131 2132
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2133 2134 2135
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2136
	return control;
2137 2138
}

2139 2140 2141 2142 2143
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2144
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2145
{
2146
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2147
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2148
	u32 pp;
2149
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2150
	bool need_to_disable = !intel_dp->want_panel_vdd;
2151

V
Ville Syrjälä 已提交
2152 2153
	lockdep_assert_held(&dev_priv->pps_mutex);

2154
	if (!intel_dp_is_edp(intel_dp))
2155
		return false;
2156

2157
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2158
	intel_dp->want_panel_vdd = true;
2159

2160
	if (edp_have_panel_vdd(intel_dp))
2161
		return need_to_disable;
2162

2163
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2164

V
Ville Syrjälä 已提交
2165
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
2166
		      port_name(intel_dig_port->base.port));
2167

2168 2169
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2170

2171
	pp = ironlake_get_pp_control(intel_dp);
2172
	pp |= EDP_FORCE_VDD;
2173

2174 2175
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2176 2177 2178 2179 2180

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2181 2182 2183
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2184
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2185
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
2186
			      port_name(intel_dig_port->base.port));
2187 2188
		msleep(intel_dp->panel_power_up_delay);
	}
2189 2190 2191 2192

	return need_to_disable;
}

2193 2194 2195 2196 2197 2198 2199
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2200
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2201
{
2202
	bool vdd;
2203

2204
	if (!intel_dp_is_edp(intel_dp))
2205 2206
		return;

2207
	pps_lock(intel_dp);
2208
	vdd = edp_panel_vdd_on(intel_dp);
2209
	pps_unlock(intel_dp);
2210

R
Rob Clark 已提交
2211
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
2212
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2213 2214
}

2215
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2216
{
2217
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2218 2219
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2220
	u32 pp;
2221
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2222

V
Ville Syrjälä 已提交
2223
	lockdep_assert_held(&dev_priv->pps_mutex);
2224

2225
	WARN_ON(intel_dp->want_panel_vdd);
2226

2227
	if (!edp_have_panel_vdd(intel_dp))
2228
		return;
2229

V
Ville Syrjälä 已提交
2230
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
2231
		      port_name(intel_dig_port->base.port));
2232

2233 2234
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2235

2236 2237
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2238

2239 2240
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2241

2242 2243 2244
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2245

2246
	if ((pp & PANEL_POWER_ON) == 0)
2247
		intel_dp->panel_power_off_time = ktime_get_boottime();
2248

2249
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2250
}
2251

2252
static void edp_panel_vdd_work(struct work_struct *__work)
2253 2254 2255 2256
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2257
	pps_lock(intel_dp);
2258 2259
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2260
	pps_unlock(intel_dp);
2261 2262
}

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2276 2277 2278 2279 2280
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2281
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2282
{
2283
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2284 2285 2286

	lockdep_assert_held(&dev_priv->pps_mutex);

2287
	if (!intel_dp_is_edp(intel_dp))
2288
		return;
2289

R
Rob Clark 已提交
2290
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
2291
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2292

2293 2294
	intel_dp->want_panel_vdd = false;

2295
	if (sync)
2296
		edp_panel_vdd_off_sync(intel_dp);
2297 2298
	else
		edp_panel_vdd_schedule_off(intel_dp);
2299 2300
}

2301
static void edp_panel_on(struct intel_dp *intel_dp)
2302
{
2303
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2304
	u32 pp;
2305
	i915_reg_t pp_ctrl_reg;
2306

2307 2308
	lockdep_assert_held(&dev_priv->pps_mutex);

2309
	if (!intel_dp_is_edp(intel_dp))
2310
		return;
2311

V
Ville Syrjälä 已提交
2312
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2313
		      port_name(dp_to_dig_port(intel_dp)->base.port));
V
Ville Syrjälä 已提交
2314

2315 2316
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
2317
		 port_name(dp_to_dig_port(intel_dp)->base.port)))
2318
		return;
2319

2320
	wait_panel_power_cycle(intel_dp);
2321

2322
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2323
	pp = ironlake_get_pp_control(intel_dp);
2324
	if (IS_GEN5(dev_priv)) {
2325 2326
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2327 2328
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2329
	}
2330

2331
	pp |= PANEL_POWER_ON;
2332
	if (!IS_GEN5(dev_priv))
2333 2334
		pp |= PANEL_POWER_RESET;

2335 2336
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2337

2338
	wait_panel_on(intel_dp);
2339
	intel_dp->last_power_on = jiffies;
2340

2341
	if (IS_GEN5(dev_priv)) {
2342
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2343 2344
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2345
	}
2346
}
V
Ville Syrjälä 已提交
2347

2348 2349
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
2350
	if (!intel_dp_is_edp(intel_dp))
2351 2352 2353 2354
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2355
	pps_unlock(intel_dp);
2356 2357
}

2358 2359

static void edp_panel_off(struct intel_dp *intel_dp)
2360
{
2361
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2362
	u32 pp;
2363
	i915_reg_t pp_ctrl_reg;
2364

2365 2366
	lockdep_assert_held(&dev_priv->pps_mutex);

2367
	if (!intel_dp_is_edp(intel_dp))
2368
		return;
2369

V
Ville Syrjälä 已提交
2370
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2371
		      port_name(dp_to_dig_port(intel_dp)->base.port));
2372

V
Ville Syrjälä 已提交
2373
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2374
	     port_name(dp_to_dig_port(intel_dp)->base.port));
2375

2376
	pp = ironlake_get_pp_control(intel_dp);
2377 2378
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2379
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2380
		EDP_BLC_ENABLE);
2381

2382
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2383

2384 2385
	intel_dp->want_panel_vdd = false;

2386 2387
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2388

2389
	wait_panel_off(intel_dp);
2390
	intel_dp->panel_power_off_time = ktime_get_boottime();
2391 2392

	/* We got a reference when we enabled the VDD. */
2393
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2394
}
V
Ville Syrjälä 已提交
2395

2396 2397
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
2398
	if (!intel_dp_is_edp(intel_dp))
2399
		return;
V
Ville Syrjälä 已提交
2400

2401 2402
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2403
	pps_unlock(intel_dp);
2404 2405
}

2406 2407
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2408
{
2409
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2410
	u32 pp;
2411
	i915_reg_t pp_ctrl_reg;
2412

2413 2414 2415 2416 2417 2418
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2419
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2420

2421
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2422

2423
	pp = ironlake_get_pp_control(intel_dp);
2424
	pp |= EDP_BLC_ENABLE;
2425

2426
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2427 2428 2429

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2430

2431
	pps_unlock(intel_dp);
2432 2433
}

2434
/* Enable backlight PWM and backlight PP control. */
2435 2436
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2437
{
2438 2439
	struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);

2440
	if (!intel_dp_is_edp(intel_dp))
2441 2442 2443 2444
		return;

	DRM_DEBUG_KMS("\n");

2445
	intel_panel_enable_backlight(crtc_state, conn_state);
2446 2447 2448 2449 2450
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2451
{
2452
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2453
	u32 pp;
2454
	i915_reg_t pp_ctrl_reg;
2455

2456
	if (!intel_dp_is_edp(intel_dp))
2457 2458
		return;

2459
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2460

2461
	pp = ironlake_get_pp_control(intel_dp);
2462
	pp &= ~EDP_BLC_ENABLE;
2463

2464
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2465 2466 2467

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2468

2469
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2470 2471

	intel_dp->last_backlight_off = jiffies;
2472
	edp_wait_backlight_off(intel_dp);
2473
}
2474

2475
/* Disable backlight PP control and backlight PWM. */
2476
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2477
{
2478 2479
	struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);

2480
	if (!intel_dp_is_edp(intel_dp))
2481 2482 2483
		return;

	DRM_DEBUG_KMS("\n");
2484

2485
	_intel_edp_backlight_off(intel_dp);
2486
	intel_panel_disable_backlight(old_conn_state);
2487
}
2488

2489 2490 2491 2492 2493 2494 2495 2496
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2497 2498
	bool is_enabled;

2499
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2500
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2501
	pps_unlock(intel_dp);
2502 2503 2504 2505

	if (is_enabled == enable)
		return;

2506 2507
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2508 2509 2510 2511 2512 2513 2514

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2515 2516 2517 2518 2519 2520 2521 2522
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
2523
			port_name(dig_port->base.port),
2524
			onoff(state), onoff(cur_state));
2525 2526 2527 2528 2529 2530 2531 2532 2533
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2534
			onoff(state), onoff(cur_state));
2535 2536 2537 2538
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2539
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2540
				const struct intel_crtc_state *pipe_config)
2541
{
2542
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2543
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2544

2545 2546 2547
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2548

2549
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2550
		      pipe_config->port_clock);
2551 2552 2553

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2554
	if (pipe_config->port_clock == 162000)
2555 2556 2557 2558 2559 2560 2561 2562
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2563 2564 2565 2566 2567 2568 2569
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2570
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2571

2572
	intel_dp->DP |= DP_PLL_ENABLE;
2573

2574
	I915_WRITE(DP_A, intel_dp->DP);
2575 2576
	POSTING_READ(DP_A);
	udelay(200);
2577 2578
}

2579 2580
static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *old_crtc_state)
2581
{
2582
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
2583
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2584

2585 2586 2587
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2588

2589 2590
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2591
	intel_dp->DP &= ~DP_PLL_ENABLE;
2592

2593
	I915_WRITE(DP_A, intel_dp->DP);
2594
	POSTING_READ(DP_A);
2595 2596 2597
	udelay(200);
}

2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
		intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2613
/* If the sink supports it, try to set the power state appropriately */
2614
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2615 2616 2617 2618 2619 2620 2621 2622
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2623 2624 2625
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2626 2627
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2628
	} else {
2629 2630
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2631 2632 2633 2634 2635
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2636 2637
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2638 2639 2640 2641
			if (ret == 1)
				break;
			msleep(1);
		}
2642 2643 2644

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2645
	}
2646 2647 2648 2649

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2650 2651
}

2652 2653
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2654
{
2655
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2656
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2657
	enum port port = encoder->port;
2658
	u32 tmp;
2659
	bool ret;
2660

2661 2662
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2663 2664
		return false;

2665 2666
	ret = false;

2667
	tmp = I915_READ(intel_dp->output_reg);
2668 2669

	if (!(tmp & DP_PORT_EN))
2670
		goto out;
2671

2672
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2673
		*pipe = PORT_TO_PIPE_CPT(tmp);
2674
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2675
		enum pipe p;
2676

2677 2678 2679 2680
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2681 2682 2683
				ret = true;

				goto out;
2684 2685 2686
			}
		}

2687
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2688
			      i915_mmio_reg_offset(intel_dp->output_reg));
2689
	} else if (IS_CHERRYVIEW(dev_priv)) {
2690 2691 2692
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2693
	}
2694

2695 2696 2697
	ret = true;

out:
2698
	intel_display_power_put(dev_priv, encoder->power_domain);
2699 2700

	return ret;
2701
}
2702

2703
static void intel_dp_get_config(struct intel_encoder *encoder,
2704
				struct intel_crtc_state *pipe_config)
2705
{
2706
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2707 2708
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2709
	enum port port = encoder->port;
2710
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2711

2712 2713 2714 2715
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2716

2717
	tmp = I915_READ(intel_dp->output_reg);
2718 2719

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2720

2721
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2722 2723 2724
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2725 2726 2727
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2728

2729
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2730 2731 2732 2733
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2734
		if (tmp & DP_SYNC_HS_HIGH)
2735 2736 2737
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2738

2739
		if (tmp & DP_SYNC_VS_HIGH)
2740 2741 2742 2743
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2744

2745
	pipe_config->base.adjusted_mode.flags |= flags;
2746

2747
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2748 2749
		pipe_config->limited_color_range = true;

2750 2751 2752
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2753 2754
	intel_dp_get_m_n(crtc, pipe_config);

2755
	if (port == PORT_A) {
2756
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2757 2758 2759 2760
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2761

2762 2763 2764
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2765

2766
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2767
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2782 2783
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2784
	}
2785 2786
}

2787
static void intel_disable_dp(struct intel_encoder *encoder,
2788 2789
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2790
{
2791
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2792

2793 2794
	intel_dp->link_trained = false;

2795
	if (old_crtc_state->has_audio)
2796 2797
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2798 2799 2800

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2801
	intel_edp_panel_vdd_on(intel_dp);
2802
	intel_edp_backlight_off(old_conn_state);
2803
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2804
	intel_edp_panel_off(intel_dp);
2805 2806 2807 2808 2809 2810 2811
}

static void g4x_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2812

2813
	/* disable the port before the pipe on g4x */
2814
	intel_dp_link_down(encoder, old_crtc_state);
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
}

static void ilk_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
}

static void vlv_disable_dp(struct intel_encoder *encoder,
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_psr_disable(intel_dp, old_crtc_state);

	intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2833 2834
}

2835
static void ilk_post_disable_dp(struct intel_encoder *encoder,
2836 2837
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2838
{
2839
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2840
	enum port port = encoder->port;
2841

2842
	intel_dp_link_down(encoder, old_crtc_state);
2843 2844

	/* Only ilk+ has port A */
2845
	if (port == PORT_A)
2846
		ironlake_edp_pll_off(intel_dp, old_crtc_state);
2847 2848
}

2849
static void vlv_post_disable_dp(struct intel_encoder *encoder,
2850 2851
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2852
{
2853
	intel_dp_link_down(encoder, old_crtc_state);
2854 2855
}

2856
static void chv_post_disable_dp(struct intel_encoder *encoder,
2857 2858
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2859
{
2860
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2861

2862
	intel_dp_link_down(encoder, old_crtc_state);
2863 2864 2865 2866

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
2867
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2868

V
Ville Syrjälä 已提交
2869
	mutex_unlock(&dev_priv->sb_lock);
2870 2871
}

2872 2873 2874 2875 2876
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
2877
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2878
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2879
	enum port port = intel_dig_port->base.port;
2880

2881 2882 2883 2884
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2885
	if (HAS_DDI(dev_priv)) {
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2911
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2912
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2926
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2927 2928 2929 2930 2931
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2932
		*DP &= ~DP_LINK_TRAIN_MASK;
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2945 2946
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
			*DP |= DP_LINK_TRAIN_PAT_2;
2947 2948 2949 2950 2951
			break;
		}
	}
}

2952
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2953
				 const struct intel_crtc_state *old_crtc_state)
2954
{
2955
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
2956 2957 2958

	/* enable with pattern 1 (as per spec) */

2959
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2960 2961 2962 2963 2964 2965 2966 2967

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2968
	if (old_crtc_state->has_audio)
2969
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2970 2971 2972

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2973 2974
}

2975
static void intel_enable_dp(struct intel_encoder *encoder,
2976 2977
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2978
{
2979
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2980
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2981
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2982
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2983
	enum pipe pipe = crtc->pipe;
2984

2985 2986
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2987

2988 2989
	pps_lock(intel_dp);

2990
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2991
		vlv_init_panel_power_sequencer(encoder, pipe_config);
2992

2993
	intel_dp_enable_port(intel_dp, pipe_config);
2994 2995 2996 2997 2998 2999 3000

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

3001
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3002 3003
		unsigned int lane_mask = 0x0;

3004
		if (IS_CHERRYVIEW(dev_priv))
3005
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
3006

3007 3008
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
3009
	}
3010

3011
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3012
	intel_dp_start_link_train(intel_dp);
3013
	intel_dp_stop_link_train(intel_dp);
3014

3015
	if (pipe_config->has_audio) {
3016
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
3017
				 pipe_name(pipe));
3018
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
3019
	}
3020
}
3021

3022
static void g4x_enable_dp(struct intel_encoder *encoder,
3023 3024
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3025
{
3026
	intel_enable_dp(encoder, pipe_config, conn_state);
3027
	intel_edp_backlight_on(pipe_config, conn_state);
3028
}
3029

3030
static void vlv_enable_dp(struct intel_encoder *encoder,
3031 3032
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3033
{
3034 3035
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

3036
	intel_edp_backlight_on(pipe_config, conn_state);
3037
	intel_psr_enable(intel_dp, pipe_config);
3038 3039
}

3040
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
3041 3042
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3043 3044
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3045
	enum port port = encoder->port;
3046

3047
	intel_dp_prepare(encoder, pipe_config);
3048

3049
	/* Only ilk+ has port A */
3050
	if (port == PORT_A)
3051
		ironlake_edp_pll_on(intel_dp, pipe_config);
3052 3053
}

3054 3055 3056
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3057
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
3058
	enum pipe pipe = intel_dp->pps_pipe;
3059
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3060

3061 3062
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

3063 3064 3065
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

3066 3067 3068
	edp_panel_vdd_off_sync(intel_dp);

	/*
3069
	 * VLV seems to get confused when multiple power sequencers
3070 3071 3072
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
3073
	 * selected in multiple power sequencers, but let's clear the
3074 3075 3076 3077
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
3078
		      pipe_name(pipe), port_name(intel_dig_port->base.port));
3079 3080 3081 3082 3083 3084
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

3085
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3086 3087 3088 3089 3090 3091
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3092
	for_each_intel_encoder(&dev_priv->drm, encoder) {
3093
		struct intel_dp *intel_dp;
3094
		enum port port;
3095

3096 3097
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
3098 3099 3100
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
3101
		port = dp_to_dig_port(intel_dp)->base.port;
3102

3103 3104 3105 3106
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

3107 3108 3109 3110
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
3111
			      pipe_name(pipe), port_name(port));
3112 3113

		/* make sure vdd is off before we steal it */
3114
		vlv_detach_power_sequencer(intel_dp);
3115 3116 3117
	}
}

3118 3119
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3120
{
3121
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3122 3123
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3124 3125 3126

	lockdep_assert_held(&dev_priv->pps_mutex);

3127
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3128

3129 3130 3131 3132 3133 3134 3135
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3136
		vlv_detach_power_sequencer(intel_dp);
3137
	}
3138 3139 3140 3141 3142

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3143
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3144

3145 3146
	intel_dp->active_pipe = crtc->pipe;

3147
	if (!intel_dp_is_edp(intel_dp))
3148 3149
		return;

3150 3151 3152 3153
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
3154
		      pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
3155 3156

	/* init power sequencer on this pipe and port */
3157 3158
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3159 3160
}

3161
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
3162 3163
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3164
{
3165
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3166

3167
	intel_enable_dp(encoder, pipe_config, conn_state);
3168 3169
}

3170
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
3171 3172
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3173
{
3174
	intel_dp_prepare(encoder, pipe_config);
3175

3176
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3177 3178
}

3179
static void chv_pre_enable_dp(struct intel_encoder *encoder,
3180 3181
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3182
{
3183
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3184

3185
	intel_enable_dp(encoder, pipe_config, conn_state);
3186 3187

	/* Second common lane will stay alive on its own now */
3188
	chv_phy_release_cl2_override(encoder);
3189 3190
}

3191
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
3192 3193
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3194
{
3195
	intel_dp_prepare(encoder, pipe_config);
3196

3197
	chv_phy_pre_pll_enable(encoder, pipe_config);
3198 3199
}

3200
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
3201 3202
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3203
{
3204
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3205 3206
}

3207 3208 3209 3210
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3211
bool
3212
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3213
{
3214 3215
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3216 3217
}

3218
/* These are source-specific values. */
3219
uint8_t
K
Keith Packard 已提交
3220
intel_dp_voltage_max(struct intel_dp *intel_dp)
3221
{
3222
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3223
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3224

3225
	if (INTEL_GEN(dev_priv) >= 9) {
3226 3227
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3228
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3229
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3230
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3231
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3232
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3233
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3234
	else
3235
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3236 3237
}

3238
uint8_t
K
Keith Packard 已提交
3239 3240
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3241
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3242
	enum port port = dp_to_dig_port(intel_dp)->base.port;
K
Keith Packard 已提交
3243

3244
	if (INTEL_GEN(dev_priv) >= 9) {
3245 3246 3247 3248 3249 3250 3251
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3252 3253
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3254 3255 3256
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3257
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3258
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3259 3260 3261 3262 3263 3264 3265
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3266
		default:
3267
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3268
		}
3269
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3270
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3271 3272 3273 3274 3275 3276 3277
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3278
		default:
3279
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3280
		}
3281
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3282
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3283 3284 3285 3286 3287
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3288
		default:
3289
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3290 3291 3292
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3293 3294 3295 3296 3297 3298 3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3300
		default:
3301
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3302
		}
3303 3304 3305
	}
}

3306
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3307
{
3308
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3309 3310 3311 3312 3313
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3314
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3315 3316
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3317
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3318 3319 3320
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3321
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3322 3323 3324
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3325
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3326 3327 3328
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3329
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3330 3331 3332 3333 3334 3335 3336
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3337
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3338 3339
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3340
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3341 3342 3343
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3344
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3345 3346 3347
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3348
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3349 3350 3351 3352 3353 3354 3355
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3356
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3357 3358
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3359
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3360 3361 3362
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3363
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3364 3365 3366 3367 3368 3369 3370
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3371
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3372 3373
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3374
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3386 3387
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3388 3389 3390 3391

	return 0;
}

3392
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3393
{
3394 3395 3396
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3397 3398 3399
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3400
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3401
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3402
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3403 3404 3405
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3406
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3407 3408 3409
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3410
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3411 3412 3413
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3414
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3415 3416
			deemph_reg_value = 128;
			margin_reg_value = 154;
3417
			uniq_trans_scale = true;
3418 3419 3420 3421 3422
			break;
		default:
			return 0;
		}
		break;
3423
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3424
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3425
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3426 3427 3428
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3429
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3430 3431 3432
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3433
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3434 3435 3436 3437 3438 3439 3440
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3441
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3442
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3443
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3444 3445 3446
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3447
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3448 3449 3450 3451 3452 3453 3454
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3455
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3456
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3457
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3469 3470
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3471 3472 3473 3474

	return 0;
}

3475
static uint32_t
3476
gen4_signal_levels(uint8_t train_set)
3477
{
3478
	uint32_t	signal_levels = 0;
3479

3480
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3481
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3482 3483 3484
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3485
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3486 3487
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3488
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3489 3490
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3491
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3492 3493 3494
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3495
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3496
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3497 3498 3499
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3500
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3501 3502
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3503
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3504 3505
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3506
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3507 3508 3509 3510 3511 3512
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3513 3514
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3515
gen6_edp_signal_levels(uint8_t train_set)
3516
{
3517 3518 3519
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3520 3521
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3522
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3523
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3524
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3525 3526
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3527
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3528 3529
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3530
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3531 3532
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3533
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3534
	default:
3535 3536 3537
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3538 3539 3540
	}
}

K
Keith Packard 已提交
3541 3542
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3543
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3544 3545 3546 3547
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3548
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3549
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3550
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3551
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3552
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3553 3554
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3555
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3556
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3557
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3558 3559
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3560
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3561
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3562
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3563 3564 3565 3566 3567 3568 3569 3570 3571
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3572
void
3573
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3574
{
3575
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3576
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3577
	enum port port = intel_dig_port->base.port;
3578
	uint32_t signal_levels, mask = 0;
3579 3580
	uint8_t train_set = intel_dp->train_set[0];

3581 3582 3583
	if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
		signal_levels = bxt_signal_levels(intel_dp);
	} else if (HAS_DDI(dev_priv)) {
3584
		signal_levels = ddi_signal_levels(intel_dp);
3585
		mask = DDI_BUF_EMP_MASK;
3586
	} else if (IS_CHERRYVIEW(dev_priv)) {
3587
		signal_levels = chv_signal_levels(intel_dp);
3588
	} else if (IS_VALLEYVIEW(dev_priv)) {
3589
		signal_levels = vlv_signal_levels(intel_dp);
3590
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3591
		signal_levels = gen7_edp_signal_levels(train_set);
3592
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3593
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3594
		signal_levels = gen6_edp_signal_levels(train_set);
3595 3596
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3597
		signal_levels = gen4_signal_levels(train_set);
3598 3599 3600
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3601 3602 3603 3604 3605 3606 3607 3608
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3609

3610
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3611 3612 3613

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3614 3615
}

3616
void
3617 3618
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3619
{
3620
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3621 3622
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3623

3624
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3625

3626
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3627
	POSTING_READ(intel_dp->output_reg);
3628 3629
}

3630
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3631
{
3632
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3633
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3634
	enum port port = intel_dig_port->base.port;
3635 3636
	uint32_t val;

3637
	if (!HAS_DDI(dev_priv))
3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3655 3656 3657 3658
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3659 3660 3661
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3662
static void
3663 3664
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3665
{
3666 3667 3668 3669
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
	enum port port = encoder->port;
C
Chris Wilson 已提交
3670
	uint32_t DP = intel_dp->DP;
3671

3672
	if (WARN_ON(HAS_DDI(dev_priv)))
3673 3674
		return;

3675
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3676 3677
		return;

3678
	DRM_DEBUG_KMS("\n");
3679

3680
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3681
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3682
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3683
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3684
	} else {
3685
		DP &= ~DP_LINK_TRAIN_MASK;
3686
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3687
	}
3688
	I915_WRITE(intel_dp->output_reg, DP);
3689
	POSTING_READ(intel_dp->output_reg);
3690

3691 3692 3693 3694 3695 3696 3697 3698 3699
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3700
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3701 3702 3703 3704 3705 3706 3707
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3708 3709 3710 3711 3712 3713 3714
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3715
		I915_WRITE(intel_dp->output_reg, DP);
3716
		POSTING_READ(intel_dp->output_reg);
3717

3718
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3719 3720
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3721 3722
	}

3723
	msleep(intel_dp->panel_power_down_delay);
3724 3725

	intel_dp->DP = DP;
3726 3727 3728 3729 3730 3731

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3732 3733
}

3734
bool
3735
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3736
{
3737 3738
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3739
		return false; /* aux transfer failed */
3740

3741
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3742

3743 3744
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3745

3746 3747 3748 3749 3750
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3751

3752 3753
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3754

3755
	if (!intel_dp_read_dpcd(intel_dp))
3756 3757
		return false;

3758 3759
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3760

3761 3762 3763
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3764

3765
	intel_psr_init_dpcd(intel_dp);
3766

3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3777 3778
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3779
		DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3780
			      intel_dp->edp_dpcd);
3781

3782 3783
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3784
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3785 3786
		int i;

3787 3788
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3789

3790 3791
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3792 3793 3794 3795

			if (val == 0)
				break;

3796 3797 3798 3799 3800 3801
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3802
			intel_dp->sink_rates[i] = (val * 200) / 10;
3803
		}
3804
		intel_dp->num_sink_rates = i;
3805
	}
3806

3807 3808 3809 3810
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3811 3812 3813 3814 3815
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3816 3817
	intel_dp_set_common_rates(intel_dp);

3818 3819 3820 3821 3822 3823 3824
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3825 3826
	u8 sink_count;

3827 3828 3829
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3830
	/* Don't clobber cached eDP rates. */
3831
	if (!intel_dp_is_edp(intel_dp)) {
3832
		intel_dp_set_sink_rates(intel_dp);
3833 3834
		intel_dp_set_common_rates(intel_dp);
	}
3835

3836
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
3837 3838 3839 3840 3841 3842 3843
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
3844
	intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
3845 3846 3847 3848 3849 3850 3851 3852

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
3853
	if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
3854
		return false;
3855

3856
	if (!drm_dp_is_branch(intel_dp->dpcd))
3857 3858 3859 3860 3861
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3862 3863 3864
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3865 3866 3867
		return false; /* downstream port status fetch failed */

	return true;
3868 3869
}

3870
static bool
3871
intel_dp_can_mst(struct intel_dp *intel_dp)
3872
{
3873
	u8 mstm_cap;
3874

3875
	if (!i915_modparams.enable_dp_mst)
3876 3877
		return false;

3878 3879 3880 3881 3882 3883
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3884
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
3885
		return false;
3886

3887
	return mstm_cap & DP_MST_CAP;
3888 3889 3890 3891 3892
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3893
	if (!i915_modparams.enable_dp_mst)
3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3908 3909
}

3910 3911
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state, bool disable_wa)
3912
{
3913
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3914
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3915
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
R
Rodrigo Vivi 已提交
3916
	u8 buf;
3917
	int ret = 0;
3918 3919
	int count = 0;
	int attempts = 10;
3920

3921 3922
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3923 3924
		ret = -EIO;
		goto out;
3925 3926
	}

3927
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3928
			       buf & ~DP_TEST_SINK_START) < 0) {
3929
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3930 3931 3932
		ret = -EIO;
		goto out;
	}
3933

3934
	do {
3935
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3936 3937 3938 3939 3940 3941 3942 3943 3944 3945

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3946
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3947 3948 3949
		ret = -ETIMEDOUT;
	}

3950
 out:
3951
	if (disable_wa)
3952
		hsw_enable_ips(crtc_state);
3953
	return ret;
3954 3955
}

3956 3957
static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
3958 3959
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3960
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3961
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3962
	u8 buf;
3963 3964
	int ret;

3965 3966 3967 3968 3969 3970 3971 3972 3973
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3974
	if (buf & DP_TEST_SINK_START) {
3975
		ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
3976 3977 3978 3979
		if (ret)
			return ret;
	}

3980
	hsw_disable_ips(crtc_state);
3981

3982
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3983
			       buf | DP_TEST_SINK_START) < 0) {
3984
		hsw_enable_ips(crtc_state);
3985
		return -EIO;
3986 3987
	}

3988
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3989 3990 3991
	return 0;
}

3992
int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
3993 3994
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3995
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3996
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3997
	u8 buf;
3998
	int count, ret;
3999 4000
	int attempts = 6;

4001
	ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
4002 4003 4004
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
4005
	do {
4006
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
4007

4008
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4009 4010
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4011
			goto stop;
4012
		}
4013
		count = buf & DP_TEST_COUNT_MASK;
4014

4015
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4016 4017

	if (attempts == 0) {
4018 4019 4020 4021 4022 4023 4024 4025
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4026
	}
4027

4028
stop:
4029
	intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
4030
	return ret;
4031 4032
}

4033 4034 4035
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4036 4037
	return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
				 sink_irq_vector) == 1;
4038 4039
}

4040 4041 4042
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4043 4044 4045
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4046 4047
}

4048 4049
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
4050
	int status = 0;
4051
	int test_link_rate;
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4073 4074 4075 4076

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4077 4078 4079 4080 4081 4082
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4083 4084 4085 4086
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4087
	uint8_t test_pattern;
4088
	uint8_t test_misc;
4089 4090 4091 4092
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4093 4094
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

4116 4117
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4144 4145 4146
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4147
{
4148
	uint8_t test_result = DP_TEST_ACK;
4149 4150 4151 4152
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4153
	    connector->edid_corrupt ||
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4167
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4168
	} else {
4169 4170 4171 4172 4173 4174 4175
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4176 4177
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4178 4179 4180
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4181
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4182 4183 4184
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4185
	intel_dp->compliance.test_active = 1;
4186

4187 4188 4189 4190
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4191
{
4192 4193 4194 4195 4196 4197 4198
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4199 4200
	uint8_t request = 0;
	int status;
4201

4202
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4203 4204 4205 4206 4207
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4208
	switch (request) {
4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4226
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4227 4228 4229
		break;
	}

4230 4231 4232
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4233
update_status:
4234
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4235 4236
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4237 4238
}

4239 4240 4241 4242 4243 4244
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
4245
		u8 esi[DP_DPRX_ESI_LEN] = { 0 };
4246 4247 4248 4249 4250 4251 4252 4253
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4254
			if (intel_dp->active_mst_links &&
4255
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4256 4257 4258 4259 4260
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4261
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4277
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4296 4297 4298 4299 4300
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

4301 4302 4303 4304
	if (!intel_dp->link_trained)
		return false;

	if (!intel_dp_get_link_status(intel_dp, link_status))
4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
4333 4334
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_connector *connector = intel_dp->attached_connector;
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	int ret;

	/* FIXME handle the MST connectors as well */

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

	WARN_ON(!intel_crtc_has_dp_encoder(crtc_state));

	if (!crtc_state->base.active)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;
4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4386
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4387 4388 4389 4390 4391

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
4392 4393

	return 0;
4394 4395
}

4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
static bool intel_dp_hotplug(struct intel_encoder *encoder,
			     struct intel_connector *connector)
4410
{
4411 4412 4413
	struct drm_modeset_acquire_ctx ctx;
	bool changed;
	int ret;
4414

4415
	changed = intel_encoder_hotplug(encoder, connector);
4416

4417
	drm_modeset_acquire_init(&ctx, 0);
4418

4419 4420
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
4421

4422 4423 4424 4425
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
4426

4427 4428
		break;
	}
4429

4430 4431 4432
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	WARN(ret, "Acquiring modeset locks failed with %i\n", ret);
4433

4434
	return changed;
4435 4436
}

4437 4438 4439 4440 4441 4442 4443
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4444 4445 4446 4447 4448
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4449
 */
4450
static bool
4451
intel_dp_short_pulse(struct intel_dp *intel_dp)
4452
{
4453
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4454
	u8 sink_irq_vector = 0;
4455 4456
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4457

4458 4459 4460 4461
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4462
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4463

4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4475 4476
	}

4477 4478
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4479 4480
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4481
		/* Clear interrupt source */
4482 4483 4484
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4485 4486

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4487
			intel_dp_handle_test_request(intel_dp);
4488 4489 4490 4491
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4492 4493 4494
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
4495

4496 4497 4498
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
4499
		drm_kms_helper_hotplug_event(&dev_priv->drm);
4500
	}
4501 4502

	return true;
4503 4504
}

4505
/* XXX this is probably wrong for multiple downstream ports */
4506
static enum drm_connector_status
4507
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4508
{
4509
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4510 4511 4512
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4513 4514 4515
	if (lspcon->active)
		lspcon_resume(lspcon);

4516 4517 4518
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4519
	if (intel_dp_is_edp(intel_dp))
4520 4521
		return connector_status_connected;

4522
	/* if there's no downstream port, we're done */
4523
	if (!drm_dp_is_branch(dpcd))
4524
		return connector_status_connected;
4525 4526

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4527 4528
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4529

4530 4531
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4532 4533
	}

4534 4535 4536
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4537
	/* If no HPD, poke DDC gently */
4538
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4539
		return connector_status_connected;
4540 4541

	/* Well we tried, say unknown for unreliable port types */
4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4554 4555 4556

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4557
	return connector_status_disconnected;
4558 4559
}

4560 4561 4562
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
4563
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
4564 4565
	enum drm_connector_status status;

4566
	status = intel_panel_detect(dev_priv);
4567 4568 4569 4570 4571 4572
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4573
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
4574
{
4575
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4576
	u32 bit;
4577

4578 4579
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4580 4581
		bit = SDE_PORTB_HOTPLUG;
		break;
4582
	case HPD_PORT_C:
4583 4584
		bit = SDE_PORTC_HOTPLUG;
		break;
4585
	case HPD_PORT_D:
4586 4587 4588
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
4589
		MISSING_CASE(encoder->hpd_pin);
4590 4591 4592 4593 4594 4595
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4596
static bool cpt_digital_port_connected(struct intel_encoder *encoder)
4597
{
4598
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4599 4600
	u32 bit;

4601 4602
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4603 4604
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
4605
	case HPD_PORT_C:
4606 4607
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
4608
	case HPD_PORT_D:
4609 4610
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4611
	default:
4612
		MISSING_CASE(encoder->hpd_pin);
4613 4614 4615 4616 4617 4618
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

4619
static bool spt_digital_port_connected(struct intel_encoder *encoder)
4620
{
4621
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4622 4623
	u32 bit;

4624 4625
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4626 4627
		bit = SDE_PORTA_HOTPLUG_SPT;
		break;
4628
	case HPD_PORT_E:
4629 4630
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4631
	default:
4632
		return cpt_digital_port_connected(encoder);
4633
	}
4634

4635
	return I915_READ(SDEISR) & bit;
4636 4637
}

4638
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
4639
{
4640
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4641
	u32 bit;
4642

4643 4644
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4645 4646
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
4647
	case HPD_PORT_C:
4648 4649
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
4650
	case HPD_PORT_D:
4651 4652 4653
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
4654
		MISSING_CASE(encoder->hpd_pin);
4655 4656 4657 4658 4659 4660
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4661
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
4662
{
4663
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4664 4665
	u32 bit;

4666 4667
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
4668
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4669
		break;
4670
	case HPD_PORT_C:
4671
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4672
		break;
4673
	case HPD_PORT_D:
4674
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4675 4676
		break;
	default:
4677
		MISSING_CASE(encoder->hpd_pin);
4678
		return false;
4679 4680
	}

4681
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4682 4683
}

4684
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
4685
{
4686 4687 4688
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4689 4690
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4691
		return ibx_digital_port_connected(encoder);
4692 4693
}

4694
static bool snb_digital_port_connected(struct intel_encoder *encoder)
4695
{
4696 4697 4698
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4699 4700
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
	else
4701
		return cpt_digital_port_connected(encoder);
4702 4703
}

4704
static bool ivb_digital_port_connected(struct intel_encoder *encoder)
4705
{
4706 4707 4708
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4709 4710
		return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
	else
4711
		return cpt_digital_port_connected(encoder);
4712 4713
}

4714
static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4715
{
4716 4717 4718
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	if (encoder->hpd_pin == HPD_PORT_A)
4719 4720
		return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
	else
4721
		return cpt_digital_port_connected(encoder);
4722 4723
}

4724
static bool bxt_digital_port_connected(struct intel_encoder *encoder)
4725
{
4726
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4727 4728
	u32 bit;

4729 4730
	switch (encoder->hpd_pin) {
	case HPD_PORT_A:
4731 4732
		bit = BXT_DE_PORT_HP_DDIA;
		break;
4733
	case HPD_PORT_B:
4734 4735
		bit = BXT_DE_PORT_HP_DDIB;
		break;
4736
	case HPD_PORT_C:
4737 4738 4739
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4740
		MISSING_CASE(encoder->hpd_pin);
4741 4742 4743 4744 4745 4746
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4747 4748
/*
 * intel_digital_port_connected - is the specified port connected?
4749
 * @encoder: intel_encoder
4750
 *
4751
 * Return %true if port is connected, %false otherwise.
4752
 */
4753
bool intel_digital_port_connected(struct intel_encoder *encoder)
4754
{
4755 4756
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

4757 4758
	if (HAS_GMCH_DISPLAY(dev_priv)) {
		if (IS_GM45(dev_priv))
4759
			return gm45_digital_port_connected(encoder);
4760
		else
4761
			return g4x_digital_port_connected(encoder);
4762 4763 4764
	}

	if (IS_GEN5(dev_priv))
4765
		return ilk_digital_port_connected(encoder);
4766
	else if (IS_GEN6(dev_priv))
4767
		return snb_digital_port_connected(encoder);
4768
	else if (IS_GEN7(dev_priv))
4769
		return ivb_digital_port_connected(encoder);
4770
	else if (IS_GEN8(dev_priv))
4771
		return bdw_digital_port_connected(encoder);
4772
	else if (IS_GEN9_LP(dev_priv))
4773
		return bxt_digital_port_connected(encoder);
4774
	else
4775
		return spt_digital_port_connected(encoder);
4776 4777
}

4778
static struct edid *
4779
intel_dp_get_edid(struct intel_dp *intel_dp)
4780
{
4781
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4782

4783 4784 4785 4786
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4787 4788
			return NULL;

J
Jani Nikula 已提交
4789
		return drm_edid_duplicate(intel_connector->edid);
4790 4791 4792 4793
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4794

4795 4796 4797 4798 4799
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4800

4801
	intel_dp_unset_edid(intel_dp);
4802 4803 4804
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

4805
	intel_dp->has_audio = drm_detect_monitor_audio(edid);
4806 4807
}

4808 4809
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4810
{
4811
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4812

4813 4814
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4815

4816 4817
	intel_dp->has_audio = false;
}
4818

4819
static int
4820
intel_dp_long_pulse(struct intel_connector *connector)
Z
Zhenyu Wang 已提交
4821
{
4822 4823
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Z
Zhenyu Wang 已提交
4824
	enum drm_connector_status status;
4825
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4826

4827
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
4828

4829
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4830

4831
	/* Can't disconnect eDP, but you can close the lid... */
4832
	if (intel_dp_is_edp(intel_dp))
4833
		status = edp_detect(intel_dp);
4834
	else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
4835
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4836
	else
4837 4838
		status = connector_status_disconnected;

4839
	if (status == connector_status_disconnected) {
4840
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4841

4842 4843 4844 4845 4846 4847 4848 4849 4850
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4851
		goto out;
4852
	}
Z
Zhenyu Wang 已提交
4853

4854
	if (intel_dp->reset_link_params) {
4855 4856
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
4857

4858 4859
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
4860 4861 4862

		intel_dp->reset_link_params = false;
	}
4863

4864 4865
	intel_dp_print_rates(intel_dp);

4866 4867
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4868

4869 4870 4871
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4872 4873 4874 4875 4876
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4877 4878 4879 4880
		status = connector_status_disconnected;
		goto out;
	}

4881 4882 4883 4884 4885 4886 4887 4888
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4889
	intel_dp_set_edid(intel_dp);
4890
	if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
4891
		status = connector_status_connected;
4892
	intel_dp->detect_done = true;
4893

4894 4895
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4896 4897
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4909
out:
4910
	if (status != connector_status_connected && !intel_dp->is_mst)
4911
		intel_dp_unset_edid(intel_dp);
4912

4913
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4914
	return status;
4915 4916
}

4917 4918 4919 4920
static int
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
4921 4922
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4923
	int status = connector->status;
4924 4925 4926 4927

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4928
	/* If full detect is not performed yet, do a full detect */
4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939
	if (!intel_dp->detect_done) {
		struct drm_crtc *crtc;
		int ret;

		crtc = connector->state->crtc;
		if (crtc) {
			ret = drm_modeset_lock(&crtc->mutex, ctx);
			if (ret)
				return ret;
		}

4940
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4941
	}
4942 4943

	intel_dp->detect_done = false;
4944

4945
	return status;
4946 4947
}

4948 4949
static void
intel_dp_force(struct drm_connector *connector)
4950
{
4951
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4952
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4953
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4954

4955 4956 4957
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4958

4959 4960
	if (connector->status != connector_status_connected)
		return;
4961

4962
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4963 4964 4965

	intel_dp_set_edid(intel_dp);

4966
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4980

4981
	/* if eDP has no EDID, fall back to fixed mode */
4982
	if (intel_dp_is_edp(intel_attached_dp(connector)) &&
4983
	    intel_connector->panel.fixed_mode) {
4984
		struct drm_display_mode *mode;
4985 4986

		mode = drm_mode_duplicate(connector->dev,
4987
					  intel_connector->panel.fixed_mode);
4988
		if (mode) {
4989 4990 4991 4992
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4993

4994
	return 0;
4995 4996
}

4997 4998 4999 5000
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
5001 5002 5003 5004 5005
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
5006 5007 5008 5009 5010 5011 5012 5013 5014 5015

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

5016 5017 5018 5019 5020 5021 5022
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

5023
static void
5024
intel_dp_connector_destroy(struct drm_connector *connector)
5025
{
5026
	struct intel_connector *intel_connector = to_intel_connector(connector);
5027

5028
	kfree(intel_connector->detect_edid);
5029

5030 5031 5032
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

5033 5034 5035 5036
	/*
	 * Can't call intel_dp_is_edp() since the encoder may have been
	 * destroyed already.
	 */
5037
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5038
		intel_panel_fini(&intel_connector->panel);
5039

5040
	drm_connector_cleanup(connector);
5041
	kfree(connector);
5042 5043
}

P
Paulo Zanoni 已提交
5044
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
5045
{
5046 5047
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5048

5049
	intel_dp_mst_encoder_cleanup(intel_dig_port);
5050
	if (intel_dp_is_edp(intel_dp)) {
5051
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5052 5053 5054 5055
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
5056
		pps_lock(intel_dp);
5057
		edp_panel_vdd_off_sync(intel_dp);
5058 5059
		pps_unlock(intel_dp);

5060 5061 5062 5063
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
5064
	}
5065 5066 5067

	intel_dp_aux_fini(intel_dp);

5068
	drm_encoder_cleanup(encoder);
5069
	kfree(intel_dig_port);
5070 5071
}

5072
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5073 5074 5075
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

5076
	if (!intel_dp_is_edp(intel_dp))
5077 5078
		return;

5079 5080 5081 5082
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
5083
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5084
	pps_lock(intel_dp);
5085
	edp_panel_vdd_off_sync(intel_dp);
5086
	pps_unlock(intel_dp);
5087 5088
}

5089 5090 5091 5092 5093
static
int intel_dp_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
				u8 *an)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_dig_port->base.base);
5094 5095 5096 5097 5098 5099
	static const struct drm_dp_aux_msg msg = {
		.request = DP_AUX_NATIVE_WRITE,
		.address = DP_AUX_HDCP_AKSV,
		.size = DRM_HDCP_KSV_LEN,
	};
	uint8_t txbuf[HEADER_SIZE + DRM_HDCP_KSV_LEN] = {}, rxbuf[2], reply = 0;
5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116
	ssize_t dpcd_ret;
	int ret;

	/* Output An first, that's easy */
	dpcd_ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux, DP_AUX_HDCP_AN,
				     an, DRM_HDCP_AN_LEN);
	if (dpcd_ret != DRM_HDCP_AN_LEN) {
		DRM_ERROR("Failed to write An over DP/AUX (%zd)\n", dpcd_ret);
		return dpcd_ret >= 0 ? -EIO : dpcd_ret;
	}

	/*
	 * Since Aksv is Oh-So-Secret, we can't access it in software. So in
	 * order to get it on the wire, we need to create the AUX header as if
	 * we were writing the data, and then tickle the hardware to output the
	 * data once the header is sent out.
	 */
5117
	intel_dp_aux_header(txbuf, &msg);
5118

5119
	ret = intel_dp_aux_xfer(intel_dp, txbuf, HEADER_SIZE + msg.size,
5120 5121
				rxbuf, sizeof(rxbuf),
				DP_AUX_CH_CTL_AUX_AKSV_SELECT);
5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165
	if (ret < 0) {
		DRM_ERROR("Write Aksv over DP/AUX failed (%d)\n", ret);
		return ret;
	} else if (ret == 0) {
		DRM_ERROR("Aksv write over DP/AUX was empty\n");
		return -EIO;
	}

	reply = (rxbuf[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK;
	return reply == DP_AUX_NATIVE_REPLY_ACK ? 0 : -EIO;
}

static int intel_dp_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
				   u8 *bksv)
{
	ssize_t ret;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BKSV, bksv,
			       DRM_HDCP_KSV_LEN);
	if (ret != DRM_HDCP_KSV_LEN) {
		DRM_ERROR("Read Bksv from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static int intel_dp_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
				      u8 *bstatus)
{
	ssize_t ret;
	/*
	 * For some reason the HDMI and DP HDCP specs call this register
	 * definition by different names. In the HDMI spec, it's called BSTATUS,
	 * but in DP it's called BINFO.
	 */
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BINFO,
			       bstatus, DRM_HDCP_BSTATUS_LEN);
	if (ret != DRM_HDCP_BSTATUS_LEN) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
5166 5167
int intel_dp_hdcp_read_bcaps(struct intel_digital_port *intel_dig_port,
			     u8 *bcaps)
5168 5169
{
	ssize_t ret;
5170

5171
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BCAPS,
5172
			       bcaps, 1);
5173 5174 5175 5176
	if (ret != 1) {
		DRM_ERROR("Read bcaps from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191

	return 0;
}

static
int intel_dp_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
				   bool *repeater_present)
{
	ssize_t ret;
	u8 bcaps;

	ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
	if (ret)
		return ret;

5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280
	*repeater_present = bcaps & DP_BCAPS_REPEATER_PRESENT;
	return 0;
}

static
int intel_dp_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
				u8 *ri_prime)
{
	ssize_t ret;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_RI_PRIME,
			       ri_prime, DRM_HDCP_RI_LEN);
	if (ret != DRM_HDCP_RI_LEN) {
		DRM_ERROR("Read Ri' from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
int intel_dp_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
				 bool *ksv_ready)
{
	ssize_t ret;
	u8 bstatus;
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
			       &bstatus, 1);
	if (ret != 1) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
		return ret >= 0 ? -EIO : ret;
	}
	*ksv_ready = bstatus & DP_BSTATUS_READY;
	return 0;
}

static
int intel_dp_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
				int num_downstream, u8 *ksv_fifo)
{
	ssize_t ret;
	int i;

	/* KSV list is read via 15 byte window (3 entries @ 5 bytes each) */
	for (i = 0; i < num_downstream; i += 3) {
		size_t len = min(num_downstream - i, 3) * DRM_HDCP_KSV_LEN;
		ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
				       DP_AUX_HDCP_KSV_FIFO,
				       ksv_fifo + i * DRM_HDCP_KSV_LEN,
				       len);
		if (ret != len) {
			DRM_ERROR("Read ksv[%d] from DP/AUX failed (%zd)\n", i,
				  ret);
			return ret >= 0 ? -EIO : ret;
		}
	}
	return 0;
}

static
int intel_dp_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
				    int i, u32 *part)
{
	ssize_t ret;

	if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
		return -EINVAL;

	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
			       DP_AUX_HDCP_V_PRIME(i), part,
			       DRM_HDCP_V_PRIME_PART_LEN);
	if (ret != DRM_HDCP_V_PRIME_PART_LEN) {
		DRM_ERROR("Read v'[%d] from DP/AUX failed (%zd)\n", i, ret);
		return ret >= 0 ? -EIO : ret;
	}
	return 0;
}

static
int intel_dp_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
				    bool enable)
{
	/* Not used for single stream DisplayPort setups */
	return 0;
}

static
bool intel_dp_hdcp_check_link(struct intel_digital_port *intel_dig_port)
{
	ssize_t ret;
	u8 bstatus;
5281

5282 5283 5284 5285
	ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
			       &bstatus, 1);
	if (ret != 1) {
		DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5286
		return false;
5287
	}
5288

5289 5290 5291
	return !(bstatus & (DP_BSTATUS_LINK_FAILURE | DP_BSTATUS_REAUTH_REQ));
}

5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306
static
int intel_dp_hdcp_capable(struct intel_digital_port *intel_dig_port,
			  bool *hdcp_capable)
{
	ssize_t ret;
	u8 bcaps;

	ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
	if (ret)
		return ret;

	*hdcp_capable = bcaps & DP_BCAPS_HDCP_CAPABLE;
	return 0;
}

5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317
static const struct intel_hdcp_shim intel_dp_hdcp_shim = {
	.write_an_aksv = intel_dp_hdcp_write_an_aksv,
	.read_bksv = intel_dp_hdcp_read_bksv,
	.read_bstatus = intel_dp_hdcp_read_bstatus,
	.repeater_present = intel_dp_hdcp_repeater_present,
	.read_ri_prime = intel_dp_hdcp_read_ri_prime,
	.read_ksv_ready = intel_dp_hdcp_read_ksv_ready,
	.read_ksv_fifo = intel_dp_hdcp_read_ksv_fifo,
	.read_v_prime_part = intel_dp_hdcp_read_v_prime_part,
	.toggle_signalling = intel_dp_hdcp_toggle_signalling,
	.check_link = intel_dp_hdcp_check_link,
5318
	.hdcp_capable = intel_dp_hdcp_capable,
5319 5320
};

5321 5322
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
5323
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5337
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5338 5339 5340 5341

	edp_panel_vdd_schedule_off(intel_dp);
}

5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5355
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5356
{
5357
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5358 5359
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5360 5361 5362

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5363

5364
	if (lspcon->active)
5365 5366
		lspcon_resume(lspcon);

5367 5368
	intel_dp->reset_link_params = true;

5369 5370
	pps_lock(intel_dp);

5371 5372 5373
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5374
	if (intel_dp_is_edp(intel_dp)) {
5375
		/* Reinit the power sequencer, in case BIOS did something with it. */
5376
		intel_dp_pps_init(intel_dp);
5377 5378
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5379 5380

	pps_unlock(intel_dp);
5381 5382
}

5383
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5384
	.force = intel_dp_force,
5385
	.fill_modes = drm_helper_probe_single_connector_modes,
5386 5387
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5388
	.late_register = intel_dp_connector_register,
5389
	.early_unregister = intel_dp_connector_unregister,
5390
	.destroy = intel_dp_connector_destroy,
5391
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5392
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5393 5394 5395
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5396
	.detect_ctx = intel_dp_detect,
5397 5398
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5399
	.atomic_check = intel_digital_connector_atomic_check,
5400 5401 5402
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5403
	.reset = intel_dp_encoder_reset,
5404
	.destroy = intel_dp_encoder_destroy,
5405 5406
};

5407
enum irqreturn
5408 5409 5410
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5411
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5412
	enum irqreturn ret = IRQ_NONE;
5413

5414 5415 5416 5417 5418 5419 5420 5421
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5422
			      port_name(intel_dig_port->base.port));
5423
		return IRQ_HANDLED;
5424 5425
	}

5426
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5427
		      port_name(intel_dig_port->base.port),
5428
		      long_hpd ? "long" : "short");
5429

5430
	if (long_hpd) {
5431
		intel_dp->reset_link_params = true;
5432 5433 5434 5435
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5436
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5437

5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5451
		}
5452
	}
5453

5454
	if (!intel_dp->is_mst) {
5455
		bool handled;
5456 5457 5458

		handled = intel_dp_short_pulse(intel_dp);

5459 5460 5461
		/* Short pulse can signify loss of hdcp authentication */
		intel_hdcp_check_link(intel_dp->attached_connector);

5462
		if (!handled) {
5463 5464
			intel_dp->detect_done = false;
			goto put_power;
5465
		}
5466
	}
5467 5468 5469

	ret = IRQ_HANDLED;

5470
put_power:
5471
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5472 5473

	return ret;
5474 5475
}

5476
/* check the VBT to see whether the eDP is on another port */
5477
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5478
{
5479 5480 5481 5482
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5483
	if (INTEL_GEN(dev_priv) < 5)
5484 5485
		return false;

5486
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5487 5488
		return true;

5489
	return intel_bios_is_port_edp(dev_priv, port);
5490 5491
}

5492
static void
5493 5494
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5495
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5496 5497 5498 5499
	enum port port = dp_to_dig_port(intel_dp)->base.port;

	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5500

5501
	intel_attach_broadcast_rgb_property(connector);
5502

5503
	if (intel_dp_is_edp(intel_dp)) {
5504 5505 5506 5507 5508 5509 5510 5511
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
		if (!HAS_GMCH_DISPLAY(dev_priv))
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5512
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5513

5514
	}
5515 5516
}

5517 5518
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5519
	intel_dp->panel_power_off_time = ktime_get_boottime();
5520 5521 5522 5523
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5524
static void
5525
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
5526
{
5527
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5528
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5529
	struct pps_registers regs;
5530

5531
	intel_pps_get_registers(intel_dp, &regs);
5532 5533 5534

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5535
	pp_ctl = ironlake_get_pp_control(intel_dp);
5536

5537 5538
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5539 5540
	if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
	    !HAS_PCH_ICP(dev_priv)) {
5541 5542
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5543
	}
5544 5545

	/* Pull timing values out of registers */
5546 5547
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5548

5549 5550
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5551

5552 5553
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5554

5555 5556
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5557

5558 5559
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5560 5561
		seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
				BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
5562
	} else {
5563
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5564
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5565
	}
5566 5567
}

I
Imre Deak 已提交
5568 5569 5570 5571 5572 5573 5574 5575 5576
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
5577
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
5578 5579 5580 5581
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

5582
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
5583 5584 5585 5586 5587 5588 5589 5590 5591

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5592
static void
5593
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
5594
{
5595
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5596 5597 5598 5599 5600 5601 5602 5603 5604
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5605
	intel_pps_readout_hw_state(intel_dp, &cur);
5606

I
Imre Deak 已提交
5607
	intel_pps_dump_state("cur", &cur);
5608

5609
	vbt = dev_priv->vbt.edp.pps;
5610 5611 5612 5613 5614 5615
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
5616
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
5617 5618 5619
		DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
			      vbt.t11_t12);
	}
5620 5621 5622 5623 5624
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5638
	intel_pps_dump_state("vbt", &vbt);
5639 5640 5641

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5642
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5643 5644 5645 5646 5647 5648 5649 5650 5651
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5652
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5653 5654 5655 5656 5657 5658 5659
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5660 5661 5662 5663 5664 5665
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5666 5667 5668 5669 5670 5671 5672 5673 5674 5675

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5676 5677 5678 5679 5680 5681

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
5682 5683 5684
}

static void
5685
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
5686
					      bool force_disable_vdd)
5687
{
5688
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5689
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5690
	int div = dev_priv->rawclk_freq / 1000;
5691
	struct pps_registers regs;
5692
	enum port port = dp_to_dig_port(intel_dp)->base.port;
5693
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5694

V
Ville Syrjälä 已提交
5695
	lockdep_assert_held(&dev_priv->pps_mutex);
5696

5697
	intel_pps_get_registers(intel_dp, &regs);
5698

5699 5700
	/*
	 * On some VLV machines the BIOS can leave the VDD
5701
	 * enabled even on power sequencers which aren't
5702 5703 5704 5705 5706 5707 5708
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
5709
	 * soon as the new power sequencer gets initialized.
5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5724
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5725 5726
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5727
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5728 5729
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5730 5731
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv)) {
5732
		pp_div = I915_READ(regs.pp_ctrl);
5733
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5734
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5735 5736 5737 5738 5739 5740
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5741 5742 5743

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5744
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5745
		port_sel = PANEL_PORT_SELECT_VLV(port);
5746
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5747
		if (port == PORT_A)
5748
			port_sel = PANEL_PORT_SELECT_DPA;
5749
		else
5750
			port_sel = PANEL_PORT_SELECT_DPD;
5751 5752
	}

5753 5754
	pp_on |= port_sel;

5755 5756
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5757 5758
	if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
	    HAS_PCH_ICP(dev_priv))
5759
		I915_WRITE(regs.pp_ctrl, pp_div);
5760
	else
5761
		I915_WRITE(regs.pp_div, pp_div);
5762 5763

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5764 5765
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5766 5767
		      (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)  ||
		       HAS_PCH_ICP(dev_priv)) ?
5768 5769
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5770 5771
}

5772
static void intel_dp_pps_init(struct intel_dp *intel_dp)
5773
{
5774
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5775 5776

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5777 5778
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
5779 5780
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
5781 5782 5783
	}
}

5784 5785
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5786
 * @dev_priv: i915 device
5787
 * @crtc_state: a pointer to the active intel_crtc_state
5788 5789 5790 5791 5792 5793 5794 5795 5796
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5797
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5798
				    const struct intel_crtc_state *crtc_state,
5799
				    int refresh_rate)
5800 5801
{
	struct intel_encoder *encoder;
5802 5803
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5804
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5805
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5806 5807 5808 5809 5810 5811

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5812 5813
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5814 5815 5816
		return;
	}

5817 5818
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5819 5820 5821 5822 5823 5824

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5825
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5826 5827 5828 5829
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5830 5831
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5832 5833
		index = DRRS_LOW_RR;

5834
	if (index == dev_priv->drrs.refresh_rate_type) {
5835 5836 5837 5838 5839
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5840
	if (!crtc_state->base.active) {
5841 5842 5843 5844
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5845
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5857 5858
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5859
		u32 val;
5860

5861
		val = I915_READ(reg);
5862
		if (index > DRRS_HIGH_RR) {
5863
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5864 5865 5866
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5867
		} else {
5868
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5869 5870 5871
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5872 5873 5874 5875
		}
		I915_WRITE(reg, val);
	}

5876 5877 5878 5879 5880
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5881 5882 5883
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5884
 * @crtc_state: A pointer to the active crtc state.
5885 5886 5887
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5888
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5889
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5890
{
5891
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5892

5893
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5894 5895 5896 5897
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

5898 5899 5900 5901 5902
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
		return;
	}

V
Vandana Kannan 已提交
5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916
	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5917 5918 5919
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5920
 * @old_crtc_state: Pointer to old crtc_state.
5921 5922
 *
 */
5923
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5924
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5925
{
5926
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Vandana Kannan 已提交
5927

5928
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5929 5930 5931 5932 5933 5934 5935 5936 5937
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5938 5939
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5940 5941 5942 5943 5944 5945 5946

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5960
	/*
5961 5962
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5963 5964
	 */

5965 5966
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5967

5968 5969 5970 5971 5972 5973
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5974

5975 5976
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5977 5978
}

5979
/**
5980
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5981
 * @dev_priv: i915 device
5982 5983
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5984 5985
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5986 5987 5988
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5989 5990
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5991 5992 5993 5994
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5995
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5996 5997
		return;

5998
	cancel_delayed_work(&dev_priv->drrs.work);
5999

6000
	mutex_lock(&dev_priv->drrs.mutex);
6001 6002 6003 6004 6005
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6006 6007 6008
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

6009 6010 6011
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

6012
	/* invalidate means busy screen hence upclock */
6013
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6014 6015
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
6016 6017 6018 6019

	mutex_unlock(&dev_priv->drrs.mutex);
}

6020
/**
6021
 * intel_edp_drrs_flush - Restart Idleness DRRS
6022
 * @dev_priv: i915 device
6023 6024
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
6025 6026 6027 6028
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
6029 6030 6031
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
6032 6033
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
6034 6035 6036 6037
{
	struct drm_crtc *crtc;
	enum pipe pipe;

6038
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
6039 6040
		return;

6041
	cancel_delayed_work(&dev_priv->drrs.work);
6042

6043
	mutex_lock(&dev_priv->drrs.mutex);
6044 6045 6046 6047 6048
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6049 6050
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
6051 6052

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
6053 6054
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

6055
	/* flush means busy screen hence upclock */
6056
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6057 6058
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
6059 6060 6061 6062 6063 6064

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
6065 6066 6067 6068 6069
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
6093 6094 6095 6096 6097 6098 6099 6100
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
6101 6102 6103 6104 6105 6106 6107 6108
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
6109
 * @connector: eDP connector
6110 6111 6112 6113 6114 6115 6116 6117 6118 6119
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
6120
static struct drm_display_mode *
6121 6122
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
6123
{
6124
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
6125 6126
	struct drm_display_mode *downclock_mode = NULL;

6127 6128 6129
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

6130
	if (INTEL_GEN(dev_priv) <= 6) {
6131 6132 6133 6134 6135
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
6136
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
6137 6138 6139
		return NULL;
	}

6140 6141
	downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
						    &connector->base);
6142 6143

	if (!downclock_mode) {
6144
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
6145 6146 6147
		return NULL;
	}

6148
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
6149

6150
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
6151
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
6152 6153 6154
	return downclock_mode;
}

6155
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
6156
				     struct intel_connector *intel_connector)
6157
{
6158
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
6159
	struct drm_i915_private *dev_priv = to_i915(dev);
6160
	struct drm_connector *connector = &intel_connector->base;
6161
	struct drm_display_mode *fixed_mode = NULL;
6162
	struct drm_display_mode *alt_fixed_mode = NULL;
6163
	struct drm_display_mode *downclock_mode = NULL;
6164 6165 6166
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
6167
	enum pipe pipe = INVALID_PIPE;
6168

6169
	if (!intel_dp_is_edp(intel_dp))
6170 6171
		return true;

6172 6173 6174 6175 6176 6177
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
6178
	if (intel_get_lvds_encoder(&dev_priv->drm)) {
6179 6180 6181 6182 6183 6184
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

6185
	pps_lock(intel_dp);
6186 6187

	intel_dp_init_panel_power_timestamps(intel_dp);
6188
	intel_dp_pps_init(intel_dp);
6189
	intel_edp_panel_vdd_sanitize(intel_dp);
6190

6191
	pps_unlock(intel_dp);
6192

6193
	/* Cache DPCD and EDID for edp. */
6194
	has_dpcd = intel_edp_init_dpcd(intel_dp);
6195

6196
	if (!has_dpcd) {
6197 6198
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
6199
		goto out_vdd_off;
6200 6201
	}

6202
	mutex_lock(&dev->mode_config.mutex);
6203
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

6217
	/* prefer fixed mode from EDID if available, save an alt mode also */
6218 6219 6220
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
6221 6222
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
6223 6224
		} else if (!alt_fixed_mode) {
			alt_fixed_mode = drm_mode_duplicate(dev, scan);
6225 6226 6227 6228 6229 6230 6231
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
6232
		if (fixed_mode) {
6233
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
6234 6235 6236
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
6237
	}
6238
	mutex_unlock(&dev->mode_config.mutex);
6239

6240
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6241 6242
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
6243 6244 6245 6246 6247 6248

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
6249
		pipe = vlv_active_pipe(intel_dp);
6250 6251 6252 6253 6254 6255 6256 6257 6258

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
6259 6260
	}

6261 6262
	intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
			 downclock_mode);
6263
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
6264
	intel_panel_setup_backlight(connector, pipe);
6265 6266

	return true;
6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
6279 6280
}

6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
	drm_mode_connector_set_link_status_property(connector,
						    DRM_MODE_LINK_STATUS_BAD);
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6304
bool
6305 6306
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
6307
{
6308 6309 6310 6311
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
6312
	struct drm_i915_private *dev_priv = to_i915(dev);
6313
	enum port port = intel_encoder->port;
6314
	int type;
6315

6316 6317 6318 6319
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6320 6321 6322 6323 6324
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

6325 6326
	intel_dp_set_source_rates(intel_dp);

6327
	intel_dp->reset_link_params = true;
6328
	intel_dp->pps_pipe = INVALID_PIPE;
6329
	intel_dp->active_pipe = INVALID_PIPE;
6330

6331
	/* intel_dp vfuncs */
6332
	if (HAS_DDI(dev_priv))
6333 6334
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6335 6336
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6337
	intel_dp->attached_connector = intel_connector;
6338

6339
	if (intel_dp_is_port_edp(dev_priv, port))
6340
		type = DRM_MODE_CONNECTOR_eDP;
6341 6342
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6343

6344 6345 6346
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6347 6348 6349 6350 6351 6352 6353 6354
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6355
	/* eDP only on port B and/or C on vlv/chv */
6356
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6357 6358
		    intel_dp_is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
6359 6360
		return false;

6361 6362 6363 6364
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6365
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6366 6367
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

6368 6369
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
		connector->interlace_allowed = true;
6370 6371
	connector->doublescan_allowed = 0;

6372
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
6373

6374
	intel_dp_aux_init(intel_dp);
6375

6376
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6377
			  edp_panel_vdd_work);
6378

6379
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6380

6381
	if (HAS_DDI(dev_priv))
6382 6383 6384 6385
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6386
	/* init MST on ports that can support it */
6387
	if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
6388 6389
	    (port == PORT_B || port == PORT_C ||
	     port == PORT_D || port == PORT_F))
6390 6391
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6392

6393
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6394 6395 6396
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6397
	}
6398

6399
	intel_dp_add_properties(intel_dp, connector);
6400

6401
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
6402 6403 6404 6405
		int ret = intel_hdcp_init(intel_connector, &intel_dp_hdcp_shim);
		if (ret)
			DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
	}
6406

6407 6408 6409 6410
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6411
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6412 6413 6414
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6415 6416

	return true;
6417 6418 6419 6420 6421

fail:
	drm_connector_cleanup(connector);

	return false;
6422
}
6423

6424
bool intel_dp_init(struct drm_i915_private *dev_priv,
6425 6426
		   i915_reg_t output_reg,
		   enum port port)
6427 6428 6429 6430 6431 6432
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6433
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6434
	if (!intel_dig_port)
6435
		return false;
6436

6437
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6438 6439
	if (!intel_connector)
		goto err_connector_alloc;
6440 6441 6442 6443

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6444 6445 6446
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6447
		goto err_encoder_init;
6448

6449
	intel_encoder->hotplug = intel_dp_hotplug;
6450
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6451
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6452
	intel_encoder->get_config = intel_dp_get_config;
6453
	intel_encoder->suspend = intel_dp_encoder_suspend;
6454
	if (IS_CHERRYVIEW(dev_priv)) {
6455
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6456 6457
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6458
		intel_encoder->disable = vlv_disable_dp;
6459
		intel_encoder->post_disable = chv_post_disable_dp;
6460
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6461
	} else if (IS_VALLEYVIEW(dev_priv)) {
6462
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6463 6464
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6465
		intel_encoder->disable = vlv_disable_dp;
6466
		intel_encoder->post_disable = vlv_post_disable_dp;
6467 6468 6469 6470 6471
	} else if (INTEL_GEN(dev_priv) >= 5) {
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
		intel_encoder->disable = ilk_disable_dp;
		intel_encoder->post_disable = ilk_post_disable_dp;
6472
	} else {
6473 6474
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6475
		intel_encoder->disable = g4x_disable_dp;
6476
	}
6477 6478

	intel_dig_port->dp.output_reg = output_reg;
6479
	intel_dig_port->max_lanes = 4;
6480

6481
	intel_encoder->type = INTEL_OUTPUT_DP;
6482
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6483
	if (IS_CHERRYVIEW(dev_priv)) {
6484 6485 6486 6487 6488 6489 6490
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6491
	intel_encoder->cloneable = 0;
6492
	intel_encoder->port = port;
6493

6494
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6495
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6496

6497 6498 6499
	if (port != PORT_A)
		intel_infoframe_init(intel_dig_port);

S
Sudip Mukherjee 已提交
6500 6501 6502
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6503
	return true;
S
Sudip Mukherjee 已提交
6504 6505 6506

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6507
err_encoder_init:
S
Sudip Mukherjee 已提交
6508 6509 6510
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6511
	return false;
6512
}
6513 6514 6515

void intel_dp_mst_suspend(struct drm_device *dev)
{
6516
	struct drm_i915_private *dev_priv = to_i915(dev);
6517 6518 6519 6520
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6521
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6522 6523

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6524 6525
			continue;

6526 6527
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6528 6529 6530 6531 6532
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6533
	struct drm_i915_private *dev_priv = to_i915(dev);
6534 6535 6536
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6537
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6538
		int ret;
6539

6540 6541
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6542

6543 6544 6545
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6546 6547
	}
}