gadget.c 105.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
F
Felipe Balbi 已提交
2
/*
3 4
 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
 *
5
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>

25
#include "debug.h"
26 27 28 29
#include "core.h"
#include "gadget.h"
#include "io.h"

30
#define DWC3_ALIGN_FRAME(d, n)	(((d)->frame_number + ((d)->interval * (n))) \
31 32
					& ~((d)->interval - 1))

33
/**
F
Felipe Balbi 已提交
34
 * dwc3_gadget_set_test_mode - enables usb2 test modes
35 36 37
 * @dwc: pointer to our context structure
 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
 *
F
Felipe Balbi 已提交
38 39
 * Caller should take care of locking. This function will return 0 on
 * success or -EINVAL if wrong Test Selector is passed.
40 41 42 43 44 45 46 47 48
 */
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;

	switch (mode) {
49 50 51 52 53
	case USB_TEST_J:
	case USB_TEST_K:
	case USB_TEST_SE0_NAK:
	case USB_TEST_PACKET:
	case USB_TEST_FORCE_ENABLE:
54 55 56 57 58 59
		reg |= mode << 1;
		break;
	default:
		return -EINVAL;
	}

60
	dwc3_gadget_dctl_write_safe(dwc, reg);
61 62 63 64

	return 0;
}

65
/**
F
Felipe Balbi 已提交
66
 * dwc3_gadget_get_link_state - gets current state of usb link
67 68 69 70 71 72 73 74 75 76 77 78 79 80
 * @dwc: pointer to our context structure
 *
 * Caller should take care of locking. This function will
 * return the link state on success (>= 0) or -ETIMEDOUT.
 */
int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	return DWC3_DSTS_USBLNKST(reg);
}

81
/**
F
Felipe Balbi 已提交
82
 * dwc3_gadget_set_link_state - sets usb link to a particular state
83 84 85 86
 * @dwc: pointer to our context structure
 * @state: the state to put link into
 *
 * Caller should take care of locking. This function will
87
 * return 0 on success or -ETIMEDOUT.
88 89 90
 */
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
{
91
	int		retries = 10000;
92 93
	u32		reg;

94 95 96 97
	/*
	 * Wait until device controller is ready. Only applies to 1.94a and
	 * later RTL.
	 */
98
	if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
99 100 101 102 103 104 105 106 107 108 109 110
		while (--retries) {
			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
			if (reg & DWC3_DSTS_DCNRD)
				udelay(5);
			else
				break;
		}

		if (retries <= 0)
			return -ETIMEDOUT;
	}

111 112 113
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;

114 115 116
	/* set no action before sending new link state change */
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

117 118 119 120
	/* set requested state */
	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

121 122 123 124
	/*
	 * The following code is racy when called from dwc3_gadget_wakeup,
	 * and is not needed, at least on newer versions
	 */
125
	if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
126 127
		return 0;

128
	/* wait for a change in DSTS */
129
	retries = 10000;
130 131 132 133 134 135
	while (--retries) {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		if (DWC3_DSTS_USBLNKST(reg) == state)
			return 0;

136
		udelay(5);
137 138 139 140 141
	}

	return -ETIMEDOUT;
}

142
/**
F
Felipe Balbi 已提交
143 144
 * dwc3_ep_inc_trb - increment a trb index.
 * @index: Pointer to the TRB index to increment.
145 146 147 148 149 150
 *
 * The index should never point to the link TRB. After incrementing,
 * if it is point to the link TRB, wrap around to the beginning. The
 * link TRB is always at the last TRB entry.
 */
static void dwc3_ep_inc_trb(u8 *index)
151
{
152 153 154
	(*index)++;
	if (*index == (DWC3_TRB_NUM - 1))
		*index = 0;
155
}
156

F
Felipe Balbi 已提交
157 158 159 160
/**
 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
 * @dep: The endpoint whose enqueue pointer we're incrementing
 */
161
static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
162
{
163
	dwc3_ep_inc_trb(&dep->trb_enqueue);
164
}
165

F
Felipe Balbi 已提交
166 167 168 169
/**
 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
 * @dep: The endpoint whose enqueue pointer we're incrementing
 */
170
static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171
{
172
	dwc3_ep_inc_trb(&dep->trb_dequeue);
173 174
}

175
static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
176
		struct dwc3_request *req, int status)
177 178 179 180
{
	struct dwc3			*dwc = dep->dwc;

	list_del(&req->list);
181
	req->remaining = 0;
182
	req->needs_extra_trb = false;
183 184 185 186

	if (req->request.status == -EINPROGRESS)
		req->request.status = status;

187 188
	if (req->trb)
		usb_gadget_unmap_request_by_dev(dwc->sysdev,
189
				&req->request, req->direction);
190 191

	req->trb = NULL;
192
	trace_dwc3_gadget_giveback(req);
193

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
	if (dep->number > 1)
		pm_runtime_put(dwc->dev);
}

/**
 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
 * @dep: The endpoint to whom the request belongs to
 * @req: The request we're giving back
 * @status: completion code for the request
 *
 * Must be called with controller's lock held and interrupts disabled. This
 * function will unmap @req and call its ->complete() callback to notify upper
 * layers that it has completed.
 */
void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
		int status)
{
	struct dwc3			*dwc = dep->dwc;

	dwc3_gadget_del_and_unmap_request(dep, req, status);
214
	req->status = DWC3_REQUEST_STATUS_COMPLETED;
215

216
	spin_unlock(&dwc->lock);
217
	usb_gadget_giveback_request(&dep->endpoint, &req->request);
218 219 220
	spin_lock(&dwc->lock);
}

F
Felipe Balbi 已提交
221 222 223 224 225 226 227 228 229
/**
 * dwc3_send_gadget_generic_command - issue a generic command for the controller
 * @dwc: pointer to the controller context
 * @cmd: the command to be issued
 * @param: command parameter
 *
 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
 * and wait for its completion.
 */
230 231
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
		u32 param)
232 233
{
	u32		timeout = 500;
234
	int		status = 0;
235
	int		ret = 0;
236 237 238 239 240 241 242 243
	u32		reg;

	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
		if (!(reg & DWC3_DGCMD_CMDACT)) {
244 245
			status = DWC3_DGCMD_STATUS(reg);
			if (status)
246 247
				ret = -EINVAL;
			break;
248
		}
J
Janusz Dziedzic 已提交
249
	} while (--timeout);
250 251 252

	if (!timeout) {
		ret = -ETIMEDOUT;
253
		status = -ETIMEDOUT;
254 255
	}

256 257
	trace_dwc3_gadget_generic_cmd(cmd, param, status);

258
	return ret;
259 260
}

261 262
static int __dwc3_gadget_wakeup(struct dwc3 *dwc);

F
Felipe Balbi 已提交
263 264 265 266 267 268 269 270 271
/**
 * dwc3_send_gadget_ep_cmd - issue an endpoint command
 * @dep: the endpoint to which the command is going to be issued
 * @cmd: the command to be issued
 * @params: parameters to the command
 *
 * Caller should handle locking. This function will issue @cmd with given
 * @params to @dep and wait for its completion.
 */
272
int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
273
		struct dwc3_gadget_ep_cmd_params *params)
274
{
275
	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
276
	struct dwc3		*dwc = dep->dwc;
277
	u32			timeout = 5000;
278
	u32			saved_config = 0;
279 280
	u32			reg;

281
	int			cmd_status = 0;
282
	int			ret = -EINVAL;
283

284
	/*
285 286 287
	 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
	 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
	 * endpoint command.
288
	 *
289 290 291 292
	 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
	 * settings. Restore them after the command is completed.
	 *
	 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
293
	 */
294
	if (dwc->gadget->speed <= USB_SPEED_HIGH) {
295 296
		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
		if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
297
			saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
298 299
			reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
		}
300 301 302 303 304 305 306 307

		if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
			saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
			reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
		}

		if (saved_config)
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
308 309
	}

310
	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
311
		int link_state;
312

313 314 315 316
		link_state = dwc3_gadget_get_link_state(dwc);
		if (link_state == DWC3_LINK_STATE_U1 ||
		    link_state == DWC3_LINK_STATE_U2 ||
		    link_state == DWC3_LINK_STATE_U3) {
317 318 319 320 321 322
			ret = __dwc3_gadget_wakeup(dwc);
			dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
					ret);
		}
	}

323 324 325
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
326

327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
	/*
	 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
	 * not relying on XferNotReady, we can make use of a special "No
	 * Response Update Transfer" command where we should clear both CmdAct
	 * and CmdIOC bits.
	 *
	 * With this, we don't need to wait for command completion and can
	 * straight away issue further commands to the endpoint.
	 *
	 * NOTICE: We're making an assumption that control endpoints will never
	 * make use of Update Transfer command. This is a safe assumption
	 * because we can never have more than one request at a time with
	 * Control Endpoints. If anybody changes that assumption, this chunk
	 * needs to be updated accordingly.
	 */
	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
			!usb_endpoint_xfer_isoc(desc))
		cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
	else
		cmd |= DWC3_DEPCMD_CMDACT;

	dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
349
	do {
350
		reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
351
		if (!(reg & DWC3_DEPCMD_CMDACT)) {
352
			cmd_status = DWC3_DEPCMD_STATUS(reg);
353 354 355 356 357 358

			switch (cmd_status) {
			case 0:
				ret = 0;
				break;
			case DEPEVT_TRANSFER_NO_RESOURCE:
359 360
				dev_WARN(dwc->dev, "No resource for %s\n",
					 dep->name);
361
				ret = -EINVAL;
362
				break;
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
			case DEPEVT_TRANSFER_BUS_EXPIRY:
				/*
				 * SW issues START TRANSFER command to
				 * isochronous ep with future frame interval. If
				 * future interval time has already passed when
				 * core receives the command, it will respond
				 * with an error status of 'Bus Expiry'.
				 *
				 * Instead of always returning -EINVAL, let's
				 * give a hint to the gadget driver that this is
				 * the case by returning -EAGAIN.
				 */
				ret = -EAGAIN;
				break;
			default:
				dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
			}

381
			break;
382
		}
383
	} while (--timeout);
384

385 386
	if (timeout == 0) {
		ret = -ETIMEDOUT;
387
		cmd_status = -ETIMEDOUT;
388
	}
389

390 391
	trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);

392 393 394 395 396 397
	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
		if (ret == 0)
			dep->flags |= DWC3_EP_TRANSFER_STARTED;

		if (ret != -ETIMEDOUT)
			dwc3_gadget_ep_get_transfer_index(dep);
398 399
	}

400
	if (saved_config) {
401
		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
402
		reg |= saved_config;
403 404 405
		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
	}

406
	return ret;
407 408
}

409 410 411 412 413 414 415 416 417 418 419 420 421 422
static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
{
	struct dwc3 *dwc = dep->dwc;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd = DWC3_DEPCMD_CLEARSTALL;

	/*
	 * As of core revision 2.60a the recommended programming model
	 * is to set the ClearPendIN bit when issuing a Clear Stall EP
	 * command for IN endpoints. This is to prevent an issue where
	 * some (non-compliant) hosts may not send ACK TPs for pending
	 * IN transfers due to a mishandled error condition. Synopsys
	 * STAR 9000614252.
	 */
423 424
	if (dep->direction &&
	    !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
425
	    (dwc->gadget->speed >= USB_SPEED_SUPER))
426 427 428 429
		cmd |= DWC3_DEPCMD_CLEARPENDIN;

	memset(&params, 0, sizeof(params));

430
	return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
431 432
}

433
static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
434
		struct dwc3_trb *trb)
435
{
436
	u32		offset = (char *) trb - (char *) dep->trb_pool;
437 438 439 440 441 442 443 444 445 446 447

	return dep->trb_pool_dma + offset;
}

static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	if (dep->trb_pool)
		return 0;

448
	dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			&dep->trb_pool_dma, GFP_KERNEL);
	if (!dep->trb_pool) {
		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
				dep->name);
		return -ENOMEM;
	}

	return 0;
}

static void dwc3_free_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

464
	dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
465 466 467 468 469 470
			dep->trb_pool, dep->trb_pool_dma);

	dep->trb_pool = NULL;
	dep->trb_pool_dma = 0;
}

471 472 473 474 475 476 477 478 479 480 481
static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);

	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
			&params);
}
482 483

/**
F
Felipe Balbi 已提交
484
 * dwc3_gadget_start_config - configure ep resources
485 486
 * @dep: endpoint that is being enabled
 *
F
Felipe Balbi 已提交
487 488
 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
 * completion, it will set Transfer Resource for all available endpoints.
489
 *
F
Felipe Balbi 已提交
490 491 492 493 494 495
 * The assignment of transfer resources cannot perfectly follow the data book
 * due to the fact that the controller driver does not have all knowledge of the
 * configuration in advance. It is given this information piecemeal by the
 * composite gadget framework after every SET_CONFIGURATION and
 * SET_INTERFACE. Trying to follow the databook programming model in this
 * scenario can cause errors. For two reasons:
496
 *
F
Felipe Balbi 已提交
497 498 499 500 501
 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
 * incorrect in the scenario of multiple interfaces.
 *
 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
502 503 504 505
 * endpoint on alt setting (8.1.6).
 *
 * The following simplified method is used instead:
 *
F
Felipe Balbi 已提交
506 507 508 509
 * All hardware endpoints can be assigned a transfer resource and this setting
 * will stay persistent until either a core reset or hibernation. So whenever we
 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
510 511
 * guaranteed that there are as many transfer resources as endpoints.
 *
F
Felipe Balbi 已提交
512 513 514
 * This function is called for each endpoint when it is being enabled but is
 * triggered only when called for EP0-out, which always happens first, and which
 * should only happen in one of the above conditions.
515
 */
516
static int dwc3_gadget_start_config(struct dwc3_ep *dep)
517 518
{
	struct dwc3_gadget_ep_cmd_params params;
519
	struct dwc3		*dwc;
520
	u32			cmd;
521 522 523 524 525
	int			i;
	int			ret;

	if (dep->number)
		return 0;
526 527

	memset(&params, 0x00, sizeof(params));
528
	cmd = DWC3_DEPCMD_DEPSTARTCFG;
529
	dwc = dep->dwc;
530

531
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
532 533 534 535 536
	if (ret)
		return ret;

	for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
		struct dwc3_ep *dep = dwc->eps[i];
537

538 539 540
		if (!dep)
			continue;

541
		ret = dwc3_gadget_set_xfer_resource(dep);
542 543
		if (ret)
			return ret;
544 545 546 547 548
	}

	return 0;
}

549
static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
550
{
551 552
	const struct usb_ss_ep_comp_descriptor *comp_desc;
	const struct usb_endpoint_descriptor *desc;
553
	struct dwc3_gadget_ep_cmd_params params;
554
	struct dwc3 *dwc = dep->dwc;
555

556 557 558
	comp_desc = dep->endpoint.comp_desc;
	desc = dep->endpoint.desc;

559 560
	memset(&params, 0x00, sizeof(params));

561
	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
562 563 564
		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));

	/* Burst size is only needed in SuperSpeed mode */
565
	if (dwc->gadget->speed >= USB_SPEED_SUPER) {
566
		u32 burst = dep->endpoint.maxburst;
567

568
		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
569
	}
570

571 572
	params.param0 |= action;
	if (action == DWC3_DEPCFG_ACTION_RESTORE)
573 574
		params.param2 |= dep->saved_state;

575 576
	if (usb_endpoint_xfer_control(desc))
		params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
577 578 579

	if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
		params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
580

581
	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
582
		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
583
			| DWC3_DEPCFG_XFER_COMPLETE_EN
584
			| DWC3_DEPCFG_STREAM_EVENT_EN;
585 586 587
		dep->stream_capable = true;
	}

588
	if (!usb_endpoint_xfer_control(desc))
589
		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
590 591 592 593 594 595 596

	/*
	 * We are doing 1:1 mapping for endpoints, meaning
	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
	 * so on. We consider the direction bit as part of the physical
	 * endpoint number. So USB endpoint 0x81 is 0x03.
	 */
597
	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
598 599 600 601 602 603

	/*
	 * We must use the lower 16 TX FIFOs even though
	 * HW might have more
	 */
	if (dep->direction)
604
		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
605 606

	if (desc->bInterval) {
607 608 609 610 611 612 613 614 615 616
		u8 bInterval_m1;

		/*
		 * Valid range for DEPCFG.bInterval_m1 is from 0 to 13, and it
		 * must be set to 0 when the controller operates in full-speed.
		 */
		bInterval_m1 = min_t(u8, desc->bInterval - 1, 13);
		if (dwc->gadget->speed == USB_SPEED_FULL)
			bInterval_m1 = 0;

617 618 619 620 621 622
		if (usb_endpoint_type(desc) == USB_ENDPOINT_XFER_INT &&
		    dwc->gadget->speed == USB_SPEED_FULL)
			dep->interval = desc->bInterval;
		else
			dep->interval = 1 << (desc->bInterval - 1);

623
		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(bInterval_m1);
624 625
	}

626
	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
627 628
}

629 630 631
static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
		bool interrupt);

632
/**
F
Felipe Balbi 已提交
633
 * __dwc3_gadget_ep_enable - initializes a hw endpoint
634
 * @dep: endpoint to be initialized
635
 * @action: one of INIT, MODIFY or RESTORE
636
 *
F
Felipe Balbi 已提交
637 638
 * Caller should take care of locking. Execute all necessary commands to
 * initialize a HW endpoint so it can be used by a gadget driver.
639
 */
640
static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
641
{
642
	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
643
	struct dwc3		*dwc = dep->dwc;
644

645
	u32			reg;
646
	int			ret;
647 648

	if (!(dep->flags & DWC3_EP_ENABLED)) {
649
		ret = dwc3_gadget_start_config(dep);
650 651 652 653
		if (ret)
			return ret;
	}

654
	ret = dwc3_gadget_set_ep_config(dep, action);
655 656 657 658
	if (ret)
		return ret;

	if (!(dep->flags & DWC3_EP_ENABLED)) {
659 660
		struct dwc3_trb	*trb_st_hw;
		struct dwc3_trb	*trb_link;
661 662 663 664 665 666 667 668

		dep->type = usb_endpoint_type(desc);
		dep->flags |= DWC3_EP_ENABLED;

		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
		reg |= DWC3_DALEPENA_EP(dep->number);
		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

669
		if (usb_endpoint_xfer_control(desc))
670
			goto out;
671

672 673 674 675 676 677
		/* Initialize the TRB ring */
		dep->trb_dequeue = 0;
		dep->trb_enqueue = 0;
		memset(dep->trb_pool, 0,
		       sizeof(struct dwc3_trb) * DWC3_TRB_NUM);

678
		/* Link TRB. The HWO bit is never reset */
679 680
		trb_st_hw = &dep->trb_pool[0];

681 682 683 684 685
		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
686 687
	}

688 689 690 691
	/*
	 * Issue StartTransfer here with no-op TRB so we can always rely on No
	 * Response Update Transfer command.
	 */
692
	if (usb_endpoint_xfer_bulk(desc) ||
693
			usb_endpoint_xfer_int(desc)) {
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
		struct dwc3_gadget_ep_cmd_params params;
		struct dwc3_trb	*trb;
		dma_addr_t trb_dma;
		u32 cmd;

		memset(&params, 0, sizeof(params));
		trb = &dep->trb_pool[0];
		trb_dma = dwc3_trb_dma_offset(dep, trb);

		params.param0 = upper_32_bits(trb_dma);
		params.param1 = lower_32_bits(trb_dma);

		cmd = DWC3_DEPCMD_STARTTRANSFER;

		ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
		if (ret < 0)
			return ret;
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733

		if (dep->stream_capable) {
			/*
			 * For streams, at start, there maybe a race where the
			 * host primes the endpoint before the function driver
			 * queues a request to initiate a stream. In that case,
			 * the controller will not see the prime to generate the
			 * ERDY and start stream. To workaround this, issue a
			 * no-op TRB as normal, but end it immediately. As a
			 * result, when the function driver queues the request,
			 * the next START_TRANSFER command will cause the
			 * controller to generate an ERDY to initiate the
			 * stream.
			 */
			dwc3_stop_active_transfer(dep, true, true);

			/*
			 * All stream eps will reinitiate stream on NoStream
			 * rejection until we can determine that the host can
			 * prime after the first transfer.
			 */
			dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
		}
734 735
	}

736 737 738
out:
	trace_dwc3_gadget_ep_enable(dep);

739 740 741
	return 0;
}

742
static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
743 744 745
{
	struct dwc3_request		*req;

746
	dwc3_stop_active_transfer(dep, true, false);
747

748 749 750
	/* - giveback all requests to gadget driver */
	while (!list_empty(&dep->started_list)) {
		req = next_request(&dep->started_list);
751

752
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
753 754
	}

755 756
	while (!list_empty(&dep->pending_list)) {
		req = next_request(&dep->pending_list);
757

758 759 760 761 762 763
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
	}

	while (!list_empty(&dep->cancelled_list)) {
		req = next_request(&dep->cancelled_list);

764
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
765 766 767 768
	}
}

/**
F
Felipe Balbi 已提交
769
 * __dwc3_gadget_ep_disable - disables a hw endpoint
770 771
 * @dep: the endpoint to disable
 *
F
Felipe Balbi 已提交
772 773 774 775
 * This function undoes what __dwc3_gadget_ep_enable did and also removes
 * requests which are currently being processed by the hardware and those which
 * are not yet scheduled.
 *
776
 * Caller should take care of locking.
777 778 779 780 781 782
 */
static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

783
	trace_dwc3_gadget_ep_disable(dep);
784

785 786
	/* make sure HW endpoint isn't stalled */
	if (dep->flags & DWC3_EP_STALL)
787
		__dwc3_gadget_ep_set_halt(dep, 0, false);
788

789 790 791 792
	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
	reg &= ~DWC3_DALEPENA_EP(dep->number);
	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

793 794 795 796 797 798
	/* Clear out the ep descriptors for non-ep0 */
	if (dep->number > 1) {
		dep->endpoint.comp_desc = NULL;
		dep->endpoint.desc = NULL;
	}

799 800
	dwc3_remove_requests(dwc, dep);

801 802 803 804
	dep->stream_capable = false;
	dep->type = 0;
	dep->flags = 0;

805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
	return 0;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	return -EINVAL;
}

static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
{
	return -EINVAL;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	if (!desc->wMaxPacketSize) {
		pr_debug("dwc3: missing wMaxPacketSize\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

844 845 846
	if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
					"%s is already enabled\n",
					dep->name))
847 848
		return 0;

849
	spin_lock_irqsave(&dwc->lock, flags);
850
	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_disable(struct usb_ep *ep)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

871 872 873
	if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
					"%s is already disabled\n",
					dep->name))
874 875 876 877 878 879 880 881 882 883
		return 0;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep_disable(dep);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
884
		gfp_t gfp_flags)
885 886 887 888 889
{
	struct dwc3_request		*req;
	struct dwc3_ep			*dep = to_dwc3_ep(ep);

	req = kzalloc(sizeof(*req), gfp_flags);
890
	if (!req)
891 892
		return NULL;

893
	req->direction	= dep->direction;
894 895
	req->epnum	= dep->number;
	req->dep	= dep;
896
	req->status	= DWC3_REQUEST_STATUS_UNKNOWN;
897

898 899
	trace_dwc3_alloc_request(req);

900 901 902 903 904 905 906 907
	return &req->request;
}

static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);

908
	trace_dwc3_free_request(req);
909 910 911
	kfree(req);
}

912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
/**
 * dwc3_ep_prev_trb - returns the previous TRB in the ring
 * @dep: The endpoint with the TRB ring
 * @index: The index of the current TRB in the ring
 *
 * Returns the TRB prior to the one pointed to by the index. If the
 * index is 0, we will wrap backwards, skip the link TRB, and return
 * the one just before that.
 */
static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
{
	u8 tmp = index;

	if (!tmp)
		tmp = DWC3_TRB_NUM - 1;

	return &dep->trb_pool[tmp - 1];
}

static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
{
	struct dwc3_trb		*tmp;
	u8			trbs_left;

	/*
	 * If enqueue & dequeue are equal than it is either full or empty.
	 *
	 * One way to know for sure is if the TRB right before us has HWO bit
	 * set or not. If it has, then we're definitely full and can't fit any
	 * more transfers in our ring.
	 */
	if (dep->trb_enqueue == dep->trb_dequeue) {
		tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
		if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
			return 0;

		return DWC3_TRB_NUM - 1;
	}

	trbs_left = dep->trb_dequeue - dep->trb_enqueue;
	trbs_left &= (DWC3_TRB_NUM - 1);

	if (dep->trb_dequeue < dep->trb_enqueue)
		trbs_left--;

	return trbs_left;
}
959

960
static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
961 962 963
		dma_addr_t dma, unsigned int length, unsigned int chain,
		unsigned int node, unsigned int stream_id,
		unsigned int short_not_ok, unsigned int no_interrupt,
964
		unsigned int is_last, bool must_interrupt)
965
{
966
	struct dwc3		*dwc = dep->dwc;
967
	struct usb_gadget	*gadget = dwc->gadget;
968
	enum usb_device_speed	speed = gadget->speed;
969

970 971 972
	trb->size = DWC3_TRB_SIZE_LENGTH(length);
	trb->bpl = lower_32_bits(dma);
	trb->bph = upper_32_bits(dma);
973

974
	switch (usb_endpoint_type(dep->endpoint.desc)) {
975
	case USB_ENDPOINT_XFER_CONTROL:
976
		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
977 978 979
		break;

	case USB_ENDPOINT_XFER_ISOC:
980
		if (!node) {
981
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
982

983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
			/*
			 * USB Specification 2.0 Section 5.9.2 states that: "If
			 * there is only a single transaction in the microframe,
			 * only a DATA0 data packet PID is used.  If there are
			 * two transactions per microframe, DATA1 is used for
			 * the first transaction data packet and DATA0 is used
			 * for the second transaction data packet.  If there are
			 * three transactions per microframe, DATA2 is used for
			 * the first transaction data packet, DATA1 is used for
			 * the second, and DATA0 is used for the third."
			 *
			 * IOW, we should satisfy the following cases:
			 *
			 * 1) length <= maxpacket
			 *	- DATA0
			 *
			 * 2) maxpacket < length <= (2 * maxpacket)
			 *	- DATA1, DATA0
			 *
			 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
			 *	- DATA2, DATA1, DATA0
			 */
1005 1006
			if (speed == USB_SPEED_HIGH) {
				struct usb_ep *ep = &dep->endpoint;
1007
				unsigned int mult = 2;
1008 1009 1010 1011 1012 1013 1014 1015 1016
				unsigned int maxp = usb_endpoint_maxp(ep->desc);

				if (length <= (2 * maxp))
					mult--;

				if (length <= maxp)
					mult--;

				trb->size |= DWC3_TRB_SIZE_PCM1(mult);
1017 1018
			}
		} else {
1019
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
1020
		}
1021 1022 1023

		/* always enable Interrupt on Missed ISOC */
		trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1024 1025 1026 1027
		break;

	case USB_ENDPOINT_XFER_BULK:
	case USB_ENDPOINT_XFER_INT:
1028
		trb->ctrl = DWC3_TRBCTL_NORMAL;
1029 1030 1031 1032 1033 1034
		break;
	default:
		/*
		 * This is only possible with faulty memory because we
		 * checked it already :)
		 */
1035 1036
		dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
				usb_endpoint_type(dep->endpoint.desc));
1037 1038
	}

1039 1040 1041 1042
	/*
	 * Enable Continue on Short Packet
	 * when endpoint is not a stream capable
	 */
1043
	if (usb_endpoint_dir_out(dep->endpoint.desc)) {
1044 1045
		if (!dep->stream_capable)
			trb->ctrl |= DWC3_TRB_CTRL_CSP;
1046

1047
		if (short_not_ok)
1048 1049 1050
			trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
	}

1051
	if ((!no_interrupt && !chain) || must_interrupt)
1052
		trb->ctrl |= DWC3_TRB_CTRL_IOC;
1053

1054 1055
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
1056 1057
	else if (dep->stream_capable && is_last)
		trb->ctrl |= DWC3_TRB_CTRL_LST;
1058

1059
	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
1060
		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
1061

1062
	trb->ctrl |= DWC3_TRB_CTRL_HWO;
1063

1064 1065
	dwc3_ep_inc_enq(dep);

1066
	trace_dwc3_prepare_trb(dep, trb);
1067 1068
}

1069 1070 1071 1072
/**
 * dwc3_prepare_one_trb - setup one TRB from one request
 * @dep: endpoint for which this request is prepared
 * @req: dwc3_request pointer
1073
 * @trb_length: buffer size of the TRB
1074 1075
 * @chain: should this TRB be chained to the next?
 * @node: only for isochronous endpoints. First TRB needs different type.
1076
 * @use_bounce_buffer: set to use bounce buffer
1077
 * @must_interrupt: set to interrupt on TRB completion
1078 1079
 */
static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1080
		struct dwc3_request *req, unsigned int trb_length,
1081 1082
		unsigned int chain, unsigned int node, bool use_bounce_buffer,
		bool must_interrupt)
1083 1084
{
	struct dwc3_trb		*trb;
1085
	dma_addr_t		dma;
1086 1087 1088 1089
	unsigned int		stream_id = req->request.stream_id;
	unsigned int		short_not_ok = req->request.short_not_ok;
	unsigned int		no_interrupt = req->request.no_interrupt;
	unsigned int		is_last = req->request.is_last;
1090

1091 1092 1093
	if (use_bounce_buffer)
		dma = dep->dwc->bounce_addr;
	else if (req->request.num_sgs > 0)
1094
		dma = sg_dma_address(req->start_sg);
1095
	else
1096
		dma = req->request.dma;
1097 1098 1099 1100 1101 1102 1103 1104 1105

	trb = &dep->trb_pool[dep->trb_enqueue];

	if (!req->trb) {
		dwc3_gadget_move_started_request(req);
		req->trb = trb;
		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
	}

1106 1107
	req->num_trbs++;

1108
	__dwc3_prepare_one_trb(dep, trb, dma, trb_length, chain, node,
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
			stream_id, short_not_ok, no_interrupt, is_last,
			must_interrupt);
}

static bool dwc3_needs_extra_trb(struct dwc3_ep *dep, struct dwc3_request *req)
{
	unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
	unsigned int rem = req->request.length % maxp;

	if ((req->request.length && req->request.zero && !rem &&
			!usb_endpoint_xfer_isoc(dep->endpoint.desc)) ||
			(!req->direction && rem))
		return true;

	return false;
1124 1125
}

1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
/**
 * dwc3_prepare_last_sg - prepare TRBs for the last SG entry
 * @dep: The endpoint that the request belongs to
 * @req: The request to prepare
 * @entry_length: The last SG entry size
 * @node: Indicates whether this is not the first entry (for isoc only)
 *
 * Return the number of TRBs prepared.
 */
static int dwc3_prepare_last_sg(struct dwc3_ep *dep,
		struct dwc3_request *req, unsigned int entry_length,
		unsigned int node)
{
	unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
	unsigned int rem = req->request.length % maxp;
	unsigned int num_trbs = 1;

1143
	if (dwc3_needs_extra_trb(dep, req))
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
		num_trbs++;

	if (dwc3_calc_trbs_left(dep) < num_trbs)
		return 0;

	req->needs_extra_trb = num_trbs > 1;

	/* Prepare a normal TRB */
	if (req->direction || req->request.length)
		dwc3_prepare_one_trb(dep, req, entry_length,
1154
				req->needs_extra_trb, node, false, false);
1155 1156 1157 1158 1159

	/* Prepare extra TRBs for ZLP and MPS OUT transfer alignment */
	if ((!req->direction && !req->request.length) || req->needs_extra_trb)
		dwc3_prepare_one_trb(dep, req,
				req->direction ? 0 : maxp - rem,
1160
				false, 1, true, false);
1161 1162 1163 1164

	return num_trbs;
}

1165
static int dwc3_prepare_trbs_sg(struct dwc3_ep *dep,
1166
		struct dwc3_request *req)
1167
{
1168
	struct scatterlist *sg = req->start_sg;
1169 1170
	struct scatterlist *s;
	int		i;
1171
	unsigned int length = req->request.length;
1172 1173
	unsigned int remaining = req->request.num_mapped_sgs
		- req->num_queued_sgs;
1174
	unsigned int num_trbs = req->num_trbs;
1175
	bool needs_extra_trb = dwc3_needs_extra_trb(dep, req);
1176

1177 1178 1179 1180 1181 1182 1183
	/*
	 * If we resume preparing the request, then get the remaining length of
	 * the request and resume where we left off.
	 */
	for_each_sg(req->request.sg, s, req->num_queued_sgs, i)
		length -= sg_dma_len(s);

1184
	for_each_sg(sg, s, remaining, i) {
1185
		unsigned int num_trbs_left = dwc3_calc_trbs_left(dep);
1186
		unsigned int trb_length;
1187
		bool must_interrupt = false;
1188
		bool last_sg = false;
1189

1190 1191 1192 1193
		trb_length = min_t(unsigned int, length, sg_dma_len(s));

		length -= trb_length;

1194 1195 1196 1197 1198 1199 1200
		/*
		 * IOMMU driver is coalescing the list of sgs which shares a
		 * page boundary into one and giving it to USB driver. With
		 * this the number of sgs mapped is not equal to the number of
		 * sgs passed. So mark the chain bit to false if it isthe last
		 * mapped sg.
		 */
1201
		if ((i == remaining - 1) || !length)
1202
			last_sg = true;
1203

1204
		if (!num_trbs_left)
1205 1206
			break;

1207 1208
		if (last_sg) {
			if (!dwc3_prepare_last_sg(dep, req, trb_length, i))
1209
				break;
1210
		} else {
1211 1212
			/*
			 * Look ahead to check if we have enough TRBs for the
1213 1214
			 * next SG entry. If not, set interrupt on this TRB to
			 * resume preparing the next SG entry when more TRBs are
1215 1216
			 * free.
			 */
1217 1218 1219
			if (num_trbs_left == 1 || (needs_extra_trb &&
					num_trbs_left <= 2 &&
					sg_dma_len(sg_next(s)) >= length))
1220 1221 1222 1223
				must_interrupt = true;

			dwc3_prepare_one_trb(dep, req, trb_length, 1, i, false,
					must_interrupt);
1224
		}
1225

1226 1227 1228 1229 1230 1231 1232
		/*
		 * There can be a situation where all sgs in sglist are not
		 * queued because of insufficient trb number. To handle this
		 * case, update start_sg to next sg to be queued, so that
		 * we have free trbs we can continue queuing from where we
		 * previously stopped
		 */
1233
		if (!last_sg)
1234 1235
			req->start_sg = sg_next(s);

1236 1237
		req->num_queued_sgs++;

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		/*
		 * The number of pending SG entries may not correspond to the
		 * number of mapped SG entries. If all the data are queued, then
		 * don't include unused SG entries.
		 */
		if (length == 0) {
			req->num_pending_sgs -= req->request.num_mapped_sgs - req->num_queued_sgs;
			break;
		}

1248
		if (must_interrupt)
1249 1250
			break;
	}
1251 1252

	return req->num_trbs - num_trbs;
1253 1254
}

1255
static int dwc3_prepare_trbs_linear(struct dwc3_ep *dep,
1256
		struct dwc3_request *req)
1257
{
1258
	return dwc3_prepare_last_sg(dep, req, req->request.length, 0);
1259 1260
}

1261 1262 1263 1264
/*
 * dwc3_prepare_trbs - setup TRBs from requests
 * @dep: endpoint for which requests are being prepared
 *
1265 1266 1267
 * The function goes through the requests list and sets up TRBs for the
 * transfers. The function returns once there are no more TRBs available or
 * it runs out of requests.
1268 1269
 *
 * Returns the number of TRBs prepared or negative errno.
1270
 */
1271
static int dwc3_prepare_trbs(struct dwc3_ep *dep)
1272
{
1273
	struct dwc3_request	*req, *n;
1274
	int			ret = 0;
1275 1276 1277

	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	/*
	 * We can get in a situation where there's a request in the started list
	 * but there weren't enough TRBs to fully kick it in the first time
	 * around, so it has been waiting for more TRBs to be freed up.
	 *
	 * In that case, we should check if we have a request with pending_sgs
	 * in the started list and prepare TRBs for that request first,
	 * otherwise we will prepare TRBs completely out of order and that will
	 * break things.
	 */
	list_for_each_entry(req, &dep->started_list, list) {
1289
		if (req->num_pending_sgs > 0) {
1290
			ret = dwc3_prepare_trbs_sg(dep, req);
1291
			if (!ret || req->num_pending_sgs)
1292 1293
				return ret;
		}
1294 1295

		if (!dwc3_calc_trbs_left(dep))
1296
			return ret;
1297 1298 1299 1300 1301 1302 1303

		/*
		 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
		 * burst capability may try to read and use TRBs beyond the
		 * active transfer instead of stopping.
		 */
		if (dep->stream_capable && req->request.is_last)
1304
			return ret;
1305 1306
	}

1307
	list_for_each_entry_safe(req, n, &dep->pending_list, list) {
1308 1309 1310 1311 1312
		struct dwc3	*dwc = dep->dwc;

		ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
						    dep->direction);
		if (ret)
1313
			return ret;
1314 1315

		req->sg			= req->request.sg;
1316
		req->start_sg		= req->sg;
1317
		req->num_queued_sgs	= 0;
1318 1319
		req->num_pending_sgs	= req->request.num_mapped_sgs;

1320
		if (req->num_pending_sgs > 0) {
1321
			ret = dwc3_prepare_trbs_sg(dep, req);
1322 1323 1324
			if (req->num_pending_sgs)
				return ret;
		} else {
1325
			ret = dwc3_prepare_trbs_linear(dep, req);
1326
		}
1327

1328 1329
		if (!ret || !dwc3_calc_trbs_left(dep))
			return ret;
1330 1331 1332 1333 1334 1335 1336

		/*
		 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
		 * burst capability may try to read and use TRBs beyond the
		 * active transfer instead of stopping.
		 */
		if (dep->stream_capable && req->request.is_last)
1337
			return ret;
1338
	}
1339 1340

	return ret;
1341 1342
}

1343 1344
static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);

1345
static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
1346 1347 1348
{
	struct dwc3_gadget_ep_cmd_params params;
	struct dwc3_request		*req;
1349
	int				starting;
1350 1351 1352
	int				ret;
	u32				cmd;

1353 1354 1355 1356 1357
	/*
	 * Note that it's normal to have no new TRBs prepared (i.e. ret == 0).
	 * This happens when we need to stop and restart a transfer such as in
	 * the case of reinitiating a stream or retrying an isoc transfer.
	 */
1358
	ret = dwc3_prepare_trbs(dep);
1359
	if (ret < 0)
1360
		return ret;
1361

1362
	starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
1363

1364 1365 1366 1367 1368 1369 1370
	/*
	 * If there's no new TRB prepared and we don't need to restart a
	 * transfer, there's no need to update the transfer.
	 */
	if (!ret && !starting)
		return ret;

1371
	req = next_request(&dep->started_list);
1372 1373 1374 1375 1376 1377 1378
	if (!req) {
		dep->flags |= DWC3_EP_PENDING_REQUEST;
		return 0;
	}

	memset(&params, 0, sizeof(params));

1379
	if (starting) {
1380 1381
		params.param0 = upper_32_bits(req->trb_dma);
		params.param1 = lower_32_bits(req->trb_dma);
1382 1383
		cmd = DWC3_DEPCMD_STARTTRANSFER;

1384 1385 1386
		if (dep->stream_capable)
			cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);

1387 1388
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
			cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1389
	} else {
1390 1391
		cmd = DWC3_DEPCMD_UPDATETRANSFER |
			DWC3_DEPCMD_PARAM(dep->resource_index);
1392
	}
1393

1394
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1395
	if (ret < 0) {
1396 1397 1398 1399 1400 1401 1402 1403
		struct dwc3_request *tmp;

		if (ret == -EAGAIN)
			return ret;

		dwc3_stop_active_transfer(dep, true, true);

		list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1404
			dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_DEQUEUED);
1405 1406 1407 1408 1409

		/* If ep isn't started, then there's no end transfer pending */
		if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
			dwc3_gadget_ep_cleanup_cancelled_requests(dep);

1410 1411 1412
		return ret;
	}

1413 1414 1415
	if (dep->stream_capable && req->request.is_last)
		dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;

1416 1417 1418
	return 0;
}

1419 1420 1421 1422 1423 1424 1425 1426
static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
{
	u32			reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	return DWC3_DSTS_SOFFN(reg);
}

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
/**
 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
 * @dep: isoc endpoint
 *
 * This function tests for the correct combination of BIT[15:14] from the 16-bit
 * microframe number reported by the XferNotReady event for the future frame
 * number to start the isoc transfer.
 *
 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
 * XferNotReady event are invalid. The driver uses this number to schedule the
 * isochronous transfer and passes it to the START TRANSFER command. Because
 * this number is invalid, the command may fail. If BIT[15:14] matches the
 * internal 16-bit microframe, the START TRANSFER command will pass and the
 * transfer will start at the scheduled time, if it is off by 1, the command
 * will still pass, but the transfer will start 2 seconds in the future. For all
 * other conditions, the START TRANSFER command will fail with bus-expiry.
 *
 * In order to workaround this issue, we can test for the correct combination of
 * BIT[15:14] by sending START TRANSFER commands with different values of
 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
 * As the result, within the 4 possible combinations for BIT[15:14], there will
 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
 * command status will result in a 2-second delay start. The smaller BIT[15:14]
 * value is the correct combination.
 *
 * Since there are only 4 outcomes and the results are ordered, we can simply
 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
 * deduce the smaller successful combination.
 *
 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
 * of BIT[15:14]. The correct combination is as follow:
 *
 * if test0 fails and test1 passes, BIT[15:14] is 'b01
 * if test0 fails and test1 fails, BIT[15:14] is 'b10
 * if test0 passes and test1 fails, BIT[15:14] is 'b11
 * if test0 passes and test1 passes, BIT[15:14] is 'b00
 *
 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
 * endpoints.
 */
1469
static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
{
	int cmd_status = 0;
	bool test0;
	bool test1;

	while (dep->combo_num < 2) {
		struct dwc3_gadget_ep_cmd_params params;
		u32 test_frame_number;
		u32 cmd;

		/*
		 * Check if we can start isoc transfer on the next interval or
		 * 4 uframes in the future with BIT[15:14] as dep->combo_num
		 */
1484
		test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
		test_frame_number |= dep->combo_num << 14;
		test_frame_number += max_t(u32, 4, dep->interval);

		params.param0 = upper_32_bits(dep->dwc->bounce_addr);
		params.param1 = lower_32_bits(dep->dwc->bounce_addr);

		cmd = DWC3_DEPCMD_STARTTRANSFER;
		cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
		cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);

		/* Redo if some other failure beside bus-expiry is received */
		if (cmd_status && cmd_status != -EAGAIN) {
			dep->start_cmd_status = 0;
			dep->combo_num = 0;
1499
			return 0;
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		}

		/* Store the first test status */
		if (dep->combo_num == 0)
			dep->start_cmd_status = cmd_status;

		dep->combo_num++;

		/*
		 * End the transfer if the START_TRANSFER command is successful
		 * to wait for the next XferNotReady to test the command again
		 */
		if (cmd_status == 0) {
1513
			dwc3_stop_active_transfer(dep, true, true);
1514
			return 0;
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
		}
	}

	/* test0 and test1 are both completed at this point */
	test0 = (dep->start_cmd_status == 0);
	test1 = (cmd_status == 0);

	if (!test0 && test1)
		dep->combo_num = 1;
	else if (!test0 && !test1)
		dep->combo_num = 2;
	else if (test0 && !test1)
		dep->combo_num = 3;
	else if (test0 && test1)
		dep->combo_num = 0;

1531
	dep->frame_number &= DWC3_FRNUMBER_MASK;
1532 1533 1534 1535 1536 1537 1538
	dep->frame_number |= dep->combo_num << 14;
	dep->frame_number += max_t(u32, 4, dep->interval);

	/* Reinitialize test variables */
	dep->start_cmd_status = 0;
	dep->combo_num = 0;

1539
	return __dwc3_gadget_kick_transfer(dep);
1540 1541
}

1542
static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
1543
{
1544
	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
1545
	struct dwc3 *dwc = dep->dwc;
1546 1547
	int ret;
	int i;
1548

1549 1550
	if (list_empty(&dep->pending_list) &&
	    list_empty(&dep->started_list)) {
1551
		dep->flags |= DWC3_EP_PENDING_REQUEST;
1552
		return -EAGAIN;
1553 1554
	}

1555 1556 1557
	if (!dwc->dis_start_transfer_quirk &&
	    (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
	     DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
1558
		if (dwc->gadget->speed <= USB_SPEED_HIGH && dep->direction)
1559
			return dwc3_gadget_start_isoc_quirk(dep);
1560 1561
	}

1562
	if (desc->bInterval <= 14 &&
1563
	    dwc->gadget->speed >= USB_SPEED_HIGH) {
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
		u32 frame = __dwc3_gadget_get_frame(dwc);
		bool rollover = frame <
				(dep->frame_number & DWC3_FRNUMBER_MASK);

		/*
		 * frame_number is set from XferNotReady and may be already
		 * out of date. DSTS only provides the lower 14 bit of the
		 * current frame number. So add the upper two bits of
		 * frame_number and handle a possible rollover.
		 * This will provide the correct frame_number unless more than
		 * rollover has happened since XferNotReady.
		 */

		dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
				     frame;
		if (rollover)
			dep->frame_number += BIT(14);
	}

1583 1584 1585 1586 1587 1588 1589 1590
	for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
		dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);

		ret = __dwc3_gadget_kick_transfer(dep);
		if (ret != -EAGAIN)
			break;
	}

1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	/*
	 * After a number of unsuccessful start attempts due to bus-expiry
	 * status, issue END_TRANSFER command and retry on the next XferNotReady
	 * event.
	 */
	if (ret == -EAGAIN) {
		struct dwc3_gadget_ep_cmd_params params;
		u32 cmd;

		cmd = DWC3_DEPCMD_ENDTRANSFER |
			DWC3_DEPCMD_CMDIOC |
			DWC3_DEPCMD_PARAM(dep->resource_index);

		dep->resource_index = 0;
		memset(&params, 0, sizeof(params));

		ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
		if (!ret)
			dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
	}

1612
	return ret;
1613 1614
}

1615 1616
static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
{
1617 1618
	struct dwc3		*dwc = dep->dwc;

1619
	if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) {
1620 1621
		dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
				dep->name);
1622 1623 1624
		return -ESHUTDOWN;
	}

F
Felipe Balbi 已提交
1625 1626
	if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
				&req->request, req->dep->name))
1627 1628
		return -EINVAL;

1629 1630 1631 1632 1633
	if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
				"%s: request %pK already in flight\n",
				dep->name, &req->request))
		return -EINVAL;

F
Felipe Balbi 已提交
1634 1635
	pm_runtime_get(dwc->dev);

1636 1637 1638
	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;

1639 1640
	trace_dwc3_ep_queue(req);

1641
	list_add_tail(&req->list, &dep->pending_list);
1642
	req->status = DWC3_REQUEST_STATUS_QUEUED;
1643

1644 1645 1646
	if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
		return 0;

1647 1648 1649 1650 1651 1652 1653
	/*
	 * Start the transfer only after the END_TRANSFER is completed
	 * and endpoint STALL is cleared.
	 */
	if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
	    (dep->flags & DWC3_EP_WEDGE) ||
	    (dep->flags & DWC3_EP_STALL)) {
1654 1655 1656 1657
		dep->flags |= DWC3_EP_DELAY_START;
		return 0;
	}

1658 1659 1660 1661 1662 1663 1664 1665 1666
	/*
	 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
	 * wait for a XferNotReady event so we will know what's the current
	 * (micro-)frame number.
	 *
	 * Without this trick, we are very, very likely gonna get Bus Expiry
	 * errors which will force us issue EndTransfer command.
	 */
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1667 1668 1669 1670
		if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
				!(dep->flags & DWC3_EP_TRANSFER_STARTED))
			return 0;

1671
		if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1672
			if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
1673
				return __dwc3_gadget_start_isoc(dep);
1674
		}
1675
	}
1676

1677
	return __dwc3_gadget_kick_transfer(dep);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
}

static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

1691
	spin_lock_irqsave(&dwc->lock, flags);
1692 1693 1694 1695 1696 1697
	ret = __dwc3_gadget_ep_queue(dep, req);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

1698 1699 1700 1701
static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
{
	int i;

1702 1703 1704 1705
	/* If req->trb is not set, then the request has not started */
	if (!req->trb)
		return;

1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	/*
	 * If request was already started, this means we had to
	 * stop the transfer. With that we also need to ignore
	 * all TRBs used by the request, however TRBs can only
	 * be modified after completion of END_TRANSFER
	 * command. So what we do here is that we wait for
	 * END_TRANSFER completion and only after that, we jump
	 * over TRBs by clearing HWO and incrementing dequeue
	 * pointer.
	 */
	for (i = 0; i < req->num_trbs; i++) {
		struct dwc3_trb *trb;

1719
		trb = &dep->trb_pool[dep->trb_dequeue];
1720 1721 1722
		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
		dwc3_ep_inc_deq(dep);
	}
1723 1724

	req->num_trbs = 0;
1725 1726
}

1727 1728 1729 1730
static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
{
	struct dwc3_request		*req;
	struct dwc3_request		*tmp;
1731
	struct dwc3			*dwc = dep->dwc;
1732 1733 1734

	list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
		dwc3_gadget_ep_skip_trbs(dep, req);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
		switch (req->status) {
		case DWC3_REQUEST_STATUS_DISCONNECTED:
			dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
			break;
		case DWC3_REQUEST_STATUS_DEQUEUED:
			dwc3_gadget_giveback(dep, req, -ECONNRESET);
			break;
		case DWC3_REQUEST_STATUS_STALLED:
			dwc3_gadget_giveback(dep, req, -EPIPE);
			break;
		default:
			dev_err(dwc->dev, "request cancelled with wrong reason:%d\n", req->status);
			dwc3_gadget_giveback(dep, req, -ECONNRESET);
			break;
		}
1750 1751 1752
	}
}

1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_request		*r = NULL;

	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;
	int				ret = 0;

1765 1766
	trace_dwc3_ep_dequeue(req);

1767 1768
	spin_lock_irqsave(&dwc->lock, flags);

1769
	list_for_each_entry(r, &dep->cancelled_list, list) {
1770
		if (r == req)
1771
			goto out;
1772 1773
	}

1774
	list_for_each_entry(r, &dep->pending_list, list) {
1775 1776 1777
		if (r == req) {
			dwc3_gadget_giveback(dep, req, -ECONNRESET);
			goto out;
1778 1779 1780
		}
	}

1781
	list_for_each_entry(r, &dep->started_list, list) {
1782
		if (r == req) {
1783 1784
			struct dwc3_request *t;

1785
			/* wait until it is processed */
1786
			dwc3_stop_active_transfer(dep, true, true);
1787

1788 1789 1790 1791 1792
			/*
			 * Remove any started request if the transfer is
			 * cancelled.
			 */
			list_for_each_entry_safe(r, t, &dep->started_list, list)
1793 1794
				dwc3_gadget_move_cancelled_request(r,
						DWC3_REQUEST_STATUS_DEQUEUED);
1795

1796 1797
			dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;

1798
			goto out;
1799 1800 1801
		}
	}

1802 1803 1804 1805
	dev_err(dwc->dev, "request %pK was not queued to %s\n",
		request, ep->name);
	ret = -EINVAL;
out:
1806 1807 1808 1809 1810
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

1811
int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1812 1813 1814
{
	struct dwc3_gadget_ep_cmd_params	params;
	struct dwc3				*dwc = dep->dwc;
1815 1816
	struct dwc3_request			*req;
	struct dwc3_request			*tmp;
1817 1818
	int					ret;

1819 1820 1821 1822 1823
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
		return -EINVAL;
	}

1824 1825 1826
	memset(&params, 0x00, sizeof(params));

	if (value) {
1827 1828
		struct dwc3_trb *trb;

1829 1830
		unsigned int transfer_in_flight;
		unsigned int started;
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841

		if (dep->number > 1)
			trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
		else
			trb = &dwc->ep0_trb[dep->trb_enqueue];

		transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
		started = !list_empty(&dep->started_list);

		if (!protocol && ((dep->direction && transfer_in_flight) ||
				(!dep->direction && started))) {
1842 1843 1844
			return -EAGAIN;
		}

1845 1846
		ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
				&params);
1847
		if (ret)
1848
			dev_err(dwc->dev, "failed to set STALL on %s\n",
1849 1850 1851 1852
					dep->name);
		else
			dep->flags |= DWC3_EP_STALL;
	} else {
1853 1854 1855 1856 1857 1858 1859 1860 1861
		/*
		 * Don't issue CLEAR_STALL command to control endpoints. The
		 * controller automatically clears the STALL when it receives
		 * the SETUP token.
		 */
		if (dep->number <= 1) {
			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
			return 0;
		}
1862

1863 1864 1865
		dwc3_stop_active_transfer(dep, true, true);

		list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1866
			dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_STALLED);
1867 1868 1869 1870 1871 1872 1873 1874

		if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
			dep->flags |= DWC3_EP_PENDING_CLEAR_STALL;
			return 0;
		}

		dwc3_gadget_ep_cleanup_cancelled_requests(dep);

1875
		ret = dwc3_send_clear_stall_ep_cmd(dep);
1876
		if (ret) {
1877
			dev_err(dwc->dev, "failed to clear STALL on %s\n",
1878
					dep->name);
1879 1880 1881 1882 1883
			return ret;
		}

		dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);

1884 1885 1886 1887 1888
		if ((dep->flags & DWC3_EP_DELAY_START) &&
		    !usb_endpoint_xfer_isoc(dep->endpoint.desc))
			__dwc3_gadget_kick_transfer(dep);

		dep->flags &= ~DWC3_EP_DELAY_START;
1889
	}
1890

1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
	return ret;
}

static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
1904
	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1905 1906 1907 1908 1909 1910 1911 1912
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1913 1914
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
1915
	int				ret;
1916

1917
	spin_lock_irqsave(&dwc->lock, flags);
1918 1919
	dep->flags |= DWC3_EP_WEDGE;

1920
	if (dep->number == 0 || dep->number == 1)
1921
		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1922
	else
1923
		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1924 1925 1926
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
}

/* -------------------------------------------------------------------------- */

static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
	.bLength	= USB_DT_ENDPOINT_SIZE,
	.bDescriptorType = USB_DT_ENDPOINT,
	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
};

static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
	.enable		= dwc3_gadget_ep0_enable,
	.disable	= dwc3_gadget_ep0_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep0_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
1944
	.set_halt	= dwc3_gadget_ep0_set_halt,
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

static const struct usb_ep_ops dwc3_gadget_ep_ops = {
	.enable		= dwc3_gadget_ep_enable,
	.disable	= dwc3_gadget_ep_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
	.set_halt	= dwc3_gadget_ep_set_halt,
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_get_frame(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);

1965
	return __dwc3_gadget_get_frame(dwc);
1966 1967
}

1968
static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
1969
{
1970
	int			retries;
1971

1972
	int			ret;
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	u32			reg;

	u8			link_state;

	/*
	 * According to the Databook Remote wakeup request should
	 * be issued only when the device is in early suspend state.
	 *
	 * We can check that via USB Link State bits in DSTS register.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	link_state = DWC3_DSTS_USBLNKST(reg);

	switch (link_state) {
1988
	case DWC3_LINK_STATE_RESET:
1989 1990
	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
1991 1992
	case DWC3_LINK_STATE_U2:	/* in HS, means Sleep (L1) */
	case DWC3_LINK_STATE_U1:
1993
	case DWC3_LINK_STATE_RESUME:
1994 1995
		break;
	default:
1996
		return -EINVAL;
1997 1998
	}

1999 2000 2001
	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
	if (ret < 0) {
		dev_err(dwc->dev, "failed to put link in Recovery\n");
2002
		return ret;
2003
	}
2004

2005
	/* Recent versions do this automatically */
2006
	if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
2007
		/* write zeroes to Link Change Request */
2008
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2009 2010 2011
		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}
2012

2013
	/* poll until Link State changes to ON */
2014
	retries = 20000;
2015

2016
	while (retries--) {
2017 2018 2019 2020 2021 2022 2023 2024 2025
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		/* in HS, means ON */
		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
			break;
	}

	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
		dev_err(dwc->dev, "failed to send remote wakeup\n");
2026
		return -EINVAL;
2027 2028
	}

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
	return 0;
}

static int dwc3_gadget_wakeup(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
	int			ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_wakeup(dwc);
2040 2041 2042 2043 2044 2045 2046 2047 2048
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
		int is_selfpowered)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
2049
	unsigned long		flags;
2050

2051
	spin_lock_irqsave(&dwc->lock, flags);
2052
	g->is_selfpowered = !!is_selfpowered;
2053
	spin_unlock_irqrestore(&dwc->lock, flags);
2054 2055 2056 2057

	return 0;
}

2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
static void dwc3_stop_active_transfers(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 2; epnum < dwc->num_eps; epnum++) {
		struct dwc3_ep *dep;

		dep = dwc->eps[epnum];
		if (!dep)
			continue;

		dwc3_remove_requests(dwc, dep);
	}
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
static void __dwc3_gadget_set_ssp_rate(struct dwc3 *dwc)
{
	enum usb_ssp_rate	ssp_rate = dwc->gadget_ssp_rate;
	u32			reg;

	if (ssp_rate == USB_SSP_GEN_UNKNOWN)
		ssp_rate = dwc->max_ssp_rate;

	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~DWC3_DCFG_SPEED_MASK;
	reg &= ~DWC3_DCFG_NUMLANES(~0);

	if (ssp_rate == USB_SSP_GEN_1x2)
		reg |= DWC3_DCFG_SUPERSPEED;
	else if (dwc->max_ssp_rate != USB_SSP_GEN_1x2)
		reg |= DWC3_DCFG_SUPERSPEED_PLUS;

	if (ssp_rate != USB_SSP_GEN_2x1 &&
	    dwc->max_ssp_rate != USB_SSP_GEN_2x1)
		reg |= DWC3_DCFG_NUMLANES(1);

	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

2097 2098
static void __dwc3_gadget_set_speed(struct dwc3 *dwc)
{
2099
	enum usb_device_speed	speed;
2100 2101
	u32			reg;

2102
	speed = dwc->gadget_max_speed;
2103
	if (speed == USB_SPEED_UNKNOWN || speed > dwc->maximum_speed)
2104 2105 2106
		speed = dwc->maximum_speed;

	if (speed == USB_SPEED_SUPER_PLUS &&
2107 2108 2109 2110 2111
	    DWC3_IP_IS(DWC32)) {
		__dwc3_gadget_set_ssp_rate(dwc);
		return;
	}

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_SPEED_MASK);

	/*
	 * WORKAROUND: DWC3 revision < 2.20a have an issue
	 * which would cause metastability state on Run/Stop
	 * bit if we try to force the IP to USB2-only mode.
	 *
	 * Because of that, we cannot configure the IP to any
	 * speed other than the SuperSpeed
	 *
	 * Refers to:
	 *
	 * STAR#9000525659: Clock Domain Crossing on DCTL in
	 * USB 2.0 Mode
	 */
	if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
	    !dwc->dis_metastability_quirk) {
		reg |= DWC3_DCFG_SUPERSPEED;
	} else {
2132
		switch (speed) {
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
		case USB_SPEED_FULL:
			reg |= DWC3_DCFG_FULLSPEED;
			break;
		case USB_SPEED_HIGH:
			reg |= DWC3_DCFG_HIGHSPEED;
			break;
		case USB_SPEED_SUPER:
			reg |= DWC3_DCFG_SUPERSPEED;
			break;
		case USB_SPEED_SUPER_PLUS:
			if (DWC3_IP_IS(DWC3))
				reg |= DWC3_DCFG_SUPERSPEED;
			else
				reg |= DWC3_DCFG_SUPERSPEED_PLUS;
			break;
		default:
2149
			dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2150 2151 2152 2153 2154 2155 2156

			if (DWC3_IP_IS(DWC3))
				reg |= DWC3_DCFG_SUPERSPEED;
			else
				reg |= DWC3_DCFG_SUPERSPEED_PLUS;
		}
	}
2157 2158

	if (DWC3_IP_IS(DWC32) &&
2159 2160
	    speed > USB_SPEED_UNKNOWN &&
	    speed < USB_SPEED_SUPER_PLUS)
2161 2162
		reg &= ~DWC3_DCFG_NUMLANES(~0);

2163 2164 2165
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

2166
static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
2167 2168
{
	u32			reg;
2169
	u32			timeout = 500;
2170

F
Felipe Balbi 已提交
2171 2172 2173
	if (pm_runtime_suspended(dwc->dev))
		return 0;

2174
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2175
	if (is_on) {
2176
		if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
2177 2178 2179 2180
			reg &= ~DWC3_DCTL_TRGTULST_MASK;
			reg |= DWC3_DCTL_TRGTULST_RX_DET;
		}

2181
		if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
2182 2183
			reg &= ~DWC3_DCTL_KEEP_CONNECT;
		reg |= DWC3_DCTL_RUN_STOP;
2184 2185 2186 2187

		if (dwc->has_hibernation)
			reg |= DWC3_DCTL_KEEP_CONNECT;

2188
		__dwc3_gadget_set_speed(dwc);
2189
		dwc->pullups_connected = true;
2190
	} else {
2191
		reg &= ~DWC3_DCTL_RUN_STOP;
2192 2193 2194 2195

		if (dwc->has_hibernation && !suspend)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;

2196
		dwc->pullups_connected = false;
2197
	}
2198

2199
	dwc3_gadget_dctl_write_safe(dwc, reg);
2200 2201 2202

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2203 2204
		reg &= DWC3_DSTS_DEVCTRLHLT;
	} while (--timeout && !(!is_on ^ !reg));
2205 2206 2207

	if (!timeout)
		return -ETIMEDOUT;
2208

2209
	return 0;
2210 2211
}

2212 2213
static void dwc3_gadget_disable_irq(struct dwc3 *dwc);
static void __dwc3_gadget_stop(struct dwc3 *dwc);
2214
static int __dwc3_gadget_start(struct dwc3 *dwc);
2215

2216 2217 2218 2219
static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
2220
	int			ret;
2221 2222 2223

	is_on = !!is_on;

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
	/*
	 * Per databook, when we want to stop the gadget, if a control transfer
	 * is still in process, complete it and get the core into setup phase.
	 */
	if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
		reinit_completion(&dwc->ep0_in_setup);

		ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
				msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
		if (ret == 0) {
			dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
			return -ETIMEDOUT;
		}
	}

2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
	/*
	 * Check the return value for successful resume, or error.  For a
	 * successful resume, the DWC3 runtime PM resume routine will handle
	 * the run stop sequence, so avoid duplicate operations here.
	 */
	ret = pm_runtime_get_sync(dwc->dev);
	if (!ret || ret < 0) {
		pm_runtime_put(dwc->dev);
		return 0;
	}

2250 2251 2252 2253 2254 2255 2256 2257 2258
	/*
	 * Synchronize any pending event handling before executing the controller
	 * halt routine.
	 */
	if (!is_on) {
		dwc3_gadget_disable_irq(dwc);
		synchronize_irq(dwc->irq_gadget);
	}

2259
	spin_lock_irqsave(&dwc->lock, flags);
2260 2261 2262 2263

	if (!is_on) {
		u32 count;

2264
		dwc->connected = false;
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
		/*
		 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
		 * Section 4.1.8 Table 4-7, it states that for a device-initiated
		 * disconnect, the SW needs to ensure that it sends "a DEPENDXFER
		 * command for any active transfers" before clearing the RunStop
		 * bit.
		 */
		dwc3_stop_active_transfers(dwc);
		__dwc3_gadget_stop(dwc);

		/*
		 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
		 * Section 1.3.4, it mentions that for the DEVCTRLHLT bit, the
		 * "software needs to acknowledge the events that are generated
		 * (by writing to GEVNTCOUNTn) while it is waiting for this bit
		 * to be set to '1'."
		 */
		count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
		count &= DWC3_GEVNTCOUNT_MASK;
		if (count > 0) {
			dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
			dwc->ev_buf->lpos = (dwc->ev_buf->lpos + count) %
						dwc->ev_buf->length;
		}
2289 2290
	} else {
		__dwc3_gadget_start(dwc);
2291 2292
	}

2293
	ret = dwc3_gadget_run_stop(dwc, is_on, false);
2294
	spin_unlock_irqrestore(&dwc->lock, flags);
2295
	pm_runtime_put(dwc->dev);
2296

2297
	return ret;
2298 2299
}

2300 2301 2302 2303 2304
static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
{
	u32			reg;

	/* Enable all but Start and End of Frame IRQs */
2305
	reg = (DWC3_DEVTEN_EVNTOVERFLOWEN |
2306 2307 2308 2309 2310 2311 2312
			DWC3_DEVTEN_CMDCMPLTEN |
			DWC3_DEVTEN_ERRTICERREN |
			DWC3_DEVTEN_WKUPEVTEN |
			DWC3_DEVTEN_CONNECTDONEEN |
			DWC3_DEVTEN_USBRSTEN |
			DWC3_DEVTEN_DISCONNEVTEN);

2313
	if (DWC3_VER_IS_PRIOR(DWC3, 250A))
2314 2315
		reg |= DWC3_DEVTEN_ULSTCNGEN;

2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
}

static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
{
	/* mask all interrupts */
	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
2326
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
2327

2328
/**
F
Felipe Balbi 已提交
2329 2330
 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
 * @dwc: pointer to our context structure
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
 *
 * The following looks like complex but it's actually very simple. In order to
 * calculate the number of packets we can burst at once on OUT transfers, we're
 * gonna use RxFIFO size.
 *
 * To calculate RxFIFO size we need two numbers:
 * MDWIDTH = size, in bits, of the internal memory bus
 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
 *
 * Given these two numbers, the formula is simple:
 *
 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
 *
 * 24 bytes is for 3x SETUP packets
 * 16 bytes is a clock domain crossing tolerance
 *
 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
 */
static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
{
	u32 ram2_depth;
	u32 mdwidth;
	u32 nump;
	u32 reg;

	ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2357
	mdwidth = dwc3_mdwidth(dwc);
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368

	nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
	nump = min_t(u32, nump, 16);

	/* update NumP */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~DWC3_DCFG_NUMP_MASK;
	reg |= nump << DWC3_DCFG_NUMP_SHIFT;
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

2369
static int __dwc3_gadget_start(struct dwc3 *dwc)
2370 2371 2372 2373 2374
{
	struct dwc3_ep		*dep;
	int			ret = 0;
	u32			reg;

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
	/*
	 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
	 * the core supports IMOD, disable it.
	 */
	if (dwc->imod_interval) {
		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
	} else if (dwc3_has_imod(dwc)) {
		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
	}

2386 2387 2388 2389 2390 2391 2392 2393
	/*
	 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
	 * field instead of letting dwc3 itself calculate that automatically.
	 *
	 * This way, we maximize the chances that we'll be able to get several
	 * bursts of data without going through any sort of endpoint throttling.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
2394
	if (DWC3_IP_IS(DWC3))
2395
		reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
2396 2397
	else
		reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
2398

2399 2400
	dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);

2401 2402
	dwc3_gadget_setup_nump(dwc);

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
	/*
	 * Currently the controller handles single stream only. So, Ignore
	 * Packet Pending bit for stream selection and don't search for another
	 * stream if the host sends Data Packet with PP=0 (for OUT direction) or
	 * ACK with NumP=0 and PP=0 (for IN direction). This slightly improves
	 * the stream performance.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg |= DWC3_DCFG_IGNSTRMPP;
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);

2414 2415 2416 2417
	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
2418
	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2419 2420
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2421
		goto err0;
2422 2423 2424
	}

	dep = dwc->eps[1];
2425
	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2426 2427
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2428
		goto err1;
2429 2430 2431
	}

	/* begin to receive SETUP packets */
2432
	dwc->ep0state = EP0_SETUP_PHASE;
2433
	dwc->link_state = DWC3_LINK_STATE_SS_DIS;
2434 2435
	dwc3_ep0_out_start(dwc);

2436 2437
	dwc3_gadget_enable_irq(dwc);

2438 2439
	return 0;

2440
err1:
2441
	__dwc3_gadget_ep_disable(dwc->eps[0]);
2442 2443

err0:
2444 2445 2446
	return ret;
}

2447 2448
static int dwc3_gadget_start(struct usb_gadget *g,
		struct usb_gadget_driver *driver)
2449 2450 2451
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
2452
	int			ret;
2453
	int			irq;
2454

2455
	irq = dwc->irq_gadget;
2456 2457 2458 2459 2460
	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
			IRQF_SHARED, "dwc3", dwc->ev_buf);
	if (ret) {
		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
				irq, ret);
2461
		return ret;
2462 2463
	}

2464
	spin_lock_irqsave(&dwc->lock, flags);
2465 2466 2467 2468 2469
	dwc->gadget_driver	= driver;
	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;
}
2470

2471 2472
static void __dwc3_gadget_stop(struct dwc3 *dwc)
{
2473
	dwc3_gadget_disable_irq(dwc);
2474 2475
	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);
2476
}
2477

2478 2479 2480 2481
static int dwc3_gadget_stop(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
2482

2483 2484
	spin_lock_irqsave(&dwc->lock, flags);
	dwc->gadget_driver	= NULL;
2485 2486
	spin_unlock_irqrestore(&dwc->lock, flags);

2487
	free_irq(dwc->irq_gadget, dwc->ev_buf);
2488

2489 2490
	return 0;
}
2491

2492 2493 2494 2495 2496
static void dwc3_gadget_config_params(struct usb_gadget *g,
				      struct usb_dcd_config_params *params)
{
	struct dwc3		*dwc = gadget_to_dwc(g);

2497 2498 2499 2500 2501
	params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
	params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;

	/* Recommended BESL */
	if (!dwc->dis_enblslpm_quirk) {
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
		/*
		 * If the recommended BESL baseline is 0 or if the BESL deep is
		 * less than 2, Microsoft's Windows 10 host usb stack will issue
		 * a usb reset immediately after it receives the extended BOS
		 * descriptor and the enumeration will fail. To maintain
		 * compatibility with the Windows' usb stack, let's set the
		 * recommended BESL baseline to 1 and clamp the BESL deep to be
		 * within 2 to 15.
		 */
		params->besl_baseline = 1;
2512
		if (dwc->is_utmi_l1_suspend)
2513 2514
			params->besl_deep =
				clamp_t(u8, dwc->hird_threshold, 2, 15);
2515 2516
	}

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
	/* U1 Device exit Latency */
	if (dwc->dis_u1_entry_quirk)
		params->bU1devExitLat = 0;
	else
		params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;

	/* U2 Device exit Latency */
	if (dwc->dis_u2_entry_quirk)
		params->bU2DevExitLat = 0;
	else
		params->bU2DevExitLat =
				cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
}

2531 2532 2533 2534 2535 2536 2537
static void dwc3_gadget_set_speed(struct usb_gadget *g,
				  enum usb_device_speed speed)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;

	spin_lock_irqsave(&dwc->lock, flags);
2538
	dwc->gadget_max_speed = speed;
2539 2540 2541
	spin_unlock_irqrestore(&dwc->lock, flags);
}

2542 2543 2544 2545 2546 2547 2548
static void dwc3_gadget_set_ssp_rate(struct usb_gadget *g,
				     enum usb_ssp_rate rate)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;

	spin_lock_irqsave(&dwc->lock, flags);
2549
	dwc->gadget_max_speed = USB_SPEED_SUPER_PLUS;
2550 2551 2552 2553
	dwc->gadget_ssp_rate = rate;
	spin_unlock_irqrestore(&dwc->lock, flags);
}

2554 2555 2556
static int dwc3_gadget_vbus_draw(struct usb_gadget *g, unsigned int mA)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
2557 2558
	union power_supply_propval	val = {0};
	int				ret;
2559 2560 2561 2562

	if (dwc->usb2_phy)
		return usb_phy_set_power(dwc->usb2_phy, mA);

2563 2564 2565
	if (!dwc->usb_psy)
		return -EOPNOTSUPP;

2566
	val.intval = 1000 * mA;
2567 2568 2569
	ret = power_supply_set_property(dwc->usb_psy, POWER_SUPPLY_PROP_INPUT_CURRENT_LIMIT, &val);

	return ret;
2570 2571
}

2572 2573 2574 2575 2576 2577 2578
static const struct usb_gadget_ops dwc3_gadget_ops = {
	.get_frame		= dwc3_gadget_get_frame,
	.wakeup			= dwc3_gadget_wakeup,
	.set_selfpowered	= dwc3_gadget_set_selfpowered,
	.pullup			= dwc3_gadget_pullup,
	.udc_start		= dwc3_gadget_start,
	.udc_stop		= dwc3_gadget_stop,
2579
	.udc_set_speed		= dwc3_gadget_set_speed,
2580
	.udc_set_ssp_rate	= dwc3_gadget_set_ssp_rate,
2581
	.get_config_params	= dwc3_gadget_config_params,
2582
	.vbus_draw		= dwc3_gadget_vbus_draw,
2583 2584 2585 2586
};

/* -------------------------------------------------------------------------- */

2587
static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2588
{
2589
	struct dwc3 *dwc = dep->dwc;
2590

2591 2592 2593 2594
	usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
	dep->endpoint.maxburst = 1;
	dep->endpoint.ops = &dwc3_gadget_ep0_ops;
	if (!dep->direction)
2595
		dwc->gadget->ep0 = &dep->endpoint;
2596

2597
	dep->endpoint.caps.type_control = true;
2598

2599 2600
	return 0;
}
2601

2602 2603 2604
static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
{
	struct dwc3 *dwc = dep->dwc;
2605
	u32 mdwidth;
2606
	int size;
2607

2608
	mdwidth = dwc3_mdwidth(dwc);
2609

2610 2611
	/* MDWIDTH is represented in bits, we need it in bytes */
	mdwidth /= 8;
2612

2613
	size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
2614
	if (DWC3_IP_IS(DWC3))
2615
		size = DWC3_GTXFIFOSIZ_TXFDEP(size);
2616 2617
	else
		size = DWC31_GTXFIFOSIZ_TXFDEP(size);
2618

2619 2620
	/* FIFO Depth is in MDWDITH bytes. Multiply */
	size *= mdwidth;
2621

2622
	/*
2623 2624 2625 2626 2627
	 * To meet performance requirement, a minimum TxFIFO size of 3x
	 * MaxPacketSize is recommended for endpoints that support burst and a
	 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
	 * support burst. Use those numbers and we can calculate the max packet
	 * limit as below.
2628
	 */
2629 2630 2631 2632
	if (dwc->maximum_speed >= USB_SPEED_SUPER)
		size /= 3;
	else
		size /= 2;
2633

2634
	usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2635

2636
	dep->endpoint.max_streams = 16;
2637 2638
	dep->endpoint.ops = &dwc3_gadget_ep_ops;
	list_add_tail(&dep->endpoint.ep_list,
2639
			&dwc->gadget->ep_list);
2640 2641 2642
	dep->endpoint.caps.type_iso = true;
	dep->endpoint.caps.type_bulk = true;
	dep->endpoint.caps.type_int = true;
2643

2644 2645
	return dwc3_alloc_trb_pool(dep);
}
2646

2647 2648 2649
static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
{
	struct dwc3 *dwc = dep->dwc;
2650
	u32 mdwidth;
2651 2652
	int size;

2653
	mdwidth = dwc3_mdwidth(dwc);
2654 2655 2656

	/* MDWIDTH is represented in bits, convert to bytes */
	mdwidth /= 8;
2657

2658 2659
	/* All OUT endpoints share a single RxFIFO space */
	size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
2660
	if (DWC3_IP_IS(DWC3))
2661
		size = DWC3_GRXFIFOSIZ_RXFDEP(size);
2662 2663
	else
		size = DWC31_GRXFIFOSIZ_RXFDEP(size);
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682

	/* FIFO depth is in MDWDITH bytes */
	size *= mdwidth;

	/*
	 * To meet performance requirement, a minimum recommended RxFIFO size
	 * is defined as follow:
	 * RxFIFO size >= (3 x MaxPacketSize) +
	 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
	 *
	 * Then calculate the max packet limit as below.
	 */
	size -= (3 * 8) + 16;
	if (size < 0)
		size = 0;
	else
		size /= 3;

	usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2683
	dep->endpoint.max_streams = 16;
2684 2685
	dep->endpoint.ops = &dwc3_gadget_ep_ops;
	list_add_tail(&dep->endpoint.ep_list,
2686
			&dwc->gadget->ep_list);
2687 2688 2689
	dep->endpoint.caps.type_iso = true;
	dep->endpoint.caps.type_bulk = true;
	dep->endpoint.caps.type_int = true;
2690

2691 2692
	return dwc3_alloc_trb_pool(dep);
}
2693

2694 2695 2696 2697 2698 2699
static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
{
	struct dwc3_ep			*dep;
	bool				direction = epnum & 1;
	int				ret;
	u8				num = epnum >> 1;
2700

2701 2702 2703 2704 2705 2706 2707 2708 2709
	dep = kzalloc(sizeof(*dep), GFP_KERNEL);
	if (!dep)
		return -ENOMEM;

	dep->dwc = dwc;
	dep->number = epnum;
	dep->direction = direction;
	dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
	dwc->eps[epnum] = dep;
2710 2711
	dep->combo_num = 0;
	dep->start_cmd_status = 0;
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731

	snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
			direction ? "in" : "out");

	dep->endpoint.name = dep->name;

	if (!(dep->number > 1)) {
		dep->endpoint.desc = &dwc3_gadget_ep0_desc;
		dep->endpoint.comp_desc = NULL;
	}

	if (num == 0)
		ret = dwc3_gadget_init_control_endpoint(dep);
	else if (direction)
		ret = dwc3_gadget_init_in_endpoint(dep);
	else
		ret = dwc3_gadget_init_out_endpoint(dep);

	if (ret)
		return ret;
2732

2733 2734
	dep->endpoint.caps.dir_in = direction;
	dep->endpoint.caps.dir_out = !direction;
2735

2736 2737
	INIT_LIST_HEAD(&dep->pending_list);
	INIT_LIST_HEAD(&dep->started_list);
2738
	INIT_LIST_HEAD(&dep->cancelled_list);
2739 2740 2741 2742 2743 2744 2745 2746

	return 0;
}

static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
{
	u8				epnum;

2747
	INIT_LIST_HEAD(&dwc->gadget->ep_list);
2748 2749 2750 2751 2752 2753 2754

	for (epnum = 0; epnum < total; epnum++) {
		int			ret;

		ret = dwc3_gadget_init_endpoint(dwc, epnum);
		if (ret)
			return ret;
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
	}

	return 0;
}

static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
{
	struct dwc3_ep			*dep;
	u8				epnum;

	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		dep = dwc->eps[epnum];
2767 2768
		if (!dep)
			continue;
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
		/*
		 * Physical endpoints 0 and 1 are special; they form the
		 * bi-directional USB endpoint 0.
		 *
		 * For those two physical endpoints, we don't allocate a TRB
		 * pool nor do we add them the endpoints list. Due to that, we
		 * shouldn't do these two operations otherwise we would end up
		 * with all sorts of bugs when removing dwc3.ko.
		 */
		if (epnum != 0 && epnum != 1) {
			dwc3_free_trb_pool(dep);
2780
			list_del(&dep->endpoint.ep_list);
2781
		}
2782 2783 2784 2785 2786 2787

		kfree(dep);
	}
}

/* -------------------------------------------------------------------------- */
2788

2789 2790 2791
static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
		struct dwc3_request *req, struct dwc3_trb *trb,
		const struct dwc3_event_depevt *event, int status, int chain)
2792 2793 2794
{
	unsigned int		count;

2795
	dwc3_ep_inc_deq(dep);
2796

2797
	trace_dwc3_complete_trb(dep, trb);
2798
	req->num_trbs--;
2799

2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
	/*
	 * If we're in the middle of series of chained TRBs and we
	 * receive a short transfer along the way, DWC3 will skip
	 * through all TRBs including the last TRB in the chain (the
	 * where CHN bit is zero. DWC3 will also avoid clearing HWO
	 * bit and SW has to do it manually.
	 *
	 * We're going to do that here to avoid problems of HW trying
	 * to use bogus TRBs for transfers.
	 */
	if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;

2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
	/*
	 * For isochronous transfers, the first TRB in a service interval must
	 * have the Isoc-First type. Track and report its interval frame number.
	 */
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
	    (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
		unsigned int frame_number;

		frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
		frame_number &= ~(dep->interval - 1);
		req->request.frame_number = frame_number;
	}

2826
	/*
2827 2828 2829
	 * We use bounce buffer for requests that needs extra TRB or OUT ZLP. If
	 * this TRB points to the bounce buffer address, it's a MPS alignment
	 * TRB. Don't add it to req->remaining calculation.
2830
	 */
2831 2832
	if (trb->bpl == lower_32_bits(dep->dwc->bounce_addr) &&
	    trb->bph == upper_32_bits(dep->dwc->bounce_addr)) {
2833 2834 2835 2836
		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
		return 1;
	}

2837
	count = trb->size & DWC3_TRB_SIZE_MASK;
2838
	req->remaining += count;
2839

2840 2841 2842
	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
		return 1;

2843
	if (event->status & DEPEVT_STATUS_SHORT && !chain)
2844
		return 1;
2845

2846 2847
	if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
	    (trb->ctrl & DWC3_TRB_CTRL_LST))
2848
		return 1;
2849

2850 2851 2852
	return 0;
}

2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
		struct dwc3_request *req, const struct dwc3_event_depevt *event,
		int status)
{
	struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
	struct scatterlist *sg = req->sg;
	struct scatterlist *s;
	unsigned int pending = req->num_pending_sgs;
	unsigned int i;
	int ret = 0;

	for_each_sg(sg, s, pending, i) {
		trb = &dep->trb_pool[dep->trb_dequeue];

		req->sg = sg_next(s);
		req->num_pending_sgs--;

		ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
				trb, event, status, true);
		if (ret)
			break;
	}

	return ret;
}

static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
		struct dwc3_request *req, const struct dwc3_event_depevt *event,
		int status)
{
	struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];

	return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
			event, status, false);
}

2889 2890
static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
{
2891
	return req->num_pending_sgs == 0;
2892 2893
}

2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event,
		struct dwc3_request *req, int status)
{
	int ret;

	if (req->num_pending_sgs)
		ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
				status);
	else
		ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
				status);

2907 2908 2909 2910 2911
	req->request.actual = req->request.length - req->remaining;

	if (!dwc3_gadget_ep_request_completed(req))
		goto out;

2912
	if (req->needs_extra_trb) {
2913 2914
		ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
				status);
2915
		req->needs_extra_trb = false;
2916 2917 2918 2919 2920 2921 2922 2923
	}

	dwc3_gadget_giveback(dep, req, status);

out:
	return ret;
}

2924
static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
2925
		const struct dwc3_event_depevt *event, int status)
2926
{
2927 2928
	struct dwc3_request	*req;
	struct dwc3_request	*tmp;
2929

2930
	list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
2931
		int ret;
2932

2933 2934
		ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
				req, status);
2935
		if (ret)
2936
			break;
2937
	}
2938 2939
}

2940 2941 2942
static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
{
	struct dwc3_request	*req;
2943 2944 2945 2946 2947
	struct dwc3		*dwc = dep->dwc;

	if (!dep->endpoint.desc || !dwc->pullups_connected ||
	    !dwc->connected)
		return false;
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962

	if (!list_empty(&dep->pending_list))
		return true;

	/*
	 * We only need to check the first entry of the started list. We can
	 * assume the completed requests are removed from the started list.
	 */
	req = next_request(&dep->started_list);
	if (!req)
		return false;

	return !dwc3_gadget_ep_request_completed(req);
}

2963 2964 2965
static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event)
{
2966
	dep->frame_number = event->parameters;
2967 2968
}

2969 2970
static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event, int status)
2971
{
2972
	struct dwc3		*dwc = dep->dwc;
2973
	bool			no_started_trb = true;
2974

2975
	dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
2976

2977 2978 2979
	if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
		goto out;

2980 2981 2982
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
		list_empty(&dep->started_list) &&
		(list_empty(&dep->pending_list) || status == -EXDEV))
2983
		dwc3_stop_active_transfer(dep, true, true);
2984
	else if (dwc3_gadget_ep_should_continue(dep))
2985 2986
		if (__dwc3_gadget_kick_transfer(dep) == 0)
			no_started_trb = false;
2987

2988
out:
2989 2990 2991 2992
	/*
	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
	 */
2993
	if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
2994 2995 2996 2997
		u32		reg;
		int		i;

		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
2998
			dep = dwc->eps[i];
2999 3000 3001 3002

			if (!(dep->flags & DWC3_EP_ENABLED))
				continue;

3003
			if (!list_empty(&dep->started_list))
3004
				return no_started_trb;
3005 3006 3007 3008 3009 3010 3011 3012
		}

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg |= dwc->u1u2;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);

		dwc->u1u2 = 0;
	}
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031

	return no_started_trb;
}

static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event)
{
	int status = 0;

	if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
		dwc3_gadget_endpoint_frame_from_event(dep, event);

	if (event->status & DEPEVT_STATUS_BUSERR)
		status = -ECONNRESET;

	if (event->status & DEPEVT_STATUS_MISSED_ISOC)
		status = -EXDEV;

	dwc3_gadget_endpoint_trbs_complete(dep, event, status);
3032 3033
}

3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event)
{
	int status = 0;

	dep->flags &= ~DWC3_EP_TRANSFER_STARTED;

	if (event->status & DEPEVT_STATUS_BUSERR)
		status = -ECONNRESET;

3044 3045
	if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
		dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
3046 3047
}

3048 3049
static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event)
3050
{
3051
	dwc3_gadget_endpoint_frame_from_event(dep, event);
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063

	/*
	 * The XferNotReady event is generated only once before the endpoint
	 * starts. It will be generated again when END_TRANSFER command is
	 * issued. For some controller versions, the XferNotReady event may be
	 * generated while the END_TRANSFER command is still in process. Ignore
	 * it and wait for the next XferNotReady event after the command is
	 * completed.
	 */
	if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
		return;

3064
	(void) __dwc3_gadget_start_isoc(dep);
3065 3066
}

3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
static void dwc3_gadget_endpoint_command_complete(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event)
{
	u8 cmd = DEPEVT_PARAMETER_CMD(event->parameters);

	if (cmd != DWC3_DEPCMD_ENDTRANSFER)
		return;

	dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
	dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
	dwc3_gadget_ep_cleanup_cancelled_requests(dep);

	if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) {
		struct dwc3 *dwc = dep->dwc;

		dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL;
		if (dwc3_send_clear_stall_ep_cmd(dep)) {
			struct usb_ep *ep0 = &dwc->eps[0]->endpoint;

			dev_err(dwc->dev, "failed to clear STALL on %s\n", dep->name);
			if (dwc->delayed_status)
				__dwc3_gadget_ep0_set_halt(ep0, 1);
			return;
		}

		dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
		if (dwc->delayed_status)
			dwc3_ep0_send_delayed_status(dwc);
	}

	if ((dep->flags & DWC3_EP_DELAY_START) &&
	    !usb_endpoint_xfer_isoc(dep->endpoint.desc))
		__dwc3_gadget_kick_transfer(dep);

	dep->flags &= ~DWC3_EP_DELAY_START;
}

3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event)
{
	struct dwc3 *dwc = dep->dwc;

	if (event->status == DEPEVT_STREAMEVT_FOUND) {
		dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
		goto out;
	}

	/* Note: NoStream rejection event param value is 0 and not 0xFFFF */
	switch (event->parameters) {
	case DEPEVT_STREAM_PRIME:
		/*
		 * If the host can properly transition the endpoint state from
		 * idle to prime after a NoStream rejection, there's no need to
		 * force restarting the endpoint to reinitiate the stream. To
		 * simplify the check, assume the host follows the USB spec if
		 * it primed the endpoint more than once.
		 */
		if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
			if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
				dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
			else
				dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
		}

		break;
	case DEPEVT_STREAM_NOSTREAM:
		if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
		    !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
		    !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))
			break;

		/*
		 * If the host rejects a stream due to no active stream, by the
		 * USB and xHCI spec, the endpoint will be put back to idle
		 * state. When the host is ready (buffer added/updated), it will
		 * prime the endpoint to inform the usb device controller. This
		 * triggers the device controller to issue ERDY to restart the
		 * stream. However, some hosts don't follow this and keep the
		 * endpoint in the idle state. No prime will come despite host
		 * streams are updated, and the device controller will not be
		 * triggered to generate ERDY to move the next stream data. To
		 * workaround this and maintain compatibility with various
		 * hosts, force to reinitate the stream until the host is ready
		 * instead of waiting for the host to prime the endpoint.
		 */
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
		if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
			unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;

			dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
		} else {
			dep->flags |= DWC3_EP_DELAY_START;
			dwc3_stop_active_transfer(dep, true, true);
			return;
		}
		break;
3162 3163 3164 3165 3166 3167
	}

out:
	dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
}

3168 3169 3170 3171 3172 3173 3174 3175
static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep;
	u8			epnum = event->endpoint_number;

	dep = dwc->eps[epnum];

3176
	if (!(dep->flags & DWC3_EP_ENABLED)) {
3177
		if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
3178 3179 3180 3181 3182 3183
			return;

		/* Handle only EPCMDCMPLT when EP disabled */
		if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
			return;
	}
3184

3185 3186 3187 3188 3189 3190 3191
	if (epnum == 0 || epnum == 1) {
		dwc3_ep0_interrupt(dwc, event);
		return;
	}

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERINPROGRESS:
3192
		dwc3_gadget_endpoint_transfer_in_progress(dep, event);
3193 3194
		break;
	case DWC3_DEPEVT_XFERNOTREADY:
3195
		dwc3_gadget_endpoint_transfer_not_ready(dep, event);
3196
		break;
3197
	case DWC3_DEPEVT_EPCMDCMPLT:
3198
		dwc3_gadget_endpoint_command_complete(dep, event);
3199
		break;
3200
	case DWC3_DEPEVT_XFERCOMPLETE:
3201 3202 3203
		dwc3_gadget_endpoint_transfer_complete(dep, event);
		break;
	case DWC3_DEPEVT_STREAMEVT:
3204 3205
		dwc3_gadget_endpoint_stream_event(dep, event);
		break;
3206
	case DWC3_DEPEVT_RXTXFIFOEVT:
3207 3208 3209 3210 3211 3212 3213 3214
		break;
	}
}

static void dwc3_disconnect_gadget(struct dwc3 *dwc)
{
	if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
		spin_unlock(&dwc->lock);
3215
		dwc->gadget_driver->disconnect(dwc->gadget);
3216 3217 3218 3219
		spin_lock(&dwc->lock);
	}
}

3220 3221
static void dwc3_suspend_gadget(struct dwc3 *dwc)
{
3222
	if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
3223
		spin_unlock(&dwc->lock);
3224
		dwc->gadget_driver->suspend(dwc->gadget);
3225 3226 3227 3228 3229 3230
		spin_lock(&dwc->lock);
	}
}

static void dwc3_resume_gadget(struct dwc3 *dwc)
{
3231
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3232
		spin_unlock(&dwc->lock);
3233
		dwc->gadget_driver->resume(dwc->gadget);
3234
		spin_lock(&dwc->lock);
3235 3236 3237 3238 3239 3240 3241 3242
	}
}

static void dwc3_reset_gadget(struct dwc3 *dwc)
{
	if (!dwc->gadget_driver)
		return;

3243
	if (dwc->gadget->speed != USB_SPEED_UNKNOWN) {
3244
		spin_unlock(&dwc->lock);
3245
		usb_gadget_udc_reset(dwc->gadget, dwc->gadget_driver);
3246 3247 3248 3249
		spin_lock(&dwc->lock);
	}
}

3250 3251
static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
	bool interrupt)
3252 3253 3254 3255 3256
{
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd;
	int ret;

3257 3258
	if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
	    (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
3259 3260
		return;

3261 3262 3263 3264 3265 3266 3267
	/*
	 * NOTICE: We are violating what the Databook says about the
	 * EndTransfer command. Ideally we would _always_ wait for the
	 * EndTransfer Command Completion IRQ, but that's causing too
	 * much trouble synchronizing between us and gadget driver.
	 *
	 * We have discussed this with the IP Provider and it was
3268
	 * suggested to giveback all requests here.
3269 3270 3271
	 *
	 * Note also that a similar handling was tested by Synopsys
	 * (thanks a lot Paul) and nothing bad has come out of it.
3272 3273 3274
	 * In short, what we're doing is issuing EndTransfer with
	 * CMDIOC bit set and delay kicking transfer until the
	 * EndTransfer command had completed.
3275 3276 3277 3278 3279 3280 3281 3282
	 *
	 * As of IP version 3.10a of the DWC_usb3 IP, the controller
	 * supports a mode to work around the above limitation. The
	 * software can poll the CMDACT bit in the DEPCMD register
	 * after issuing a EndTransfer command. This mode is enabled
	 * by writing GUCTL2[14]. This polling is already done in the
	 * dwc3_send_gadget_ep_cmd() function so if the mode is
	 * enabled, the EndTransfer command will have completed upon
3283
	 * returning from this function.
3284 3285
	 *
	 * This mode is NOT available on the DWC_usb31 IP.
3286 3287
	 */

3288
	cmd = DWC3_DEPCMD_ENDTRANSFER;
3289
	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
3290
	cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
3291
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3292
	memset(&params, 0, sizeof(params));
3293
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
3294
	WARN_ON_ONCE(ret);
3295
	dep->resource_index = 0;
3296

3297 3298 3299 3300 3301 3302 3303 3304
	/*
	 * The END_TRANSFER command will cause the controller to generate a
	 * NoStream Event, and it's not due to the host DP NoStream rejection.
	 * Ignore the next NoStream event.
	 */
	if (dep->stream_capable)
		dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;

3305 3306
	if (!interrupt)
		dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3307 3308
	else
		dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
}

static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;
		int ret;

		dep = dwc->eps[epnum];
3320 3321
		if (!dep)
			continue;
3322 3323 3324 3325 3326 3327

		if (!(dep->flags & DWC3_EP_STALL))
			continue;

		dep->flags &= ~DWC3_EP_STALL;

3328
		ret = dwc3_send_clear_stall_ep_cmd(dep);
3329 3330 3331 3332 3333 3334
		WARN_ON_ONCE(ret);
	}
}

static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
{
3335 3336
	int			reg;

3337 3338
	dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);

3339 3340 3341
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_INITU1ENA;
	reg &= ~DWC3_DCTL_INITU2ENA;
3342
	dwc3_gadget_dctl_write_safe(dwc, reg);
3343 3344 3345

	dwc3_disconnect_gadget(dwc);

3346
	dwc->gadget->speed = USB_SPEED_UNKNOWN;
3347
	dwc->setup_packet_pending = false;
3348
	usb_gadget_set_state(dwc->gadget, USB_STATE_NOTATTACHED);
F
Felipe Balbi 已提交
3349 3350

	dwc->connected = false;
3351 3352 3353 3354 3355 3356
}

static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
{
	u32			reg;

3357 3358 3359 3360 3361 3362 3363 3364 3365
	/*
	 * Ideally, dwc3_reset_gadget() would trigger the function
	 * drivers to stop any active transfers through ep disable.
	 * However, for functions which defer ep disable, such as mass
	 * storage, we will need to rely on the call to stop active
	 * transfers here, and avoid allowing of request queuing.
	 */
	dwc->connected = false;

3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
	/*
	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
	 * would cause a missing Disconnect Event if there's a
	 * pending Setup Packet in the FIFO.
	 *
	 * There's no suggested workaround on the official Bug
	 * report, which states that "unless the driver/application
	 * is doing any special handling of a disconnect event,
	 * there is no functional issue".
	 *
	 * Unfortunately, it turns out that we _do_ some special
	 * handling of a disconnect event, namely complete all
	 * pending transfers, notify gadget driver of the
	 * disconnection, and so on.
	 *
	 * Our suggested workaround is to follow the Disconnect
	 * Event steps here, instead, based on a setup_packet_pending
3383 3384
	 * flag. Such flag gets set whenever we have a SETUP_PENDING
	 * status for EP0 TRBs and gets cleared on XferComplete for the
3385 3386 3387 3388 3389 3390 3391
	 * same endpoint.
	 *
	 * Refers to:
	 *
	 * STAR#9000466709: RTL: Device : Disconnect event not
	 * generated if setup packet pending in FIFO
	 */
3392
	if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
3393 3394 3395 3396
		if (dwc->setup_packet_pending)
			dwc3_gadget_disconnect_interrupt(dwc);
	}

3397
	dwc3_reset_gadget(dwc);
3398 3399 3400 3401 3402 3403 3404
	/*
	 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
	 * Section 4.1.2 Table 4-2, it states that during a USB reset, the SW
	 * needs to ensure that it sends "a DEPENDXFER command for any active
	 * transfers."
	 */
	dwc3_stop_active_transfers(dwc);
3405
	dwc->connected = true;
3406 3407 3408

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
3409
	dwc3_gadget_dctl_write_safe(dwc, reg);
3410
	dwc->test_mode = false;
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
	dwc3_clear_stall_all_ep(dwc);

	/* Reset device address to zero */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;
	u32			reg;
3424
	u8			lanes = 1;
3425 3426 3427 3428 3429 3430
	u8			speed;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	speed = reg & DWC3_DSTS_CONNECTSPD;
	dwc->speed = speed;

3431 3432 3433 3434 3435
	if (DWC3_IP_IS(DWC32))
		lanes = DWC3_DSTS_CONNLANES(reg) + 1;

	dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN;

3436 3437 3438 3439 3440 3441 3442 3443
	/*
	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
	 * each time on Connect Done.
	 *
	 * Currently we always use the reset value. If any platform
	 * wants to set this to a different value, we need to add a
	 * setting and update GCTL.RAMCLKSEL here.
	 */
3444 3445

	switch (speed) {
3446
	case DWC3_DSTS_SUPERSPEED_PLUS:
J
John Youn 已提交
3447
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3448 3449
		dwc->gadget->ep0->maxpacket = 512;
		dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
3450 3451 3452 3453 3454

		if (lanes > 1)
			dwc->gadget->ssp_rate = USB_SSP_GEN_2x2;
		else
			dwc->gadget->ssp_rate = USB_SSP_GEN_2x1;
J
John Youn 已提交
3455
		break;
3456
	case DWC3_DSTS_SUPERSPEED:
3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
		/*
		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
		 * would cause a missing USB3 Reset event.
		 *
		 * In such situations, we should force a USB3 Reset
		 * event by calling our dwc3_gadget_reset_interrupt()
		 * routine.
		 *
		 * Refers to:
		 *
		 * STAR#9000483510: RTL: SS : USB3 reset event may
		 * not be generated always when the link enters poll
		 */
3470
		if (DWC3_VER_IS_PRIOR(DWC3, 190A))
3471 3472
			dwc3_gadget_reset_interrupt(dwc);

3473
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3474 3475
		dwc->gadget->ep0->maxpacket = 512;
		dwc->gadget->speed = USB_SPEED_SUPER;
3476 3477 3478 3479 3480

		if (lanes > 1) {
			dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
			dwc->gadget->ssp_rate = USB_SSP_GEN_1x2;
		}
3481
		break;
3482
	case DWC3_DSTS_HIGHSPEED:
3483
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3484 3485
		dwc->gadget->ep0->maxpacket = 64;
		dwc->gadget->speed = USB_SPEED_HIGH;
3486
		break;
3487
	case DWC3_DSTS_FULLSPEED:
3488
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3489 3490
		dwc->gadget->ep0->maxpacket = 64;
		dwc->gadget->speed = USB_SPEED_FULL;
3491 3492 3493
		break;
	}

3494
	dwc->eps[1]->endpoint.maxpacket = dwc->gadget->ep0->maxpacket;
3495

3496 3497
	/* Enable USB2 LPM Capability */

3498
	if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
3499
	    !dwc->usb2_gadget_lpm_disable &&
3500 3501
	    (speed != DWC3_DSTS_SUPERSPEED) &&
	    (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
3502 3503 3504 3505 3506 3507 3508
		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
		reg |= DWC3_DCFG_LPM_CAP;
		dwc3_writel(dwc->regs, DWC3_DCFG, reg);

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);

3509 3510
		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
					    (dwc->is_utmi_l1_suspend << 4));
3511

H
Huang Rui 已提交
3512 3513 3514 3515 3516 3517
		/*
		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
		 * DCFG.LPMCap is set, core responses with an ACK and the
		 * BESL value in the LPM token is less than or equal to LPM
		 * NYET threshold.
		 */
3518
		WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
3519
				"LPM Erratum not available on dwc3 revisions < 2.40a\n");
H
Huang Rui 已提交
3520

3521
		if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
3522
			reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
H
Huang Rui 已提交
3523

3524
		dwc3_gadget_dctl_write_safe(dwc, reg);
3525
	} else {
3526 3527 3528 3529 3530 3531
		if (dwc->usb2_gadget_lpm_disable) {
			reg = dwc3_readl(dwc->regs, DWC3_DCFG);
			reg &= ~DWC3_DCFG_LPM_CAP;
			dwc3_writel(dwc->regs, DWC3_DCFG, reg);
		}

3532 3533
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
3534
		dwc3_gadget_dctl_write_safe(dwc, reg);
3535 3536
	}

3537
	dep = dwc->eps[0];
3538
	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
3539 3540 3541 3542 3543 3544
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	dep = dwc->eps[1];
3545
	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	/*
	 * Configure PHY via GUSB3PIPECTLn if required.
	 *
	 * Update GTXFIFOSIZn
	 *
	 * In both cases reset values should be sufficient.
	 */
}

static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
{
	/*
	 * TODO take core out of low power mode when that's
	 * implemented.
	 */

3567 3568
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
		spin_unlock(&dwc->lock);
3569
		dwc->gadget_driver->resume(dwc->gadget);
3570 3571
		spin_lock(&dwc->lock);
	}
3572 3573 3574 3575 3576
}

static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
3577
	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
	unsigned int		pwropt;

	/*
	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
	 * Hibernation mode enabled which would show up when device detects
	 * host-initiated U3 exit.
	 *
	 * In that case, device will generate a Link State Change Interrupt
	 * from U3 to RESUME which is only necessary if Hibernation is
	 * configured in.
	 *
	 * There are no functional changes due to such spurious event and we
	 * just need to ignore it.
	 *
	 * Refers to:
	 *
	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
	 * operational mode
	 */
	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
3598
	if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
3599 3600 3601 3602 3603 3604
			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
				(next == DWC3_LINK_STATE_RESUME)) {
			return;
		}
	}
3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623

	/*
	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
	 * on the link partner, the USB session might do multiple entry/exit
	 * of low power states before a transfer takes place.
	 *
	 * Due to this problem, we might experience lower throughput. The
	 * suggested workaround is to disable DCTL[12:9] bits if we're
	 * transitioning from U1/U2 to U0 and enable those bits again
	 * after a transfer completes and there are no pending transfers
	 * on any of the enabled endpoints.
	 *
	 * This is the first half of that workaround.
	 *
	 * Refers to:
	 *
	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
	 * core send LGO_Ux entering U0
	 */
3624
	if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642
		if (next == DWC3_LINK_STATE_U0) {
			u32	u1u2;
			u32	reg;

			switch (dwc->link_state) {
			case DWC3_LINK_STATE_U1:
			case DWC3_LINK_STATE_U2:
				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
				u1u2 = reg & (DWC3_DCTL_INITU2ENA
						| DWC3_DCTL_ACCEPTU2ENA
						| DWC3_DCTL_INITU1ENA
						| DWC3_DCTL_ACCEPTU1ENA);

				if (!dwc->u1u2)
					dwc->u1u2 = reg & u1u2;

				reg &= ~u1u2;

3643
				dwc3_gadget_dctl_write_safe(dwc, reg);
3644 3645 3646 3647 3648 3649 3650 3651
				break;
			default:
				/* do nothing */
				break;
			}
		}
	}

3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
	switch (next) {
	case DWC3_LINK_STATE_U1:
		if (dwc->speed == USB_SPEED_SUPER)
			dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_U2:
	case DWC3_LINK_STATE_U3:
		dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_RESUME:
		dwc3_resume_gadget(dwc);
		break;
	default:
		/* do nothing */
		break;
	}

3669
	dwc->link_state = next;
3670 3671
}

3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682
static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
					  unsigned int evtinfo)
{
	enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;

	if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
		dwc3_suspend_gadget(dwc);

	dwc->link_state = next;
}

3683 3684 3685 3686 3687
static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
	unsigned int is_ss = evtinfo & BIT(4);

F
Felipe Balbi 已提交
3688
	/*
3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
	 * WORKAROUND: DWC3 revison 2.20a with hibernation support
	 * have a known issue which can cause USB CV TD.9.23 to fail
	 * randomly.
	 *
	 * Because of this issue, core could generate bogus hibernation
	 * events which SW needs to ignore.
	 *
	 * Refers to:
	 *
	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
	 * Device Fallback from SuperSpeed
	 */
	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
		return;

	/* enter hibernation here */
}

3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
static void dwc3_gadget_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_devt *event)
{
	switch (event->type) {
	case DWC3_DEVICE_EVENT_DISCONNECT:
		dwc3_gadget_disconnect_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_RESET:
		dwc3_gadget_reset_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_CONNECT_DONE:
		dwc3_gadget_conndone_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_WAKEUP:
		dwc3_gadget_wakeup_interrupt(dwc);
		break;
3723 3724 3725 3726 3727 3728 3729
	case DWC3_DEVICE_EVENT_HIBER_REQ:
		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
					"unexpected hibernation event\n"))
			break;

		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
		break;
3730 3731 3732 3733
	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
		break;
	case DWC3_DEVICE_EVENT_EOPF:
3734
		/* It changed to be suspend event for version 2.30a and above */
3735
		if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
3736 3737 3738 3739
			/*
			 * Ignore suspend event until the gadget enters into
			 * USB_STATE_CONFIGURED state.
			 */
3740
			if (dwc->gadget->state >= USB_STATE_CONFIGURED)
3741 3742 3743
				dwc3_gadget_suspend_interrupt(dwc,
						event->event_info);
		}
3744 3745 3746 3747 3748 3749 3750
		break;
	case DWC3_DEVICE_EVENT_SOF:
	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
	case DWC3_DEVICE_EVENT_CMD_CMPL:
	case DWC3_DEVICE_EVENT_OVERFLOW:
		break;
	default:
3751
		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
3752 3753 3754 3755 3756 3757
	}
}

static void dwc3_process_event_entry(struct dwc3 *dwc,
		const union dwc3_event *event)
{
3758
	trace_dwc3_event(event->raw, dwc);
3759

3760 3761 3762
	if (!event->type.is_devspec)
		dwc3_endpoint_interrupt(dwc, &event->depevt);
	else if (event->type.type == DWC3_EVENT_TYPE_DEV)
3763
		dwc3_gadget_interrupt(dwc, &event->devt);
3764
	else
3765 3766 3767
		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
}

3768
static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
3769
{
3770
	struct dwc3 *dwc = evt->dwc;
3771
	irqreturn_t ret = IRQ_NONE;
3772
	int left;
3773
	u32 reg;
3774

3775
	left = evt->count;
3776

3777 3778
	if (!(evt->flags & DWC3_EVENT_PENDING))
		return IRQ_NONE;
3779

3780 3781
	while (left > 0) {
		union dwc3_event event;
3782

3783
		event.raw = *(u32 *) (evt->cache + evt->lpos);
3784

3785
		dwc3_process_event_entry(dwc, &event);
3786

3787 3788 3789 3790 3791 3792 3793 3794 3795
		/*
		 * FIXME we wrap around correctly to the next entry as
		 * almost all entries are 4 bytes in size. There is one
		 * entry which has 12 bytes which is a regular entry
		 * followed by 8 bytes data. ATM I don't know how
		 * things are organized if we get next to the a
		 * boundary so I worry about that once we try to handle
		 * that.
		 */
3796
		evt->lpos = (evt->lpos + 4) % evt->length;
3797 3798
		left -= 4;
	}
3799

3800 3801 3802
	evt->count = 0;
	evt->flags &= ~DWC3_EVENT_PENDING;
	ret = IRQ_HANDLED;
3803

3804
	/* Unmask interrupt */
3805
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
3806
	reg &= ~DWC3_GEVNTSIZ_INTMASK;
3807
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
3808

3809 3810 3811 3812 3813
	if (dwc->imod_interval) {
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
	}

3814 3815
	return ret;
}
3816

3817
static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
3818
{
3819 3820
	struct dwc3_event_buffer *evt = _evt;
	struct dwc3 *dwc = evt->dwc;
3821
	unsigned long flags;
3822 3823
	irqreturn_t ret = IRQ_NONE;

3824
	spin_lock_irqsave(&dwc->lock, flags);
3825
	ret = dwc3_process_event_buf(evt);
3826
	spin_unlock_irqrestore(&dwc->lock, flags);
3827 3828 3829 3830

	return ret;
}

3831
static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
3832
{
3833
	struct dwc3 *dwc = evt->dwc;
3834
	u32 amount;
3835
	u32 count;
3836
	u32 reg;
3837

F
Felipe Balbi 已提交
3838 3839 3840 3841 3842 3843 3844
	if (pm_runtime_suspended(dwc->dev)) {
		pm_runtime_get(dwc->dev);
		disable_irq_nosync(dwc->irq_gadget);
		dwc->pending_events = true;
		return IRQ_HANDLED;
	}

3845 3846 3847 3848 3849 3850 3851 3852 3853
	/*
	 * With PCIe legacy interrupt, test shows that top-half irq handler can
	 * be called again after HW interrupt deassertion. Check if bottom-half
	 * irq event handler completes before caching new event to prevent
	 * losing events.
	 */
	if (evt->flags & DWC3_EVENT_PENDING)
		return IRQ_HANDLED;

3854
	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
3855 3856 3857 3858
	count &= DWC3_GEVNTCOUNT_MASK;
	if (!count)
		return IRQ_NONE;

3859 3860
	evt->count = count;
	evt->flags |= DWC3_EVENT_PENDING;
3861

3862
	/* Mask interrupt */
3863
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
3864
	reg |= DWC3_GEVNTSIZ_INTMASK;
3865
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
3866

3867 3868 3869 3870 3871 3872
	amount = min(count, evt->length - evt->lpos);
	memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);

	if (amount < count)
		memcpy(evt->cache, evt->buf, count - amount);

3873 3874
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);

3875
	return IRQ_WAKE_THREAD;
3876 3877
}

3878
static irqreturn_t dwc3_interrupt(int irq, void *_evt)
3879
{
3880
	struct dwc3_event_buffer	*evt = _evt;
3881

3882
	return dwc3_check_event_buf(evt);
3883 3884
}

3885 3886 3887 3888 3889
static int dwc3_gadget_get_irq(struct dwc3 *dwc)
{
	struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
	int irq;

3890
	irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
3891 3892 3893 3894 3895 3896
	if (irq > 0)
		goto out;

	if (irq == -EPROBE_DEFER)
		goto out;

3897
	irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914
	if (irq > 0)
		goto out;

	if (irq == -EPROBE_DEFER)
		goto out;

	irq = platform_get_irq(dwc3_pdev, 0);
	if (irq > 0)
		goto out;

	if (!irq)
		irq = -EINVAL;

out:
	return irq;
}

3915 3916 3917 3918 3919 3920 3921
static void dwc_gadget_release(struct device *dev)
{
	struct usb_gadget *gadget = container_of(dev, struct usb_gadget, dev);

	kfree(gadget);
}

3922
/**
F
Felipe Balbi 已提交
3923
 * dwc3_gadget_init - initializes gadget related registers
3924
 * @dwc: pointer to our controller context structure
3925 3926 3927
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
3928
int dwc3_gadget_init(struct dwc3 *dwc)
3929
{
3930 3931
	int ret;
	int irq;
3932
	struct device *dev;
3933

3934 3935 3936 3937
	irq = dwc3_gadget_get_irq(dwc);
	if (irq < 0) {
		ret = irq;
		goto err0;
3938 3939 3940
	}

	dwc->irq_gadget = irq;
3941

3942 3943 3944
	dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
					  sizeof(*dwc->ep0_trb) * 2,
					  &dwc->ep0_trb_addr, GFP_KERNEL);
3945 3946 3947
	if (!dwc->ep0_trb) {
		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
		ret = -ENOMEM;
3948
		goto err0;
3949 3950
	}

3951
	dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
3952 3953
	if (!dwc->setup_buf) {
		ret = -ENOMEM;
3954
		goto err1;
3955 3956
	}

3957 3958 3959 3960
	dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
			&dwc->bounce_addr, GFP_KERNEL);
	if (!dwc->bounce) {
		ret = -ENOMEM;
F
Felipe Balbi 已提交
3961
		goto err2;
3962 3963
	}

3964
	init_completion(&dwc->ep0_in_setup);
3965 3966 3967 3968 3969
	dwc->gadget = kzalloc(sizeof(struct usb_gadget), GFP_KERNEL);
	if (!dwc->gadget) {
		ret = -ENOMEM;
		goto err3;
	}
3970

3971 3972 3973 3974 3975 3976

	usb_initialize_gadget(dwc->dev, dwc->gadget, dwc_gadget_release);
	dev				= &dwc->gadget->dev;
	dev->platform_data		= dwc;
	dwc->gadget->ops		= &dwc3_gadget_ops;
	dwc->gadget->speed		= USB_SPEED_UNKNOWN;
3977
	dwc->gadget->ssp_rate		= USB_SSP_GEN_UNKNOWN;
3978 3979
	dwc->gadget->sg_supported	= true;
	dwc->gadget->name		= "dwc3-gadget";
3980
	dwc->gadget->lpm_capable	= !dwc->usb2_gadget_lpm_disable;
3981

3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
	/*
	 * FIXME We might be setting max_speed to <SUPER, however versions
	 * <2.20a of dwc3 have an issue with metastability (documented
	 * elsewhere in this driver) which tells us we can't set max speed to
	 * anything lower than SUPER.
	 *
	 * Because gadget.max_speed is only used by composite.c and function
	 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
	 * to happen so we avoid sending SuperSpeed Capability descriptor
	 * together with our BOS descriptor as that could confuse host into
	 * thinking we can handle super speed.
	 *
	 * Note that, in fact, we won't even support GetBOS requests when speed
	 * is less than super speed because we don't have means, yet, to tell
	 * composite.c that we are USB 2.0 + LPM ECN.
	 */
3998
	if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
3999
	    !dwc->dis_metastability_quirk)
4000
		dev_info(dwc->dev, "changing max_speed on rev %08x\n",
4001 4002
				dwc->revision);

4003
	dwc->gadget->max_speed		= dwc->maximum_speed;
4004
	dwc->gadget->max_ssp_rate	= dwc->max_ssp_rate;
4005

4006 4007 4008 4009 4010
	/*
	 * REVISIT: Here we should clear all pending IRQs to be
	 * sure we're starting from a well known location.
	 */

4011
	ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
4012
	if (ret)
4013
		goto err4;
4014

4015
	ret = usb_add_gadget(dwc->gadget);
4016
	if (ret) {
4017 4018
		dev_err(dwc->dev, "failed to add gadget\n");
		goto err5;
4019 4020
	}

4021 4022 4023 4024
	if (DWC3_IP_IS(DWC32) && dwc->maximum_speed == USB_SPEED_SUPER_PLUS)
		dwc3_gadget_set_ssp_rate(dwc->gadget, dwc->max_ssp_rate);
	else
		dwc3_gadget_set_speed(dwc->gadget, dwc->maximum_speed);
4025

4026 4027
	return 0;

4028
err5:
F
Felipe Balbi 已提交
4029
	dwc3_gadget_free_endpoints(dwc);
4030 4031
err4:
	usb_put_gadget(dwc->gadget);
4032
err3:
F
Felipe Balbi 已提交
4033 4034
	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
			dwc->bounce_addr);
4035

4036
err2:
4037
	kfree(dwc->setup_buf);
4038

4039
err1:
4040
	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4041 4042 4043 4044 4045 4046
			dwc->ep0_trb, dwc->ep0_trb_addr);

err0:
	return ret;
}

4047 4048
/* -------------------------------------------------------------------------- */

4049 4050
void dwc3_gadget_exit(struct dwc3 *dwc)
{
4051
	usb_del_gadget_udc(dwc->gadget);
4052
	dwc3_gadget_free_endpoints(dwc);
4053
	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
F
Felipe Balbi 已提交
4054
			  dwc->bounce_addr);
4055
	kfree(dwc->setup_buf);
4056
	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
F
Felipe Balbi 已提交
4057
			  dwc->ep0_trb, dwc->ep0_trb_addr);
4058
}
4059

4060
int dwc3_gadget_suspend(struct dwc3 *dwc)
4061
{
4062 4063 4064
	if (!dwc->gadget_driver)
		return 0;

4065
	dwc3_gadget_run_stop(dwc, false, false);
4066 4067
	dwc3_disconnect_gadget(dwc);
	__dwc3_gadget_stop(dwc);
4068 4069 4070 4071 4072 4073 4074 4075

	return 0;
}

int dwc3_gadget_resume(struct dwc3 *dwc)
{
	int			ret;

4076 4077 4078
	if (!dwc->gadget_driver)
		return 0;

4079 4080
	ret = __dwc3_gadget_start(dwc);
	if (ret < 0)
4081 4082
		goto err0;

4083 4084
	ret = dwc3_gadget_run_stop(dwc, true, false);
	if (ret < 0)
4085 4086 4087 4088 4089
		goto err1;

	return 0;

err1:
4090
	__dwc3_gadget_stop(dwc);
4091 4092 4093 4094

err0:
	return ret;
}
F
Felipe Balbi 已提交
4095 4096 4097 4098 4099 4100 4101 4102 4103

void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
{
	if (dwc->pending_events) {
		dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
		dwc->pending_events = false;
		enable_irq(dwc->irq_gadget);
	}
}