gadget.c 82.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
F
Felipe Balbi 已提交
2
/*
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>

25
#include "debug.h"
26 27 28 29
#include "core.h"
#include "gadget.h"
#include "io.h"

30
/**
F
Felipe Balbi 已提交
31
 * dwc3_gadget_set_test_mode - enables usb2 test modes
32 33 34
 * @dwc: pointer to our context structure
 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
 *
F
Felipe Balbi 已提交
35 36
 * Caller should take care of locking. This function will return 0 on
 * success or -EINVAL if wrong Test Selector is passed.
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
 */
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;

	switch (mode) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		reg |= mode << 1;
		break;
	default:
		return -EINVAL;
	}

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

62
/**
F
Felipe Balbi 已提交
63
 * dwc3_gadget_get_link_state - gets current state of usb link
64 65 66 67 68 69 70 71 72 73 74 75 76 77
 * @dwc: pointer to our context structure
 *
 * Caller should take care of locking. This function will
 * return the link state on success (>= 0) or -ETIMEDOUT.
 */
int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	return DWC3_DSTS_USBLNKST(reg);
}

78
/**
F
Felipe Balbi 已提交
79
 * dwc3_gadget_set_link_state - sets usb link to a particular state
80 81 82 83
 * @dwc: pointer to our context structure
 * @state: the state to put link into
 *
 * Caller should take care of locking. This function will
84
 * return 0 on success or -ETIMEDOUT.
85 86 87
 */
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
{
88
	int		retries = 10000;
89 90
	u32		reg;

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
	/*
	 * Wait until device controller is ready. Only applies to 1.94a and
	 * later RTL.
	 */
	if (dwc->revision >= DWC3_REVISION_194A) {
		while (--retries) {
			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
			if (reg & DWC3_DSTS_DCNRD)
				udelay(5);
			else
				break;
		}

		if (retries <= 0)
			return -ETIMEDOUT;
	}

108 109 110 111 112 113 114
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;

	/* set requested state */
	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

115 116 117 118 119 120 121
	/*
	 * The following code is racy when called from dwc3_gadget_wakeup,
	 * and is not needed, at least on newer versions
	 */
	if (dwc->revision >= DWC3_REVISION_194A)
		return 0;

122
	/* wait for a change in DSTS */
123
	retries = 10000;
124 125 126 127 128 129
	while (--retries) {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		if (DWC3_DSTS_USBLNKST(reg) == state)
			return 0;

130
		udelay(5);
131 132 133 134 135
	}

	return -ETIMEDOUT;
}

136
/**
F
Felipe Balbi 已提交
137 138
 * dwc3_ep_inc_trb - increment a trb index.
 * @index: Pointer to the TRB index to increment.
139 140 141 142 143 144
 *
 * The index should never point to the link TRB. After incrementing,
 * if it is point to the link TRB, wrap around to the beginning. The
 * link TRB is always at the last TRB entry.
 */
static void dwc3_ep_inc_trb(u8 *index)
145
{
146 147 148
	(*index)++;
	if (*index == (DWC3_TRB_NUM - 1))
		*index = 0;
149
}
150

F
Felipe Balbi 已提交
151 152 153 154
/**
 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
 * @dep: The endpoint whose enqueue pointer we're incrementing
 */
155
static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
156
{
157
	dwc3_ep_inc_trb(&dep->trb_enqueue);
158
}
159

F
Felipe Balbi 已提交
160 161 162 163
/**
 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
 * @dep: The endpoint whose enqueue pointer we're incrementing
 */
164
static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
165
{
166
	dwc3_ep_inc_trb(&dep->trb_dequeue);
167 168
}

F
Felipe Balbi 已提交
169 170 171 172 173 174 175 176 177 178
/**
 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
 * @dep: The endpoint to whom the request belongs to
 * @req: The request we're giving back
 * @status: completion code for the request
 *
 * Must be called with controller's lock held and interrupts disabled. This
 * function will unmap @req and call its ->complete() callback to notify upper
 * layers that it has completed.
 */
179 180 181 182 183
void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
		int status)
{
	struct dwc3			*dwc = dep->dwc;

184
	req->started = false;
185
	list_del(&req->list);
186
	req->remaining = 0;
187 188 189 190

	if (req->request.status == -EINPROGRESS)
		req->request.status = status;

191 192 193 194 195
	if (req->trb)
		usb_gadget_unmap_request_by_dev(dwc->sysdev,
						&req->request, req->direction);

	req->trb = NULL;
196

197
	trace_dwc3_gadget_giveback(req);
198 199

	spin_unlock(&dwc->lock);
200
	usb_gadget_giveback_request(&dep->endpoint, &req->request);
201
	spin_lock(&dwc->lock);
F
Felipe Balbi 已提交
202 203 204

	if (dep->number > 1)
		pm_runtime_put(dwc->dev);
205 206
}

F
Felipe Balbi 已提交
207 208 209 210 211 212 213 214 215
/**
 * dwc3_send_gadget_generic_command - issue a generic command for the controller
 * @dwc: pointer to the controller context
 * @cmd: the command to be issued
 * @param: command parameter
 *
 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
 * and wait for its completion.
 */
216
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
217 218
{
	u32		timeout = 500;
219
	int		status = 0;
220
	int		ret = 0;
221 222 223 224 225 226 227 228
	u32		reg;

	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
		if (!(reg & DWC3_DGCMD_CMDACT)) {
229 230
			status = DWC3_DGCMD_STATUS(reg);
			if (status)
231 232
				ret = -EINVAL;
			break;
233
		}
J
Janusz Dziedzic 已提交
234
	} while (--timeout);
235 236 237

	if (!timeout) {
		ret = -ETIMEDOUT;
238
		status = -ETIMEDOUT;
239 240
	}

241 242
	trace_dwc3_gadget_generic_cmd(cmd, param, status);

243
	return ret;
244 245
}

246 247
static int __dwc3_gadget_wakeup(struct dwc3 *dwc);

F
Felipe Balbi 已提交
248 249 250 251 252 253 254 255 256
/**
 * dwc3_send_gadget_ep_cmd - issue an endpoint command
 * @dep: the endpoint to which the command is going to be issued
 * @cmd: the command to be issued
 * @params: parameters to the command
 *
 * Caller should handle locking. This function will issue @cmd with given
 * @params to @dep and wait for its completion.
 */
257 258
int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
		struct dwc3_gadget_ep_cmd_params *params)
259
{
260
	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
261
	struct dwc3		*dwc = dep->dwc;
262
	u32			timeout = 1000;
263 264
	u32			reg;

265
	int			cmd_status = 0;
266
	int			susphy = false;
267
	int			ret = -EINVAL;
268

269 270 271 272 273 274 275 276
	/*
	 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
	 * we're issuing an endpoint command, we must check if
	 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
	 *
	 * We will also set SUSPHY bit to what it was before returning as stated
	 * by the same section on Synopsys databook.
	 */
277 278 279 280 281 282 283
	if (dwc->gadget.speed <= USB_SPEED_HIGH) {
		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
		if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
			susphy = true;
			reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
		}
284 285
	}

286
	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
287 288 289 290 291 292 293 294 295 296 297 298 299
		int		needs_wakeup;

		needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
				dwc->link_state == DWC3_LINK_STATE_U2 ||
				dwc->link_state == DWC3_LINK_STATE_U3);

		if (unlikely(needs_wakeup)) {
			ret = __dwc3_gadget_wakeup(dwc);
			dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
					ret);
		}
	}

300 301 302
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
303

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
	/*
	 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
	 * not relying on XferNotReady, we can make use of a special "No
	 * Response Update Transfer" command where we should clear both CmdAct
	 * and CmdIOC bits.
	 *
	 * With this, we don't need to wait for command completion and can
	 * straight away issue further commands to the endpoint.
	 *
	 * NOTICE: We're making an assumption that control endpoints will never
	 * make use of Update Transfer command. This is a safe assumption
	 * because we can never have more than one request at a time with
	 * Control Endpoints. If anybody changes that assumption, this chunk
	 * needs to be updated accordingly.
	 */
	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
			!usb_endpoint_xfer_isoc(desc))
		cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
	else
		cmd |= DWC3_DEPCMD_CMDACT;

	dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
326
	do {
327
		reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
328
		if (!(reg & DWC3_DEPCMD_CMDACT)) {
329
			cmd_status = DWC3_DEPCMD_STATUS(reg);
330 331 332 333 334 335 336

			switch (cmd_status) {
			case 0:
				ret = 0;
				break;
			case DEPEVT_TRANSFER_NO_RESOURCE:
				ret = -EINVAL;
337
				break;
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
			case DEPEVT_TRANSFER_BUS_EXPIRY:
				/*
				 * SW issues START TRANSFER command to
				 * isochronous ep with future frame interval. If
				 * future interval time has already passed when
				 * core receives the command, it will respond
				 * with an error status of 'Bus Expiry'.
				 *
				 * Instead of always returning -EINVAL, let's
				 * give a hint to the gadget driver that this is
				 * the case by returning -EAGAIN.
				 */
				ret = -EAGAIN;
				break;
			default:
				dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
			}

356
			break;
357
		}
358
	} while (--timeout);
359

360 361
	if (timeout == 0) {
		ret = -ETIMEDOUT;
362
		cmd_status = -ETIMEDOUT;
363
	}
364

365 366
	trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);

367 368 369 370 371 372 373 374 375 376 377 378 379 380
	if (ret == 0) {
		switch (DWC3_DEPCMD_CMD(cmd)) {
		case DWC3_DEPCMD_STARTTRANSFER:
			dep->flags |= DWC3_EP_TRANSFER_STARTED;
			break;
		case DWC3_DEPCMD_ENDTRANSFER:
			dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
			break;
		default:
			/* nothing */
			break;
		}
	}

381 382 383 384 385 386
	if (unlikely(susphy)) {
		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;
		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
	}

387
	return ret;
388 389
}

390 391 392 393 394 395 396 397 398 399 400 401 402 403
static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
{
	struct dwc3 *dwc = dep->dwc;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd = DWC3_DEPCMD_CLEARSTALL;

	/*
	 * As of core revision 2.60a the recommended programming model
	 * is to set the ClearPendIN bit when issuing a Clear Stall EP
	 * command for IN endpoints. This is to prevent an issue where
	 * some (non-compliant) hosts may not send ACK TPs for pending
	 * IN transfers due to a mishandled error condition. Synopsys
	 * STAR 9000614252.
	 */
404 405
	if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
	    (dwc->gadget.speed >= USB_SPEED_SUPER))
406 407 408 409
		cmd |= DWC3_DEPCMD_CLEARPENDIN;

	memset(&params, 0, sizeof(params));

410
	return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
411 412
}

413
static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
414
		struct dwc3_trb *trb)
415
{
416
	u32		offset = (char *) trb - (char *) dep->trb_pool;
417 418 419 420 421 422 423 424 425 426 427

	return dep->trb_pool_dma + offset;
}

static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	if (dep->trb_pool)
		return 0;

428
	dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			&dep->trb_pool_dma, GFP_KERNEL);
	if (!dep->trb_pool) {
		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
				dep->name);
		return -ENOMEM;
	}

	return 0;
}

static void dwc3_free_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

444
	dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
445 446 447 448 449 450
			dep->trb_pool, dep->trb_pool_dma);

	dep->trb_pool = NULL;
	dep->trb_pool_dma = 0;
}

451 452 453
static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);

/**
F
Felipe Balbi 已提交
454
 * dwc3_gadget_start_config - configure ep resources
455 456 457
 * @dwc: pointer to our controller context structure
 * @dep: endpoint that is being enabled
 *
F
Felipe Balbi 已提交
458 459
 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
 * completion, it will set Transfer Resource for all available endpoints.
460
 *
F
Felipe Balbi 已提交
461 462 463 464 465 466
 * The assignment of transfer resources cannot perfectly follow the data book
 * due to the fact that the controller driver does not have all knowledge of the
 * configuration in advance. It is given this information piecemeal by the
 * composite gadget framework after every SET_CONFIGURATION and
 * SET_INTERFACE. Trying to follow the databook programming model in this
 * scenario can cause errors. For two reasons:
467
 *
F
Felipe Balbi 已提交
468 469 470 471 472
 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
 * incorrect in the scenario of multiple interfaces.
 *
 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
473 474 475 476
 * endpoint on alt setting (8.1.6).
 *
 * The following simplified method is used instead:
 *
F
Felipe Balbi 已提交
477 478 479 480
 * All hardware endpoints can be assigned a transfer resource and this setting
 * will stay persistent until either a core reset or hibernation. So whenever we
 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
481 482
 * guaranteed that there are as many transfer resources as endpoints.
 *
F
Felipe Balbi 已提交
483 484 485
 * This function is called for each endpoint when it is being enabled but is
 * triggered only when called for EP0-out, which always happens first, and which
 * should only happen in one of the above conditions.
486
 */
487 488 489 490
static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
491 492 493 494 495
	int			i;
	int			ret;

	if (dep->number)
		return 0;
496 497

	memset(&params, 0x00, sizeof(params));
498
	cmd = DWC3_DEPCMD_DEPSTARTCFG;
499

500
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
501 502 503 504 505
	if (ret)
		return ret;

	for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
		struct dwc3_ep *dep = dwc->eps[i];
506

507 508 509 510 511 512
		if (!dep)
			continue;

		ret = dwc3_gadget_set_xfer_resource(dwc, dep);
		if (ret)
			return ret;
513 514 515 516 517 518
	}

	return 0;
}

static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
519
		bool modify, bool restore)
520
{
521 522
	const struct usb_ss_ep_comp_descriptor *comp_desc;
	const struct usb_endpoint_descriptor *desc;
523 524
	struct dwc3_gadget_ep_cmd_params params;

525 526 527 528
	if (dev_WARN_ONCE(dwc->dev, modify && restore,
					"Can't modify and restore\n"))
		return -EINVAL;

529 530 531
	comp_desc = dep->endpoint.comp_desc;
	desc = dep->endpoint.desc;

532 533
	memset(&params, 0x00, sizeof(params));

534
	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
535 536 537
		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));

	/* Burst size is only needed in SuperSpeed mode */
538
	if (dwc->gadget.speed >= USB_SPEED_SUPER) {
539 540
		u32 burst = dep->endpoint.maxburst;
		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
541
	}
542

543 544 545
	if (modify) {
		params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
	} else if (restore) {
546 547
		params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
		params.param2 |= dep->saved_state;
548 549
	} else {
		params.param0 |= DWC3_DEPCFG_ACTION_INIT;
550 551
	}

552 553
	if (usb_endpoint_xfer_control(desc))
		params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
554 555 556

	if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
		params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
557

558
	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
559 560
		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
			| DWC3_DEPCFG_STREAM_EVENT_EN;
561 562 563
		dep->stream_capable = true;
	}

564
	if (!usb_endpoint_xfer_control(desc))
565
		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
566 567 568 569 570 571 572

	/*
	 * We are doing 1:1 mapping for endpoints, meaning
	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
	 * so on. We consider the direction bit as part of the physical
	 * endpoint number. So USB endpoint 0x81 is 0x03.
	 */
573
	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
574 575 576 577 578 579

	/*
	 * We must use the lower 16 TX FIFOs even though
	 * HW might have more
	 */
	if (dep->direction)
580
		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
581 582

	if (desc->bInterval) {
583
		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
584 585 586
		dep->interval = 1 << (desc->bInterval - 1);
	}

587
	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
588 589 590 591 592 593 594 595
}

static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

596
	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
597

598 599
	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
			&params);
600 601 602
}

/**
F
Felipe Balbi 已提交
603
 * __dwc3_gadget_ep_enable - initializes a hw endpoint
604
 * @dep: endpoint to be initialized
F
Felipe Balbi 已提交
605 606
 * @modify: if true, modify existing endpoint configuration
 * @restore: if true, restore endpoint configuration from scratch buffer
607
 *
F
Felipe Balbi 已提交
608 609
 * Caller should take care of locking. Execute all necessary commands to
 * initialize a HW endpoint so it can be used by a gadget driver.
610 611
 */
static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
612
		bool modify, bool restore)
613
{
614
	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
615
	struct dwc3		*dwc = dep->dwc;
616

617
	u32			reg;
618
	int			ret;
619 620 621 622 623 624 625

	if (!(dep->flags & DWC3_EP_ENABLED)) {
		ret = dwc3_gadget_start_config(dwc, dep);
		if (ret)
			return ret;
	}

626
	ret = dwc3_gadget_set_ep_config(dwc, dep, modify, restore);
627 628 629 630
	if (ret)
		return ret;

	if (!(dep->flags & DWC3_EP_ENABLED)) {
631 632
		struct dwc3_trb	*trb_st_hw;
		struct dwc3_trb	*trb_link;
633 634 635

		dep->type = usb_endpoint_type(desc);
		dep->flags |= DWC3_EP_ENABLED;
636
		dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
637 638 639 640 641

		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
		reg |= DWC3_DALEPENA_EP(dep->number);
		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

642 643
		init_waitqueue_head(&dep->wait_end_transfer);

644
		if (usb_endpoint_xfer_control(desc))
645
			goto out;
646

647 648 649 650 651 652
		/* Initialize the TRB ring */
		dep->trb_dequeue = 0;
		dep->trb_enqueue = 0;
		memset(dep->trb_pool, 0,
		       sizeof(struct dwc3_trb) * DWC3_TRB_NUM);

653
		/* Link TRB. The HWO bit is never reset */
654 655
		trb_st_hw = &dep->trb_pool[0];

656 657 658 659 660
		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
661 662
	}

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
	/*
	 * Issue StartTransfer here with no-op TRB so we can always rely on No
	 * Response Update Transfer command.
	 */
	if (usb_endpoint_xfer_bulk(desc)) {
		struct dwc3_gadget_ep_cmd_params params;
		struct dwc3_trb	*trb;
		dma_addr_t trb_dma;
		u32 cmd;

		memset(&params, 0, sizeof(params));
		trb = &dep->trb_pool[0];
		trb_dma = dwc3_trb_dma_offset(dep, trb);

		params.param0 = upper_32_bits(trb_dma);
		params.param1 = lower_32_bits(trb_dma);

		cmd = DWC3_DEPCMD_STARTTRANSFER;

		ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
		if (ret < 0)
			return ret;

		dep->flags |= DWC3_EP_BUSY;

		dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
		WARN_ON_ONCE(!dep->resource_index);
	}

692 693 694 695

out:
	trace_dwc3_gadget_ep_enable(dep);

696 697 698
	return 0;
}

699
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
700
static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
701 702 703
{
	struct dwc3_request		*req;

704
	dwc3_stop_active_transfer(dwc, dep->number, true);
705

706 707 708
	/* - giveback all requests to gadget driver */
	while (!list_empty(&dep->started_list)) {
		req = next_request(&dep->started_list);
709

710
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
711 712
	}

713 714
	while (!list_empty(&dep->pending_list)) {
		req = next_request(&dep->pending_list);
715

716
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
717 718 719 720
	}
}

/**
F
Felipe Balbi 已提交
721
 * __dwc3_gadget_ep_disable - disables a hw endpoint
722 723
 * @dep: the endpoint to disable
 *
F
Felipe Balbi 已提交
724 725 726 727
 * This function undoes what __dwc3_gadget_ep_enable did and also removes
 * requests which are currently being processed by the hardware and those which
 * are not yet scheduled.
 *
728
 * Caller should take care of locking.
729 730 731 732 733 734
 */
static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

735
	trace_dwc3_gadget_ep_disable(dep);
736

737
	dwc3_remove_requests(dwc, dep);
738

739 740
	/* make sure HW endpoint isn't stalled */
	if (dep->flags & DWC3_EP_STALL)
741
		__dwc3_gadget_ep_set_halt(dep, 0, false);
742

743 744 745 746
	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
	reg &= ~DWC3_DALEPENA_EP(dep->number);
	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

747
	dep->stream_capable = false;
748
	dep->type = 0;
749
	dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
750

751 752 753 754 755 756
	/* Clear out the ep descriptors for non-ep0 */
	if (dep->number > 1) {
		dep->endpoint.comp_desc = NULL;
		dep->endpoint.desc = NULL;
	}

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	return 0;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	return -EINVAL;
}

static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
{
	return -EINVAL;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	if (!desc->wMaxPacketSize) {
		pr_debug("dwc3: missing wMaxPacketSize\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

796 797 798
	if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
					"%s is already enabled\n",
					dep->name))
799 800
		return 0;

801
	spin_lock_irqsave(&dwc->lock, flags);
802
	ret = __dwc3_gadget_ep_enable(dep, false, false);
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_disable(struct usb_ep *ep)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

823 824 825
	if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
					"%s is already disabled\n",
					dep->name))
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
		return 0;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep_disable(dep);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req;
	struct dwc3_ep			*dep = to_dwc3_ep(ep);

	req = kzalloc(sizeof(*req), gfp_flags);
842
	if (!req)
843 844 845 846 847
		return NULL;

	req->epnum	= dep->number;
	req->dep	= dep;

848 849
	dep->allocated_requests++;

850 851
	trace_dwc3_alloc_request(req);

852 853 854 855 856 857 858
	return &req->request;
}

static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);
859
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
860

861
	dep->allocated_requests--;
862
	trace_dwc3_free_request(req);
863 864 865
	kfree(req);
}

866 867
static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);

868 869 870
static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
		dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
		unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
871
{
872 873 874
	struct dwc3		*dwc = dep->dwc;
	struct usb_gadget	*gadget = &dwc->gadget;
	enum usb_device_speed	speed = gadget->speed;
875

876
	dwc3_ep_inc_enq(dep);
877

878 879 880
	trb->size = DWC3_TRB_SIZE_LENGTH(length);
	trb->bpl = lower_32_bits(dma);
	trb->bph = upper_32_bits(dma);
881

882
	switch (usb_endpoint_type(dep->endpoint.desc)) {
883
	case USB_ENDPOINT_XFER_CONTROL:
884
		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
885 886 887
		break;

	case USB_ENDPOINT_XFER_ISOC:
888
		if (!node) {
889
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
890

891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
			/*
			 * USB Specification 2.0 Section 5.9.2 states that: "If
			 * there is only a single transaction in the microframe,
			 * only a DATA0 data packet PID is used.  If there are
			 * two transactions per microframe, DATA1 is used for
			 * the first transaction data packet and DATA0 is used
			 * for the second transaction data packet.  If there are
			 * three transactions per microframe, DATA2 is used for
			 * the first transaction data packet, DATA1 is used for
			 * the second, and DATA0 is used for the third."
			 *
			 * IOW, we should satisfy the following cases:
			 *
			 * 1) length <= maxpacket
			 *	- DATA0
			 *
			 * 2) maxpacket < length <= (2 * maxpacket)
			 *	- DATA1, DATA0
			 *
			 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
			 *	- DATA2, DATA1, DATA0
			 */
913 914
			if (speed == USB_SPEED_HIGH) {
				struct usb_ep *ep = &dep->endpoint;
915 916 917 918 919 920 921 922 923 924
				unsigned int mult = ep->mult - 1;
				unsigned int maxp = usb_endpoint_maxp(ep->desc);

				if (length <= (2 * maxp))
					mult--;

				if (length <= maxp)
					mult--;

				trb->size |= DWC3_TRB_SIZE_PCM1(mult);
925 926
			}
		} else {
927
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
928
		}
929 930 931

		/* always enable Interrupt on Missed ISOC */
		trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
932 933 934 935
		break;

	case USB_ENDPOINT_XFER_BULK:
	case USB_ENDPOINT_XFER_INT:
936
		trb->ctrl = DWC3_TRBCTL_NORMAL;
937 938 939 940 941 942
		break;
	default:
		/*
		 * This is only possible with faulty memory because we
		 * checked it already :)
		 */
943 944
		dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
				usb_endpoint_type(dep->endpoint.desc));
945 946
	}

947
	/* always enable Continue on Short Packet */
948
	if (usb_endpoint_dir_out(dep->endpoint.desc)) {
949
		trb->ctrl |= DWC3_TRB_CTRL_CSP;
950

951
		if (short_not_ok)
952 953 954
			trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
	}

955
	if ((!no_interrupt && !chain) ||
956
			(dwc3_calc_trbs_left(dep) == 0))
957
		trb->ctrl |= DWC3_TRB_CTRL_IOC;
958

959 960 961
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;

962
	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
963
		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
964

965
	trb->ctrl |= DWC3_TRB_CTRL_HWO;
966 967

	trace_dwc3_prepare_trb(dep, trb);
968 969
}

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
/**
 * dwc3_prepare_one_trb - setup one TRB from one request
 * @dep: endpoint for which this request is prepared
 * @req: dwc3_request pointer
 * @chain: should this TRB be chained to the next?
 * @node: only for isochronous endpoints. First TRB needs different type.
 */
static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
		struct dwc3_request *req, unsigned chain, unsigned node)
{
	struct dwc3_trb		*trb;
	unsigned		length = req->request.length;
	unsigned		stream_id = req->request.stream_id;
	unsigned		short_not_ok = req->request.short_not_ok;
	unsigned		no_interrupt = req->request.no_interrupt;
	dma_addr_t		dma = req->request.dma;

	trb = &dep->trb_pool[dep->trb_enqueue];

	if (!req->trb) {
		dwc3_gadget_move_started_request(req);
		req->trb = trb;
		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
		dep->queued_requests++;
	}

	__dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
			stream_id, short_not_ok, no_interrupt);
}

1000
/**
F
Felipe Balbi 已提交
1001
 * dwc3_ep_prev_trb - returns the previous TRB in the ring
1002 1003 1004 1005 1006 1007 1008 1009 1010
 * @dep: The endpoint with the TRB ring
 * @index: The index of the current TRB in the ring
 *
 * Returns the TRB prior to the one pointed to by the index. If the
 * index is 0, we will wrap backwards, skip the link TRB, and return
 * the one just before that.
 */
static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
{
1011
	u8 tmp = index;
1012

1013 1014
	if (!tmp)
		tmp = DWC3_TRB_NUM - 1;
1015

1016
	return &dep->trb_pool[tmp - 1];
1017 1018
}

1019 1020 1021
static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
{
	struct dwc3_trb		*tmp;
1022
	u8			trbs_left;
1023 1024 1025 1026 1027 1028 1029 1030 1031

	/*
	 * If enqueue & dequeue are equal than it is either full or empty.
	 *
	 * One way to know for sure is if the TRB right before us has HWO bit
	 * set or not. If it has, then we're definitely full and can't fit any
	 * more transfers in our ring.
	 */
	if (dep->trb_enqueue == dep->trb_dequeue) {
1032
		tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1033
		if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
1034
			return 0;
1035 1036 1037 1038

		return DWC3_TRB_NUM - 1;
	}

1039
	trbs_left = dep->trb_dequeue - dep->trb_enqueue;
1040
	trbs_left &= (DWC3_TRB_NUM - 1);
1041

1042 1043 1044
	if (dep->trb_dequeue < dep->trb_enqueue)
		trbs_left--;

1045
	return trbs_left;
1046 1047
}

1048
static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
1049
		struct dwc3_request *req)
1050
{
1051
	struct scatterlist *sg = req->sg;
1052 1053 1054
	struct scatterlist *s;
	int		i;

1055
	for_each_sg(sg, s, req->num_pending_sgs, i) {
1056 1057 1058
		unsigned int length = req->request.length;
		unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
		unsigned int rem = length % maxp;
1059 1060
		unsigned chain = true;

1061
		if (sg_is_last(s))
1062 1063
			chain = false;

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
		if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
			struct dwc3	*dwc = dep->dwc;
			struct dwc3_trb	*trb;

			req->unaligned = true;

			/* prepare normal TRB */
			dwc3_prepare_one_trb(dep, req, true, i);

			/* Now prepare one extra TRB to align transfer size */
			trb = &dep->trb_pool[dep->trb_enqueue];
			__dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
					maxp - rem, false, 0,
					req->request.stream_id,
					req->request.short_not_ok,
					req->request.no_interrupt);
		} else {
			dwc3_prepare_one_trb(dep, req, chain, i);
		}
1083

1084
		if (!dwc3_calc_trbs_left(dep))
1085 1086 1087 1088 1089
			break;
	}
}

static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
1090
		struct dwc3_request *req)
1091
{
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
	unsigned int length = req->request.length;
	unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
	unsigned int rem = length % maxp;

	if (rem && usb_endpoint_dir_out(dep->endpoint.desc)) {
		struct dwc3	*dwc = dep->dwc;
		struct dwc3_trb	*trb;

		req->unaligned = true;

		/* prepare normal TRB */
		dwc3_prepare_one_trb(dep, req, true, 0);

		/* Now prepare one extra TRB to align transfer size */
		trb = &dep->trb_pool[dep->trb_enqueue];
		__dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
				false, 0, req->request.stream_id,
				req->request.short_not_ok,
				req->request.no_interrupt);
F
Felipe Balbi 已提交
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	} else if (req->request.zero && req->request.length &&
		   (IS_ALIGNED(req->request.length,dep->endpoint.maxpacket))) {
		struct dwc3	*dwc = dep->dwc;
		struct dwc3_trb	*trb;

		req->zero = true;

		/* prepare normal TRB */
		dwc3_prepare_one_trb(dep, req, true, 0);

		/* Now prepare one extra TRB to handle ZLP */
		trb = &dep->trb_pool[dep->trb_enqueue];
		__dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
				false, 0, req->request.stream_id,
				req->request.short_not_ok,
				req->request.no_interrupt);
1127 1128 1129
	} else {
		dwc3_prepare_one_trb(dep, req, false, 0);
	}
1130 1131
}

1132 1133 1134 1135
/*
 * dwc3_prepare_trbs - setup TRBs from requests
 * @dep: endpoint for which requests are being prepared
 *
1136 1137 1138
 * The function goes through the requests list and sets up TRBs for the
 * transfers. The function returns once there are no more TRBs available or
 * it runs out of requests.
1139
 */
1140
static void dwc3_prepare_trbs(struct dwc3_ep *dep)
1141
{
1142
	struct dwc3_request	*req, *n;
1143 1144 1145

	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
	/*
	 * We can get in a situation where there's a request in the started list
	 * but there weren't enough TRBs to fully kick it in the first time
	 * around, so it has been waiting for more TRBs to be freed up.
	 *
	 * In that case, we should check if we have a request with pending_sgs
	 * in the started list and prepare TRBs for that request first,
	 * otherwise we will prepare TRBs completely out of order and that will
	 * break things.
	 */
	list_for_each_entry(req, &dep->started_list, list) {
		if (req->num_pending_sgs > 0)
			dwc3_prepare_one_trb_sg(dep, req);

		if (!dwc3_calc_trbs_left(dep))
			return;
	}

1164
	list_for_each_entry_safe(req, n, &dep->pending_list, list) {
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
		struct dwc3	*dwc = dep->dwc;
		int		ret;

		ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
						    dep->direction);
		if (ret)
			return;

		req->sg			= req->request.sg;
		req->num_pending_sgs	= req->request.num_mapped_sgs;

1176
		if (req->num_pending_sgs > 0)
1177
			dwc3_prepare_one_trb_sg(dep, req);
1178
		else
1179
			dwc3_prepare_one_trb_linear(dep, req);
1180

1181
		if (!dwc3_calc_trbs_left(dep))
1182
			return;
1183 1184 1185
	}
}

1186
static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
1187 1188 1189
{
	struct dwc3_gadget_ep_cmd_params params;
	struct dwc3_request		*req;
1190
	int				starting;
1191 1192 1193
	int				ret;
	u32				cmd;

1194 1195 1196
	if (!dwc3_calc_trbs_left(dep))
		return 0;

1197
	starting = !(dep->flags & DWC3_EP_BUSY);
1198

1199 1200
	dwc3_prepare_trbs(dep);
	req = next_request(&dep->started_list);
1201 1202 1203 1204 1205 1206 1207
	if (!req) {
		dep->flags |= DWC3_EP_PENDING_REQUEST;
		return 0;
	}

	memset(&params, 0, sizeof(params));

1208
	if (starting) {
1209 1210
		params.param0 = upper_32_bits(req->trb_dma);
		params.param1 = lower_32_bits(req->trb_dma);
1211 1212 1213 1214
		cmd = DWC3_DEPCMD_STARTTRANSFER;

		if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
			cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1215
	} else {
1216 1217
		cmd = DWC3_DEPCMD_UPDATETRANSFER |
			DWC3_DEPCMD_PARAM(dep->resource_index);
1218
	}
1219

1220
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1221 1222 1223 1224
	if (ret < 0) {
		/*
		 * FIXME we need to iterate over the list of requests
		 * here and stop, unmap, free and del each of the linked
1225
		 * requests instead of what we do now.
1226
		 */
1227 1228
		if (req->trb)
			memset(req->trb, 0, sizeof(struct dwc3_trb));
1229
		dep->queued_requests--;
1230
		dwc3_gadget_giveback(dep, req, ret);
1231 1232 1233 1234
		return ret;
	}

	dep->flags |= DWC3_EP_BUSY;
1235

1236
	if (starting) {
1237
		dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
1238
		WARN_ON_ONCE(!dep->resource_index);
1239
	}
1240

1241 1242 1243
	return 0;
}

1244 1245 1246 1247 1248 1249 1250 1251
static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
{
	u32			reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	return DWC3_DSTS_SOFFN(reg);
}

1252 1253 1254
static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, u32 cur_uf)
{
1255
	if (list_empty(&dep->pending_list)) {
1256
		dev_info(dwc->dev, "%s: ran out of requests\n",
1257
				dep->name);
1258
		dep->flags |= DWC3_EP_PENDING_REQUEST;
1259 1260 1261
		return;
	}

1262 1263 1264 1265
	/*
	 * Schedule the first trb for one interval in the future or at
	 * least 4 microframes.
	 */
1266
	dep->frame_number = cur_uf + max_t(u32, 4, dep->interval);
1267
	__dwc3_gadget_kick_transfer(dep);
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
}

static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
{
	u32 cur_uf, mask;

	mask = ~(dep->interval - 1);
	cur_uf = event->parameters & mask;

	__dwc3_gadget_start_isoc(dwc, dep, cur_uf);
}

1281 1282
static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
{
1283 1284
	struct dwc3		*dwc = dep->dwc;

1285
	if (!dep->endpoint.desc) {
1286 1287
		dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
				dep->name);
1288 1289 1290
		return -ESHUTDOWN;
	}

F
Felipe Balbi 已提交
1291 1292
	if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
				&req->request, req->dep->name))
1293 1294
		return -EINVAL;

F
Felipe Balbi 已提交
1295 1296
	pm_runtime_get(dwc->dev);

1297 1298 1299 1300 1301
	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->direction		= dep->direction;
	req->epnum		= dep->number;

1302 1303
	trace_dwc3_ep_queue(req);

1304
	list_add_tail(&req->list, &dep->pending_list);
1305

1306 1307 1308 1309 1310 1311 1312 1313 1314
	/*
	 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
	 * wait for a XferNotReady event so we will know what's the current
	 * (micro-)frame number.
	 *
	 * Without this trick, we are very, very likely gonna get Bus Expiry
	 * errors which will force us issue EndTransfer command.
	 */
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1315 1316 1317 1318 1319 1320 1321 1322 1323
		if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
			if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
				dwc3_stop_active_transfer(dwc, dep->number, true);
				dep->flags = DWC3_EP_ENABLED;
			} else {
				u32 cur_uf;

				cur_uf = __dwc3_gadget_get_frame(dwc);
				__dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1324
				dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1325
			}
1326
			return 0;
1327
		}
1328 1329

		if ((dep->flags & DWC3_EP_BUSY) &&
1330 1331
		    !(dep->flags & DWC3_EP_MISSED_ISOC))
			goto out;
1332

1333
		return 0;
1334
	}
1335

1336
out:
1337
	return __dwc3_gadget_kick_transfer(dep);
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
}

static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

1351
	spin_lock_irqsave(&dwc->lock, flags);
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	ret = __dwc3_gadget_ep_queue(dep, req);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_request		*r = NULL;

	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;
	int				ret = 0;

1370 1371
	trace_dwc3_ep_dequeue(req);

1372 1373
	spin_lock_irqsave(&dwc->lock, flags);

1374
	list_for_each_entry(r, &dep->pending_list, list) {
1375 1376 1377 1378 1379
		if (r == req)
			break;
	}

	if (r != req) {
1380
		list_for_each_entry(r, &dep->started_list, list) {
1381 1382 1383 1384 1385
			if (r == req)
				break;
		}
		if (r == req) {
			/* wait until it is processed */
1386
			dwc3_stop_active_transfer(dwc, dep->number, true);
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431

			/*
			 * If request was already started, this means we had to
			 * stop the transfer. With that we also need to ignore
			 * all TRBs used by the request, however TRBs can only
			 * be modified after completion of END_TRANSFER
			 * command. So what we do here is that we wait for
			 * END_TRANSFER completion and only after that, we jump
			 * over TRBs by clearing HWO and incrementing dequeue
			 * pointer.
			 *
			 * Note that we have 2 possible types of transfers here:
			 *
			 * i) Linear buffer request
			 * ii) SG-list based request
			 *
			 * SG-list based requests will have r->num_pending_sgs
			 * set to a valid number (> 0). Linear requests,
			 * normally use a single TRB.
			 *
			 * For each of these two cases, if r->unaligned flag is
			 * set, one extra TRB has been used to align transfer
			 * size to wMaxPacketSize.
			 *
			 * All of these cases need to be taken into
			 * consideration so we don't mess up our TRB ring
			 * pointers.
			 */
			wait_event_lock_irq(dep->wait_end_transfer,
					!(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
					dwc->lock);

			if (!r->trb)
				goto out1;

			if (r->num_pending_sgs) {
				struct dwc3_trb *trb;
				int i = 0;

				for (i = 0; i < r->num_pending_sgs; i++) {
					trb = r->trb + i;
					trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
					dwc3_ep_inc_deq(dep);
				}

F
Felipe Balbi 已提交
1432
				if (r->unaligned || r->zero) {
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
					trb = r->trb + r->num_pending_sgs + 1;
					trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
					dwc3_ep_inc_deq(dep);
				}
			} else {
				struct dwc3_trb *trb = r->trb;

				trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
				dwc3_ep_inc_deq(dep);

F
Felipe Balbi 已提交
1443
				if (r->unaligned || r->zero) {
1444 1445 1446 1447 1448
					trb = r->trb + 1;
					trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
					dwc3_ep_inc_deq(dep);
				}
			}
1449
			goto out1;
1450
		}
F
Felipe Balbi 已提交
1451
		dev_err(dwc->dev, "request %pK was not queued to %s\n",
1452 1453 1454 1455 1456
				request, ep->name);
		ret = -EINVAL;
		goto out0;
	}

1457
out1:
1458
	/* giveback the request */
1459
	dep->queued_requests--;
1460 1461 1462 1463 1464 1465 1466 1467
	dwc3_gadget_giveback(dep, req, -ECONNRESET);

out0:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

1468
int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1469 1470 1471 1472 1473
{
	struct dwc3_gadget_ep_cmd_params	params;
	struct dwc3				*dwc = dep->dwc;
	int					ret;

1474 1475 1476 1477 1478
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
		return -EINVAL;
	}

1479 1480 1481
	memset(&params, 0x00, sizeof(params));

	if (value) {
1482 1483 1484 1485 1486
		struct dwc3_trb *trb;

		unsigned transfer_in_flight;
		unsigned started;

1487 1488 1489
		if (dep->flags & DWC3_EP_STALL)
			return 0;

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
		if (dep->number > 1)
			trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
		else
			trb = &dwc->ep0_trb[dep->trb_enqueue];

		transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
		started = !list_empty(&dep->started_list);

		if (!protocol && ((dep->direction && transfer_in_flight) ||
				(!dep->direction && started))) {
1500 1501 1502
			return -EAGAIN;
		}

1503 1504
		ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
				&params);
1505
		if (ret)
1506
			dev_err(dwc->dev, "failed to set STALL on %s\n",
1507 1508 1509 1510
					dep->name);
		else
			dep->flags |= DWC3_EP_STALL;
	} else {
1511 1512
		if (!(dep->flags & DWC3_EP_STALL))
			return 0;
1513

1514
		ret = dwc3_send_clear_stall_ep_cmd(dep);
1515
		if (ret)
1516
			dev_err(dwc->dev, "failed to clear STALL on %s\n",
1517 1518
					dep->name);
		else
1519
			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1520
	}
1521

1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
	return ret;
}

static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
1535
	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1536 1537 1538 1539 1540 1541 1542 1543
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1544 1545
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
1546
	int				ret;
1547

1548
	spin_lock_irqsave(&dwc->lock, flags);
1549 1550
	dep->flags |= DWC3_EP_WEDGE;

1551
	if (dep->number == 0 || dep->number == 1)
1552
		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1553
	else
1554
		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1555 1556 1557
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
}

/* -------------------------------------------------------------------------- */

static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
	.bLength	= USB_DT_ENDPOINT_SIZE,
	.bDescriptorType = USB_DT_ENDPOINT,
	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
};

static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
	.enable		= dwc3_gadget_ep0_enable,
	.disable	= dwc3_gadget_ep0_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep0_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
1575
	.set_halt	= dwc3_gadget_ep0_set_halt,
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

static const struct usb_ep_ops dwc3_gadget_ep_ops = {
	.enable		= dwc3_gadget_ep_enable,
	.disable	= dwc3_gadget_ep_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
	.set_halt	= dwc3_gadget_ep_set_halt,
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_get_frame(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);

1596
	return __dwc3_gadget_get_frame(dwc);
1597 1598
}

1599
static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
1600
{
1601
	int			retries;
1602

1603
	int			ret;
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	u32			reg;

	u8			link_state;
	u8			speed;

	/*
	 * According to the Databook Remote wakeup request should
	 * be issued only when the device is in early suspend state.
	 *
	 * We can check that via USB Link State bits in DSTS register.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	speed = reg & DWC3_DSTS_CONNECTSPD;
1618
	if ((speed == DWC3_DSTS_SUPERSPEED) ||
1619
	    (speed == DWC3_DSTS_SUPERSPEED_PLUS))
1620
		return 0;
1621 1622 1623 1624 1625 1626 1627 1628

	link_state = DWC3_DSTS_USBLNKST(reg);

	switch (link_state) {
	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
		break;
	default:
1629
		return -EINVAL;
1630 1631
	}

1632 1633 1634
	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
	if (ret < 0) {
		dev_err(dwc->dev, "failed to put link in Recovery\n");
1635
		return ret;
1636
	}
1637

1638 1639 1640
	/* Recent versions do this automatically */
	if (dwc->revision < DWC3_REVISION_194A) {
		/* write zeroes to Link Change Request */
1641
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1642 1643 1644
		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}
1645

1646
	/* poll until Link State changes to ON */
1647
	retries = 20000;
1648

1649
	while (retries--) {
1650 1651 1652 1653 1654 1655 1656 1657 1658
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		/* in HS, means ON */
		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
			break;
	}

	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
		dev_err(dwc->dev, "failed to send remote wakeup\n");
1659
		return -EINVAL;
1660 1661
	}

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	return 0;
}

static int dwc3_gadget_wakeup(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
	int			ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_wakeup(dwc);
1673 1674 1675 1676 1677 1678 1679 1680 1681
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
		int is_selfpowered)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
1682
	unsigned long		flags;
1683

1684
	spin_lock_irqsave(&dwc->lock, flags);
1685
	g->is_selfpowered = !!is_selfpowered;
1686
	spin_unlock_irqrestore(&dwc->lock, flags);
1687 1688 1689 1690

	return 0;
}

1691
static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
1692 1693
{
	u32			reg;
1694
	u32			timeout = 500;
1695

F
Felipe Balbi 已提交
1696 1697 1698
	if (pm_runtime_suspended(dwc->dev))
		return 0;

1699
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1700
	if (is_on) {
1701 1702 1703 1704 1705 1706 1707 1708
		if (dwc->revision <= DWC3_REVISION_187A) {
			reg &= ~DWC3_DCTL_TRGTULST_MASK;
			reg |= DWC3_DCTL_TRGTULST_RX_DET;
		}

		if (dwc->revision >= DWC3_REVISION_194A)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;
		reg |= DWC3_DCTL_RUN_STOP;
1709 1710 1711 1712

		if (dwc->has_hibernation)
			reg |= DWC3_DCTL_KEEP_CONNECT;

1713
		dwc->pullups_connected = true;
1714
	} else {
1715
		reg &= ~DWC3_DCTL_RUN_STOP;
1716 1717 1718 1719

		if (dwc->has_hibernation && !suspend)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;

1720
		dwc->pullups_connected = false;
1721
	}
1722 1723 1724 1725 1726

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1727 1728
		reg &= DWC3_DSTS_DEVCTRLHLT;
	} while (--timeout && !(!is_on ^ !reg));
1729 1730 1731

	if (!timeout)
		return -ETIMEDOUT;
1732

1733
	return 0;
1734 1735 1736 1737 1738 1739
}

static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1740
	int			ret;
1741 1742 1743

	is_on = !!is_on;

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	/*
	 * Per databook, when we want to stop the gadget, if a control transfer
	 * is still in process, complete it and get the core into setup phase.
	 */
	if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
		reinit_completion(&dwc->ep0_in_setup);

		ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
				msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
		if (ret == 0) {
			dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
			return -ETIMEDOUT;
		}
	}

1759
	spin_lock_irqsave(&dwc->lock, flags);
1760
	ret = dwc3_gadget_run_stop(dwc, is_on, false);
1761 1762
	spin_unlock_irqrestore(&dwc->lock, flags);

1763
	return ret;
1764 1765
}

1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
{
	u32			reg;

	/* Enable all but Start and End of Frame IRQs */
	reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
			DWC3_DEVTEN_EVNTOVERFLOWEN |
			DWC3_DEVTEN_CMDCMPLTEN |
			DWC3_DEVTEN_ERRTICERREN |
			DWC3_DEVTEN_WKUPEVTEN |
			DWC3_DEVTEN_CONNECTDONEEN |
			DWC3_DEVTEN_USBRSTEN |
			DWC3_DEVTEN_DISCONNEVTEN);

1780 1781 1782
	if (dwc->revision < DWC3_REVISION_250A)
		reg |= DWC3_DEVTEN_ULSTCNGEN;

1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
}

static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
{
	/* mask all interrupts */
	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
1793
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
1794

1795
/**
F
Felipe Balbi 已提交
1796 1797
 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
 * @dwc: pointer to our context structure
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
 *
 * The following looks like complex but it's actually very simple. In order to
 * calculate the number of packets we can burst at once on OUT transfers, we're
 * gonna use RxFIFO size.
 *
 * To calculate RxFIFO size we need two numbers:
 * MDWIDTH = size, in bits, of the internal memory bus
 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
 *
 * Given these two numbers, the formula is simple:
 *
 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
 *
 * 24 bytes is for 3x SETUP packets
 * 16 bytes is a clock domain crossing tolerance
 *
 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
 */
static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
{
	u32 ram2_depth;
	u32 mdwidth;
	u32 nump;
	u32 reg;

	ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
	mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);

	nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
	nump = min_t(u32, nump, 16);

	/* update NumP */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~DWC3_DCFG_NUMP_MASK;
	reg |= nump << DWC3_DCFG_NUMP_SHIFT;
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

1836
static int __dwc3_gadget_start(struct dwc3 *dwc)
1837 1838 1839 1840 1841
{
	struct dwc3_ep		*dep;
	int			ret = 0;
	u32			reg;

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	/*
	 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
	 * the core supports IMOD, disable it.
	 */
	if (dwc->imod_interval) {
		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
	} else if (dwc3_has_imod(dwc)) {
		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
	}

1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	/*
	 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
	 * field instead of letting dwc3 itself calculate that automatically.
	 *
	 * This way, we maximize the chances that we'll be able to get several
	 * bursts of data without going through any sort of endpoint throttling.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
	reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
	dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);

1864 1865
	dwc3_gadget_setup_nump(dwc);

1866 1867 1868 1869
	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
1870
	ret = __dwc3_gadget_ep_enable(dep, false, false);
1871 1872
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1873
		goto err0;
1874 1875 1876
	}

	dep = dwc->eps[1];
1877
	ret = __dwc3_gadget_ep_enable(dep, false, false);
1878 1879
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1880
		goto err1;
1881 1882 1883
	}

	/* begin to receive SETUP packets */
1884
	dwc->ep0state = EP0_SETUP_PHASE;
1885 1886
	dwc3_ep0_out_start(dwc);

1887 1888
	dwc3_gadget_enable_irq(dwc);

1889 1890
	return 0;

1891
err1:
1892
	__dwc3_gadget_ep_disable(dwc->eps[0]);
1893 1894

err0:
1895 1896 1897
	return ret;
}

1898 1899
static int dwc3_gadget_start(struct usb_gadget *g,
		struct usb_gadget_driver *driver)
1900 1901 1902
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1903
	int			ret = 0;
1904
	int			irq;
1905

1906
	irq = dwc->irq_gadget;
1907 1908 1909 1910 1911 1912 1913 1914
	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
			IRQF_SHARED, "dwc3", dwc->ev_buf);
	if (ret) {
		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
				irq, ret);
		goto err0;
	}

1915
	spin_lock_irqsave(&dwc->lock, flags);
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
	if (dwc->gadget_driver) {
		dev_err(dwc->dev, "%s is already bound to %s\n",
				dwc->gadget.name,
				dwc->gadget_driver->driver.name);
		ret = -EBUSY;
		goto err1;
	}

	dwc->gadget_driver	= driver;

F
Felipe Balbi 已提交
1926 1927 1928
	if (pm_runtime_active(dwc->dev))
		__dwc3_gadget_start(dwc);

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;

err1:
	spin_unlock_irqrestore(&dwc->lock, flags);
	free_irq(irq, dwc);

err0:
	return ret;
}
1940

1941 1942
static void __dwc3_gadget_stop(struct dwc3 *dwc)
{
1943
	dwc3_gadget_disable_irq(dwc);
1944 1945
	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);
1946
}
1947

1948 1949 1950 1951
static int dwc3_gadget_stop(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1952
	int			epnum;
1953

1954
	spin_lock_irqsave(&dwc->lock, flags);
1955 1956 1957 1958

	if (pm_runtime_suspended(dwc->dev))
		goto out;

1959
	__dwc3_gadget_stop(dwc);
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975

	for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep  *dep = dwc->eps[epnum];

		if (!dep)
			continue;

		if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
			continue;

		wait_event_lock_irq(dep->wait_end_transfer,
				    !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
				    dwc->lock);
	}

out:
1976
	dwc->gadget_driver	= NULL;
1977 1978
	spin_unlock_irqrestore(&dwc->lock, flags);

1979
	free_irq(dwc->irq_gadget, dwc->ev_buf);
1980

1981 1982
	return 0;
}
1983

1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
static void dwc3_gadget_set_speed(struct usb_gadget *g,
				  enum usb_device_speed speed)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
	u32			reg;

	spin_lock_irqsave(&dwc->lock, flags);
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_SPEED_MASK);

	/*
	 * WORKAROUND: DWC3 revision < 2.20a have an issue
	 * which would cause metastability state on Run/Stop
	 * bit if we try to force the IP to USB2-only mode.
	 *
	 * Because of that, we cannot configure the IP to any
	 * speed other than the SuperSpeed
	 *
	 * Refers to:
	 *
	 * STAR#9000525659: Clock Domain Crossing on DCTL in
	 * USB 2.0 Mode
	 */
	if (dwc->revision < DWC3_REVISION_220A) {
		reg |= DWC3_DCFG_SUPERSPEED;
	} else {
		switch (speed) {
		case USB_SPEED_LOW:
			reg |= DWC3_DCFG_LOWSPEED;
			break;
		case USB_SPEED_FULL:
			reg |= DWC3_DCFG_FULLSPEED;
			break;
		case USB_SPEED_HIGH:
			reg |= DWC3_DCFG_HIGHSPEED;
			break;
		case USB_SPEED_SUPER:
			reg |= DWC3_DCFG_SUPERSPEED;
			break;
		case USB_SPEED_SUPER_PLUS:
			reg |= DWC3_DCFG_SUPERSPEED_PLUS;
			break;
		default:
			dev_err(dwc->dev, "invalid speed (%d)\n", speed);

			if (dwc->revision & DWC3_REVISION_IS_DWC31)
				reg |= DWC3_DCFG_SUPERSPEED_PLUS;
			else
				reg |= DWC3_DCFG_SUPERSPEED;
		}
	}
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);

	spin_unlock_irqrestore(&dwc->lock, flags);
}

2041 2042 2043 2044 2045 2046 2047
static const struct usb_gadget_ops dwc3_gadget_ops = {
	.get_frame		= dwc3_gadget_get_frame,
	.wakeup			= dwc3_gadget_wakeup,
	.set_selfpowered	= dwc3_gadget_set_selfpowered,
	.pullup			= dwc3_gadget_pullup,
	.udc_start		= dwc3_gadget_start,
	.udc_stop		= dwc3_gadget_stop,
2048
	.udc_set_speed		= dwc3_gadget_set_speed,
2049 2050 2051 2052
};

/* -------------------------------------------------------------------------- */

2053
static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2054 2055
{
	struct dwc3_ep			*dep;
2056
	u8				epnum;
2057

2058 2059
	INIT_LIST_HEAD(&dwc->gadget.ep_list);

2060
	for (epnum = 0; epnum < total; epnum++) {
2061
		bool			direction = epnum & 1;
2062
		u8			num = epnum >> 1;
2063 2064

		dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2065
		if (!dep)
2066 2067 2068 2069
			return -ENOMEM;

		dep->dwc = dwc;
		dep->number = epnum;
2070
		dep->direction = direction;
2071
		dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2072 2073
		dwc->eps[epnum] = dep;

2074
		snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2075
				direction ? "in" : "out");
2076

2077
		dep->endpoint.name = dep->name;
2078 2079 2080 2081 2082 2083

		if (!(dep->number > 1)) {
			dep->endpoint.desc = &dwc3_gadget_ep0_desc;
			dep->endpoint.comp_desc = NULL;
		}

2084
		spin_lock_init(&dep->lock);
2085

2086
		if (num == 0) {
2087
			usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2088
			dep->endpoint.maxburst = 1;
2089
			dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2090
			if (!direction)
2091
				dwc->gadget.ep0 = &dep->endpoint;
2092 2093
		} else if (direction) {
			int mdwidth;
2094
			int kbytes;
2095 2096 2097 2098 2099 2100 2101
			int size;
			int ret;

			mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
			/* MDWIDTH is represented in bits, we need it in bytes */
			mdwidth /= 8;

2102
			size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(num));
2103 2104 2105 2106 2107
			size = DWC3_GTXFIFOSIZ_TXFDEF(size);

			/* FIFO Depth is in MDWDITH bytes. Multiply */
			size *= mdwidth;

2108 2109 2110
			kbytes = size / 1024;
			if (kbytes == 0)
				kbytes = 1;
2111 2112

			/*
2113
			 * FIFO sizes account an extra MDWIDTH * (kbytes + 1) bytes for
2114 2115 2116
			 * internal overhead. We don't really know how these are used,
			 * but documentation say it exists.
			 */
2117 2118
			size -= mdwidth * (kbytes + 1);
			size /= kbytes;
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129

			usb_ep_set_maxpacket_limit(&dep->endpoint, size);

			dep->endpoint.max_streams = 15;
			dep->endpoint.ops = &dwc3_gadget_ep_ops;
			list_add_tail(&dep->endpoint.ep_list,
					&dwc->gadget.ep_list);

			ret = dwc3_alloc_trb_pool(dep);
			if (ret)
				return ret;
2130 2131 2132
		} else {
			int		ret;

2133
			usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
2134
			dep->endpoint.max_streams = 15;
2135 2136 2137 2138 2139
			dep->endpoint.ops = &dwc3_gadget_ep_ops;
			list_add_tail(&dep->endpoint.ep_list,
					&dwc->gadget.ep_list);

			ret = dwc3_alloc_trb_pool(dep);
2140
			if (ret)
2141 2142
				return ret;
		}
2143

2144
		if (num == 0) {
2145 2146 2147 2148 2149 2150 2151
			dep->endpoint.caps.type_control = true;
		} else {
			dep->endpoint.caps.type_iso = true;
			dep->endpoint.caps.type_bulk = true;
			dep->endpoint.caps.type_int = true;
		}

2152
		dep->endpoint.caps.dir_in = direction;
2153 2154
		dep->endpoint.caps.dir_out = !direction;

2155 2156
		INIT_LIST_HEAD(&dep->pending_list);
		INIT_LIST_HEAD(&dep->started_list);
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	}

	return 0;
}

static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
{
	struct dwc3_ep			*dep;
	u8				epnum;

	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		dep = dwc->eps[epnum];
2169 2170
		if (!dep)
			continue;
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
		/*
		 * Physical endpoints 0 and 1 are special; they form the
		 * bi-directional USB endpoint 0.
		 *
		 * For those two physical endpoints, we don't allocate a TRB
		 * pool nor do we add them the endpoints list. Due to that, we
		 * shouldn't do these two operations otherwise we would end up
		 * with all sorts of bugs when removing dwc3.ko.
		 */
		if (epnum != 0 && epnum != 1) {
			dwc3_free_trb_pool(dep);
2182
			list_del(&dep->endpoint.ep_list);
2183
		}
2184 2185 2186 2187 2188 2189

		kfree(dep);
	}
}

/* -------------------------------------------------------------------------- */
2190

2191 2192
static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
		struct dwc3_request *req, struct dwc3_trb *trb,
2193 2194
		const struct dwc3_event_depevt *event, int status,
		int chain)
2195 2196 2197
{
	unsigned int		count;
	unsigned int		s_pkt = 0;
2198
	unsigned int		trb_status;
2199

2200
	dwc3_ep_inc_deq(dep);
2201 2202 2203 2204

	if (req->trb == trb)
		dep->queued_requests--;

2205 2206
	trace_dwc3_complete_trb(dep, trb);

2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
	/*
	 * If we're in the middle of series of chained TRBs and we
	 * receive a short transfer along the way, DWC3 will skip
	 * through all TRBs including the last TRB in the chain (the
	 * where CHN bit is zero. DWC3 will also avoid clearing HWO
	 * bit and SW has to do it manually.
	 *
	 * We're going to do that here to avoid problems of HW trying
	 * to use bogus TRBs for transfers.
	 */
	if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;

2220 2221 2222 2223 2224
	/*
	 * If we're dealing with unaligned size OUT transfer, we will be left
	 * with one TRB pending in the ring. We need to manually clear HWO bit
	 * from that TRB.
	 */
F
Felipe Balbi 已提交
2225
	if ((req->zero || req->unaligned) && (trb->ctrl & DWC3_TRB_CTRL_HWO)) {
2226 2227 2228 2229
		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
		return 1;
	}

2230
	count = trb->size & DWC3_TRB_SIZE_MASK;
2231
	req->remaining += count;
2232

2233 2234 2235
	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
		return 1;

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
	if (dep->direction) {
		if (count) {
			trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
			if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
				/*
				 * If missed isoc occurred and there is
				 * no request queued then issue END
				 * TRANSFER, so that core generates
				 * next xfernotready and we will issue
				 * a fresh START TRANSFER.
				 * If there are still queued request
				 * then wait, do not issue either END
				 * or UPDATE TRANSFER, just attach next
2249
				 * request in pending_list during
2250 2251 2252
				 * giveback.If any future queued request
				 * is successfully transferred then we
				 * will issue UPDATE TRANSFER for all
2253
				 * request in the pending_list.
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
				 */
				dep->flags |= DWC3_EP_MISSED_ISOC;
			} else {
				dev_err(dwc->dev, "incomplete IN transfer %s\n",
						dep->name);
				status = -ECONNRESET;
			}
		} else {
			dep->flags &= ~DWC3_EP_MISSED_ISOC;
		}
	} else {
		if (count && (event->status & DEPEVT_STATUS_SHORT))
			s_pkt = 1;
	}

2269
	if (s_pkt && !chain)
2270
		return 1;
2271

2272 2273 2274
	if ((event->status & DEPEVT_STATUS_IOC) &&
			(trb->ctrl & DWC3_TRB_CTRL_IOC))
		return 1;
2275

2276 2277 2278 2279 2280 2281
	return 0;
}

static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event, int status)
{
2282
	struct dwc3_request	*req, *n;
2283
	struct dwc3_trb		*trb;
2284
	bool			ioc = false;
2285
	int			ret = 0;
2286

2287
	list_for_each_entry_safe(req, n, &dep->started_list, list) {
2288
		unsigned length;
2289 2290
		int chain;

2291 2292
		length = req->request.length;
		chain = req->num_pending_sgs > 0;
2293
		if (chain) {
2294
			struct scatterlist *sg = req->sg;
2295
			struct scatterlist *s;
2296
			unsigned int pending = req->num_pending_sgs;
2297
			unsigned int i;
2298

2299
			for_each_sg(sg, s, pending, i) {
2300 2301
				trb = &dep->trb_pool[dep->trb_dequeue];

2302 2303 2304
				if (trb->ctrl & DWC3_TRB_CTRL_HWO)
					break;

2305 2306 2307
				req->sg = sg_next(s);
				req->num_pending_sgs--;

2308 2309
				ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
						event, status, chain);
2310 2311
				if (ret)
					break;
2312 2313
			}
		} else {
2314
			trb = &dep->trb_pool[dep->trb_dequeue];
2315
			ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2316
					event, status, chain);
2317
		}
2318

F
Felipe Balbi 已提交
2319
		if (req->unaligned || req->zero) {
2320 2321 2322 2323
			trb = &dep->trb_pool[dep->trb_dequeue];
			ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
					event, status, false);
			req->unaligned = false;
F
Felipe Balbi 已提交
2324
			req->zero = false;
2325 2326
		}

2327
		req->request.actual = length - req->remaining;
2328

2329
		if ((req->request.actual < length) && req->num_pending_sgs)
2330
			return __dwc3_gadget_kick_transfer(dep);
2331

2332
		dwc3_gadget_giveback(dep, req, status);
2333

2334 2335 2336 2337
		if (ret) {
			if ((event->status & DEPEVT_STATUS_IOC) &&
			    (trb->ctrl & DWC3_TRB_CTRL_IOC))
				ioc = true;
2338
			break;
2339
		}
2340
	}
2341

2342 2343 2344 2345 2346 2347 2348 2349
	/*
	 * Our endpoint might get disabled by another thread during
	 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
	 * early on so DWC3_EP_BUSY flag gets cleared
	 */
	if (!dep->endpoint.desc)
		return 1;

2350
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2351 2352
			list_empty(&dep->started_list)) {
		if (list_empty(&dep->pending_list)) {
2353 2354 2355 2356 2357 2358 2359 2360
			/*
			 * If there is no entry in request list then do
			 * not issue END TRANSFER now. Just set PENDING
			 * flag, so that END TRANSFER is issued when an
			 * entry is added into request list.
			 */
			dep->flags = DWC3_EP_PENDING_REQUEST;
		} else {
2361
			dwc3_stop_active_transfer(dwc, dep->number, true);
2362 2363
			dep->flags = DWC3_EP_ENABLED;
		}
2364 2365 2366
		return 1;
	}

2367 2368 2369
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
		return 0;

2370 2371 2372 2373
	return 1;
}

static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
2374
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
2375 2376 2377
{
	unsigned		status = 0;
	int			clean_busy;
2378 2379 2380
	u32			is_xfer_complete;

	is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
2381 2382 2383 2384

	if (event->status & DEPEVT_STATUS_BUSERR)
		status = -ECONNRESET;

2385
	clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
2386
	if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
2387
				usb_endpoint_xfer_isoc(dep->endpoint.desc)))
2388
		dep->flags &= ~DWC3_EP_BUSY;
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398

	/*
	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		u32		reg;
		int		i;

		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
2399
			dep = dwc->eps[i];
2400 2401 2402 2403

			if (!(dep->flags & DWC3_EP_ENABLED))
				continue;

2404
			if (!list_empty(&dep->started_list))
2405 2406 2407 2408 2409 2410 2411 2412 2413
				return;
		}

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg |= dwc->u1u2;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);

		dwc->u1u2 = 0;
	}
2414

2415 2416 2417 2418 2419 2420 2421 2422
	/*
	 * Our endpoint might get disabled by another thread during
	 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
	 * early on so DWC3_EP_BUSY flag gets cleared
	 */
	if (!dep->endpoint.desc)
		return;

2423 2424
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc))
		__dwc3_gadget_kick_transfer(dep);
2425 2426 2427 2428 2429 2430 2431
}

static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep;
	u8			epnum = event->endpoint_number;
2432
	u8			cmd;
2433 2434 2435

	dep = dwc->eps[epnum];

2436 2437 2438 2439 2440 2441 2442 2443
	if (!(dep->flags & DWC3_EP_ENABLED)) {
		if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
			return;

		/* Handle only EPCMDCMPLT when EP disabled */
		if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
			return;
	}
2444

2445 2446 2447 2448 2449 2450 2451
	if (epnum == 0 || epnum == 1) {
		dwc3_ep0_interrupt(dwc, event);
		return;
	}

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
2452
		dep->resource_index = 0;
2453

2454
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2455
			dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
2456 2457 2458
			return;
		}

2459
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2460 2461
		break;
	case DWC3_DEPEVT_XFERINPROGRESS:
2462
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2463 2464
		break;
	case DWC3_DEPEVT_XFERNOTREADY:
2465
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2466
			dwc3_gadget_start_isoc(dwc, dep, event);
2467 2468
		else
			__dwc3_gadget_kick_transfer(dep);
2469

2470 2471
		break;
	case DWC3_DEPEVT_STREAMEVT:
2472
		if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
2473 2474 2475 2476
			dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
					dep->name);
			return;
		}
2477 2478
		break;
	case DWC3_DEPEVT_EPCMDCMPLT:
2479 2480 2481 2482 2483 2484 2485 2486
		cmd = DEPEVT_PARAMETER_CMD(event->parameters);

		if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
			dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
			wake_up(&dep->wait_end_transfer);
		}
		break;
	case DWC3_DEPEVT_RXTXFIFOEVT:
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
		break;
	}
}

static void dwc3_disconnect_gadget(struct dwc3 *dwc)
{
	if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->disconnect(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

2500 2501
static void dwc3_suspend_gadget(struct dwc3 *dwc)
{
2502
	if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
2503 2504 2505 2506 2507 2508 2509 2510
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->suspend(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

static void dwc3_resume_gadget(struct dwc3 *dwc)
{
2511
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2512 2513
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
2514
		spin_lock(&dwc->lock);
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
	}
}

static void dwc3_reset_gadget(struct dwc3 *dwc)
{
	if (!dwc->gadget_driver)
		return;

	if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
		spin_unlock(&dwc->lock);
		usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
2526 2527 2528 2529
		spin_lock(&dwc->lock);
	}
}

2530
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
2531 2532 2533 2534 2535 2536 2537 2538
{
	struct dwc3_ep *dep;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd;
	int ret;

	dep = dwc->eps[epnum];

2539 2540
	if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
	    !dep->resource_index)
2541 2542
		return;

2543 2544 2545 2546 2547 2548 2549 2550 2551
	/*
	 * NOTICE: We are violating what the Databook says about the
	 * EndTransfer command. Ideally we would _always_ wait for the
	 * EndTransfer Command Completion IRQ, but that's causing too
	 * much trouble synchronizing between us and gadget driver.
	 *
	 * We have discussed this with the IP Provider and it was
	 * suggested to giveback all requests here, but give HW some
	 * extra time to synchronize with the interconnect. We're using
2552
	 * an arbitrary 100us delay for that.
2553 2554 2555 2556 2557 2558 2559
	 *
	 * Note also that a similar handling was tested by Synopsys
	 * (thanks a lot Paul) and nothing bad has come out of it.
	 * In short, what we're doing is:
	 *
	 * - Issue EndTransfer WITH CMDIOC bit set
	 * - Wait 100us
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
	 *
	 * As of IP version 3.10a of the DWC_usb3 IP, the controller
	 * supports a mode to work around the above limitation. The
	 * software can poll the CMDACT bit in the DEPCMD register
	 * after issuing a EndTransfer command. This mode is enabled
	 * by writing GUCTL2[14]. This polling is already done in the
	 * dwc3_send_gadget_ep_cmd() function so if the mode is
	 * enabled, the EndTransfer command will have completed upon
	 * returning from this function and we don't need to delay for
	 * 100us.
	 *
	 * This mode is NOT available on the DWC_usb31 IP.
2572 2573
	 */

2574
	cmd = DWC3_DEPCMD_ENDTRANSFER;
2575 2576
	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
	cmd |= DWC3_DEPCMD_CMDIOC;
2577
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
2578
	memset(&params, 0, sizeof(params));
2579
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
2580
	WARN_ON_ONCE(ret);
2581
	dep->resource_index = 0;
2582
	dep->flags &= ~DWC3_EP_BUSY;
2583

2584 2585
	if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
		dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
2586
		udelay(100);
2587
	}
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
}

static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;
		int ret;

		dep = dwc->eps[epnum];
2599 2600
		if (!dep)
			continue;
2601 2602 2603 2604 2605 2606

		if (!(dep->flags & DWC3_EP_STALL))
			continue;

		dep->flags &= ~DWC3_EP_STALL;

2607
		ret = dwc3_send_clear_stall_ep_cmd(dep);
2608 2609 2610 2611 2612 2613
		WARN_ON_ONCE(ret);
	}
}

static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
{
2614 2615
	int			reg;

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	dwc3_disconnect_gadget(dwc);

	dwc->gadget.speed = USB_SPEED_UNKNOWN;
2626
	dwc->setup_packet_pending = false;
2627
	usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
F
Felipe Balbi 已提交
2628 2629

	dwc->connected = false;
2630 2631 2632 2633 2634 2635
}

static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
{
	u32			reg;

F
Felipe Balbi 已提交
2636 2637
	dwc->connected = true;

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	/*
	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
	 * would cause a missing Disconnect Event if there's a
	 * pending Setup Packet in the FIFO.
	 *
	 * There's no suggested workaround on the official Bug
	 * report, which states that "unless the driver/application
	 * is doing any special handling of a disconnect event,
	 * there is no functional issue".
	 *
	 * Unfortunately, it turns out that we _do_ some special
	 * handling of a disconnect event, namely complete all
	 * pending transfers, notify gadget driver of the
	 * disconnection, and so on.
	 *
	 * Our suggested workaround is to follow the Disconnect
	 * Event steps here, instead, based on a setup_packet_pending
2655 2656
	 * flag. Such flag gets set whenever we have a SETUP_PENDING
	 * status for EP0 TRBs and gets cleared on XferComplete for the
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
	 * same endpoint.
	 *
	 * Refers to:
	 *
	 * STAR#9000466709: RTL: Device : Disconnect event not
	 * generated if setup packet pending in FIFO
	 */
	if (dwc->revision < DWC3_REVISION_188A) {
		if (dwc->setup_packet_pending)
			dwc3_gadget_disconnect_interrupt(dwc);
	}

2669
	dwc3_reset_gadget(dwc);
2670 2671 2672 2673

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2674
	dwc->test_mode = false;
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	dwc3_clear_stall_all_ep(dwc);

	/* Reset device address to zero */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;
	u32			reg;
	u8			speed;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	speed = reg & DWC3_DSTS_CONNECTSPD;
	dwc->speed = speed;

2694 2695 2696 2697 2698 2699 2700 2701
	/*
	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
	 * each time on Connect Done.
	 *
	 * Currently we always use the reset value. If any platform
	 * wants to set this to a different value, we need to add a
	 * setting and update GCTL.RAMCLKSEL here.
	 */
2702 2703

	switch (speed) {
2704
	case DWC3_DSTS_SUPERSPEED_PLUS:
J
John Youn 已提交
2705 2706 2707 2708
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
		break;
2709
	case DWC3_DSTS_SUPERSPEED:
2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
		/*
		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
		 * would cause a missing USB3 Reset event.
		 *
		 * In such situations, we should force a USB3 Reset
		 * event by calling our dwc3_gadget_reset_interrupt()
		 * routine.
		 *
		 * Refers to:
		 *
		 * STAR#9000483510: RTL: SS : USB3 reset event may
		 * not be generated always when the link enters poll
		 */
		if (dwc->revision < DWC3_REVISION_190A)
			dwc3_gadget_reset_interrupt(dwc);

2726 2727 2728 2729
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER;
		break;
2730
	case DWC3_DSTS_HIGHSPEED:
2731 2732 2733 2734
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_HIGH;
		break;
2735
	case DWC3_DSTS_FULLSPEED:
2736 2737 2738 2739
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_FULL;
		break;
2740
	case DWC3_DSTS_LOWSPEED:
2741 2742 2743 2744 2745 2746
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
		dwc->gadget.ep0->maxpacket = 8;
		dwc->gadget.speed = USB_SPEED_LOW;
		break;
	}

2747 2748
	/* Enable USB2 LPM Capability */

2749
	if ((dwc->revision > DWC3_REVISION_194A) &&
2750 2751
	    (speed != DWC3_DSTS_SUPERSPEED) &&
	    (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
2752 2753 2754 2755 2756 2757 2758
		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
		reg |= DWC3_DCFG_LPM_CAP;
		dwc3_writel(dwc->regs, DWC3_DCFG, reg);

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);

2759
		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2760

H
Huang Rui 已提交
2761 2762 2763 2764 2765 2766 2767 2768
		/*
		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
		 * DCFG.LPMCap is set, core responses with an ACK and the
		 * BESL value in the LPM token is less than or equal to LPM
		 * NYET threshold.
		 */
		WARN_ONCE(dwc->revision < DWC3_REVISION_240A
				&& dwc->has_lpm_erratum,
2769
				"LPM Erratum not available on dwc3 revisions < 2.40a\n");
H
Huang Rui 已提交
2770 2771 2772 2773

		if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
			reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);

2774 2775 2776 2777
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	} else {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2778 2779 2780
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}

2781
	dep = dwc->eps[0];
2782
	ret = __dwc3_gadget_ep_enable(dep, true, false);
2783 2784 2785 2786 2787 2788
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	dep = dwc->eps[1];
2789
	ret = __dwc3_gadget_ep_enable(dep, true, false);
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	/*
	 * Configure PHY via GUSB3PIPECTLn if required.
	 *
	 * Update GTXFIFOSIZn
	 *
	 * In both cases reset values should be sufficient.
	 */
}

static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
{
	/*
	 * TODO take core out of low power mode when that's
	 * implemented.
	 */

2811 2812 2813 2814 2815
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
2816 2817 2818 2819 2820
}

static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
2821
	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
	unsigned int		pwropt;

	/*
	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
	 * Hibernation mode enabled which would show up when device detects
	 * host-initiated U3 exit.
	 *
	 * In that case, device will generate a Link State Change Interrupt
	 * from U3 to RESUME which is only necessary if Hibernation is
	 * configured in.
	 *
	 * There are no functional changes due to such spurious event and we
	 * just need to ignore it.
	 *
	 * Refers to:
	 *
	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
	 * operational mode
	 */
	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
	if ((dwc->revision < DWC3_REVISION_250A) &&
			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
				(next == DWC3_LINK_STATE_RESUME)) {
			return;
		}
	}
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895

	/*
	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
	 * on the link partner, the USB session might do multiple entry/exit
	 * of low power states before a transfer takes place.
	 *
	 * Due to this problem, we might experience lower throughput. The
	 * suggested workaround is to disable DCTL[12:9] bits if we're
	 * transitioning from U1/U2 to U0 and enable those bits again
	 * after a transfer completes and there are no pending transfers
	 * on any of the enabled endpoints.
	 *
	 * This is the first half of that workaround.
	 *
	 * Refers to:
	 *
	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
	 * core send LGO_Ux entering U0
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		if (next == DWC3_LINK_STATE_U0) {
			u32	u1u2;
			u32	reg;

			switch (dwc->link_state) {
			case DWC3_LINK_STATE_U1:
			case DWC3_LINK_STATE_U2:
				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
				u1u2 = reg & (DWC3_DCTL_INITU2ENA
						| DWC3_DCTL_ACCEPTU2ENA
						| DWC3_DCTL_INITU1ENA
						| DWC3_DCTL_ACCEPTU1ENA);

				if (!dwc->u1u2)
					dwc->u1u2 = reg & u1u2;

				reg &= ~u1u2;

				dwc3_writel(dwc->regs, DWC3_DCTL, reg);
				break;
			default:
				/* do nothing */
				break;
			}
		}
	}

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
	switch (next) {
	case DWC3_LINK_STATE_U1:
		if (dwc->speed == USB_SPEED_SUPER)
			dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_U2:
	case DWC3_LINK_STATE_U3:
		dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_RESUME:
		dwc3_resume_gadget(dwc);
		break;
	default:
		/* do nothing */
		break;
	}

2913
	dwc->link_state = next;
2914 2915
}

2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
					  unsigned int evtinfo)
{
	enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;

	if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
		dwc3_suspend_gadget(dwc);

	dwc->link_state = next;
}

2927 2928 2929 2930 2931
static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
	unsigned int is_ss = evtinfo & BIT(4);

F
Felipe Balbi 已提交
2932
	/*
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
	 * WORKAROUND: DWC3 revison 2.20a with hibernation support
	 * have a known issue which can cause USB CV TD.9.23 to fail
	 * randomly.
	 *
	 * Because of this issue, core could generate bogus hibernation
	 * events which SW needs to ignore.
	 *
	 * Refers to:
	 *
	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
	 * Device Fallback from SuperSpeed
	 */
	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
		return;

	/* enter hibernation here */
}

2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
static void dwc3_gadget_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_devt *event)
{
	switch (event->type) {
	case DWC3_DEVICE_EVENT_DISCONNECT:
		dwc3_gadget_disconnect_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_RESET:
		dwc3_gadget_reset_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_CONNECT_DONE:
		dwc3_gadget_conndone_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_WAKEUP:
		dwc3_gadget_wakeup_interrupt(dwc);
		break;
2967 2968 2969 2970 2971 2972 2973
	case DWC3_DEVICE_EVENT_HIBER_REQ:
		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
					"unexpected hibernation event\n"))
			break;

		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
		break;
2974 2975 2976 2977
	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
		break;
	case DWC3_DEVICE_EVENT_EOPF:
2978
		/* It changed to be suspend event for version 2.30a and above */
2979
		if (dwc->revision >= DWC3_REVISION_230A) {
2980 2981 2982 2983 2984 2985 2986 2987
			/*
			 * Ignore suspend event until the gadget enters into
			 * USB_STATE_CONFIGURED state.
			 */
			if (dwc->gadget.state >= USB_STATE_CONFIGURED)
				dwc3_gadget_suspend_interrupt(dwc,
						event->event_info);
		}
2988 2989 2990 2991 2992 2993 2994
		break;
	case DWC3_DEVICE_EVENT_SOF:
	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
	case DWC3_DEVICE_EVENT_CMD_CMPL:
	case DWC3_DEVICE_EVENT_OVERFLOW:
		break;
	default:
2995
		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2996 2997 2998 2999 3000 3001
	}
}

static void dwc3_process_event_entry(struct dwc3 *dwc,
		const union dwc3_event *event)
{
3002
	trace_dwc3_event(event->raw, dwc);
3003

3004 3005 3006
	if (!event->type.is_devspec)
		dwc3_endpoint_interrupt(dwc, &event->depevt);
	else if (event->type.type == DWC3_EVENT_TYPE_DEV)
3007
		dwc3_gadget_interrupt(dwc, &event->devt);
3008
	else
3009 3010 3011
		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
}

3012
static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
3013
{
3014
	struct dwc3 *dwc = evt->dwc;
3015
	irqreturn_t ret = IRQ_NONE;
3016
	int left;
3017
	u32 reg;
3018

3019
	left = evt->count;
3020

3021 3022
	if (!(evt->flags & DWC3_EVENT_PENDING))
		return IRQ_NONE;
3023

3024 3025
	while (left > 0) {
		union dwc3_event event;
3026

3027
		event.raw = *(u32 *) (evt->cache + evt->lpos);
3028

3029
		dwc3_process_event_entry(dwc, &event);
3030

3031 3032 3033 3034 3035 3036 3037 3038 3039
		/*
		 * FIXME we wrap around correctly to the next entry as
		 * almost all entries are 4 bytes in size. There is one
		 * entry which has 12 bytes which is a regular entry
		 * followed by 8 bytes data. ATM I don't know how
		 * things are organized if we get next to the a
		 * boundary so I worry about that once we try to handle
		 * that.
		 */
3040
		evt->lpos = (evt->lpos + 4) % evt->length;
3041 3042
		left -= 4;
	}
3043

3044 3045 3046
	evt->count = 0;
	evt->flags &= ~DWC3_EVENT_PENDING;
	ret = IRQ_HANDLED;
3047

3048
	/* Unmask interrupt */
3049
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
3050
	reg &= ~DWC3_GEVNTSIZ_INTMASK;
3051
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
3052

3053 3054 3055 3056 3057
	if (dwc->imod_interval) {
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
	}

3058 3059
	return ret;
}
3060

3061
static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
3062
{
3063 3064
	struct dwc3_event_buffer *evt = _evt;
	struct dwc3 *dwc = evt->dwc;
3065
	unsigned long flags;
3066 3067
	irqreturn_t ret = IRQ_NONE;

3068
	spin_lock_irqsave(&dwc->lock, flags);
3069
	ret = dwc3_process_event_buf(evt);
3070
	spin_unlock_irqrestore(&dwc->lock, flags);
3071 3072 3073 3074

	return ret;
}

3075
static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
3076
{
3077
	struct dwc3 *dwc = evt->dwc;
3078
	u32 amount;
3079
	u32 count;
3080
	u32 reg;
3081

F
Felipe Balbi 已提交
3082 3083 3084 3085 3086 3087 3088
	if (pm_runtime_suspended(dwc->dev)) {
		pm_runtime_get(dwc->dev);
		disable_irq_nosync(dwc->irq_gadget);
		dwc->pending_events = true;
		return IRQ_HANDLED;
	}

3089 3090 3091 3092 3093 3094 3095 3096 3097
	/*
	 * With PCIe legacy interrupt, test shows that top-half irq handler can
	 * be called again after HW interrupt deassertion. Check if bottom-half
	 * irq event handler completes before caching new event to prevent
	 * losing events.
	 */
	if (evt->flags & DWC3_EVENT_PENDING)
		return IRQ_HANDLED;

3098
	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
3099 3100 3101 3102
	count &= DWC3_GEVNTCOUNT_MASK;
	if (!count)
		return IRQ_NONE;

3103 3104
	evt->count = count;
	evt->flags |= DWC3_EVENT_PENDING;
3105

3106
	/* Mask interrupt */
3107
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
3108
	reg |= DWC3_GEVNTSIZ_INTMASK;
3109
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
3110

3111 3112 3113 3114 3115 3116
	amount = min(count, evt->length - evt->lpos);
	memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);

	if (amount < count)
		memcpy(evt->cache, evt->buf, count - amount);

3117 3118
	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);

3119
	return IRQ_WAKE_THREAD;
3120 3121
}

3122
static irqreturn_t dwc3_interrupt(int irq, void *_evt)
3123
{
3124
	struct dwc3_event_buffer	*evt = _evt;
3125

3126
	return dwc3_check_event_buf(evt);
3127 3128
}

3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
static int dwc3_gadget_get_irq(struct dwc3 *dwc)
{
	struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
	int irq;

	irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
	if (irq > 0)
		goto out;

	if (irq == -EPROBE_DEFER)
		goto out;

	irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
	if (irq > 0)
		goto out;

	if (irq == -EPROBE_DEFER)
		goto out;

	irq = platform_get_irq(dwc3_pdev, 0);
	if (irq > 0)
		goto out;

	if (irq != -EPROBE_DEFER)
		dev_err(dwc->dev, "missing peripheral IRQ\n");

	if (!irq)
		irq = -EINVAL;

out:
	return irq;
}

3162
/**
F
Felipe Balbi 已提交
3163
 * dwc3_gadget_init - initializes gadget related registers
3164
 * @dwc: pointer to our controller context structure
3165 3166 3167
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
3168
int dwc3_gadget_init(struct dwc3 *dwc)
3169
{
3170 3171
	int ret;
	int irq;
3172

3173 3174 3175 3176
	irq = dwc3_gadget_get_irq(dwc);
	if (irq < 0) {
		ret = irq;
		goto err0;
3177 3178 3179
	}

	dwc->irq_gadget = irq;
3180

3181 3182 3183
	dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
					  sizeof(*dwc->ep0_trb) * 2,
					  &dwc->ep0_trb_addr, GFP_KERNEL);
3184 3185 3186
	if (!dwc->ep0_trb) {
		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
		ret = -ENOMEM;
3187
		goto err0;
3188 3189
	}

3190
	dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
3191 3192
	if (!dwc->setup_buf) {
		ret = -ENOMEM;
3193
		goto err1;
3194 3195
	}

3196 3197 3198 3199
	dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
			&dwc->bounce_addr, GFP_KERNEL);
	if (!dwc->bounce) {
		ret = -ENOMEM;
F
Felipe Balbi 已提交
3200
		goto err2;
3201 3202
	}

3203 3204
	init_completion(&dwc->ep0_in_setup);

3205 3206
	dwc->gadget.ops			= &dwc3_gadget_ops;
	dwc->gadget.speed		= USB_SPEED_UNKNOWN;
3207
	dwc->gadget.sg_supported	= true;
3208
	dwc->gadget.name		= "dwc3-gadget";
3209
	dwc->gadget.is_otg		= dwc->dr_mode == USB_DR_MODE_OTG;
3210

3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
	/*
	 * FIXME We might be setting max_speed to <SUPER, however versions
	 * <2.20a of dwc3 have an issue with metastability (documented
	 * elsewhere in this driver) which tells us we can't set max speed to
	 * anything lower than SUPER.
	 *
	 * Because gadget.max_speed is only used by composite.c and function
	 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
	 * to happen so we avoid sending SuperSpeed Capability descriptor
	 * together with our BOS descriptor as that could confuse host into
	 * thinking we can handle super speed.
	 *
	 * Note that, in fact, we won't even support GetBOS requests when speed
	 * is less than super speed because we don't have means, yet, to tell
	 * composite.c that we are USB 2.0 + LPM ECN.
	 */
	if (dwc->revision < DWC3_REVISION_220A)
3228
		dev_info(dwc->dev, "changing max_speed on rev %08x\n",
3229 3230 3231 3232
				dwc->revision);

	dwc->gadget.max_speed		= dwc->maximum_speed;

3233 3234 3235 3236 3237
	/*
	 * REVISIT: Here we should clear all pending IRQs to be
	 * sure we're starting from a well known location.
	 */

3238
	ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
3239
	if (ret)
F
Felipe Balbi 已提交
3240
		goto err3;
3241 3242 3243 3244

	ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
	if (ret) {
		dev_err(dwc->dev, "failed to register udc\n");
F
Felipe Balbi 已提交
3245
		goto err4;
3246 3247 3248 3249
	}

	return 0;

3250
err4:
F
Felipe Balbi 已提交
3251
	dwc3_gadget_free_endpoints(dwc);
3252

3253
err3:
F
Felipe Balbi 已提交
3254 3255
	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
			dwc->bounce_addr);
3256

3257
err2:
3258
	kfree(dwc->setup_buf);
3259

3260
err1:
3261
	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
3262 3263 3264 3265 3266 3267
			dwc->ep0_trb, dwc->ep0_trb_addr);

err0:
	return ret;
}

3268 3269
/* -------------------------------------------------------------------------- */

3270 3271 3272 3273
void dwc3_gadget_exit(struct dwc3 *dwc)
{
	usb_del_gadget_udc(&dwc->gadget);
	dwc3_gadget_free_endpoints(dwc);
3274
	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
F
Felipe Balbi 已提交
3275
			  dwc->bounce_addr);
3276
	kfree(dwc->setup_buf);
3277
	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
F
Felipe Balbi 已提交
3278
			  dwc->ep0_trb, dwc->ep0_trb_addr);
3279
}
3280

3281
int dwc3_gadget_suspend(struct dwc3 *dwc)
3282
{
3283 3284 3285
	if (!dwc->gadget_driver)
		return 0;

3286
	dwc3_gadget_run_stop(dwc, false, false);
3287 3288
	dwc3_disconnect_gadget(dwc);
	__dwc3_gadget_stop(dwc);
3289 3290 3291 3292 3293 3294 3295 3296

	return 0;
}

int dwc3_gadget_resume(struct dwc3 *dwc)
{
	int			ret;

3297 3298 3299
	if (!dwc->gadget_driver)
		return 0;

3300 3301
	ret = __dwc3_gadget_start(dwc);
	if (ret < 0)
3302 3303
		goto err0;

3304 3305
	ret = dwc3_gadget_run_stop(dwc, true, false);
	if (ret < 0)
3306 3307 3308 3309 3310
		goto err1;

	return 0;

err1:
3311
	__dwc3_gadget_stop(dwc);
3312 3313 3314 3315

err0:
	return ret;
}
F
Felipe Balbi 已提交
3316 3317 3318 3319 3320 3321 3322 3323 3324

void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
{
	if (dwc->pending_events) {
		dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
		dwc->pending_events = false;
		enable_irq(dwc->irq_gadget);
	}
}