gadget.c 72.8 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>

33
#include "debug.h"
34 35 36 37
#include "core.h"
#include "gadget.h"
#include "io.h"

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
 * @dwc: pointer to our context structure
 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
 *
 * Caller should take care of locking. This function will
 * return 0 on success or -EINVAL if wrong Test Selector
 * is passed
 */
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;

	switch (mode) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		reg |= mode << 1;
		break;
	default:
		return -EINVAL;
	}

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/**
 * dwc3_gadget_get_link_state - Gets current state of USB Link
 * @dwc: pointer to our context structure
 *
 * Caller should take care of locking. This function will
 * return the link state on success (>= 0) or -ETIMEDOUT.
 */
int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	return DWC3_DSTS_USBLNKST(reg);
}

87 88 89 90 91 92
/**
 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
 * @dwc: pointer to our context structure
 * @state: the state to put link into
 *
 * Caller should take care of locking. This function will
93
 * return 0 on success or -ETIMEDOUT.
94 95 96
 */
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
{
97
	int		retries = 10000;
98 99
	u32		reg;

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
	/*
	 * Wait until device controller is ready. Only applies to 1.94a and
	 * later RTL.
	 */
	if (dwc->revision >= DWC3_REVISION_194A) {
		while (--retries) {
			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
			if (reg & DWC3_DSTS_DCNRD)
				udelay(5);
			else
				break;
		}

		if (retries <= 0)
			return -ETIMEDOUT;
	}

117 118 119 120 121 122 123
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;

	/* set requested state */
	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

124 125 126 127 128 129 130
	/*
	 * The following code is racy when called from dwc3_gadget_wakeup,
	 * and is not needed, at least on newer versions
	 */
	if (dwc->revision >= DWC3_REVISION_194A)
		return 0;

131
	/* wait for a change in DSTS */
132
	retries = 10000;
133 134 135 136 137 138
	while (--retries) {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		if (DWC3_DSTS_USBLNKST(reg) == state)
			return 0;

139
		udelay(5);
140 141
	}

142 143
	dwc3_trace(trace_dwc3_gadget,
			"link state change request timed out");
144 145 146 147

	return -ETIMEDOUT;
}

148
static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
149
{
150
	dep->trb_enqueue++;
151
	dep->trb_enqueue %= DWC3_TRB_NUM;
152
}
153

154 155 156
static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
{
	dep->trb_dequeue++;
157
	dep->trb_dequeue %= DWC3_TRB_NUM;
158
}
159

160 161
static int dwc3_ep_is_last_trb(unsigned int index)
{
162
	return index == DWC3_TRB_NUM - 1;
163 164
}

165 166 167 168
void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
		int status)
{
	struct dwc3			*dwc = dep->dwc;
169
	int				i;
170

171
	if (req->started) {
172 173
		i = 0;
		do {
174
			dwc3_ep_inc_deq(dep);
175 176 177 178 179
			/*
			 * Skip LINK TRB. We can't use req->trb and check for
			 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
			 * just completed (not the LINK TRB).
			 */
180
			if (dwc3_ep_is_last_trb(dep->trb_dequeue))
181
				dwc3_ep_inc_deq(dep);
182
		} while(++i < req->request.num_mapped_sgs);
183
		req->started = false;
184 185
	}
	list_del(&req->list);
186
	req->trb = NULL;
187 188 189 190

	if (req->request.status == -EINPROGRESS)
		req->request.status = status;

191 192 193 194 195
	if (dwc->ep0_bounced && dep->number == 0)
		dwc->ep0_bounced = false;
	else
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
196

197
	trace_dwc3_gadget_giveback(req);
198 199

	spin_unlock(&dwc->lock);
200
	usb_gadget_giveback_request(&dep->endpoint, &req->request);
201 202 203
	spin_lock(&dwc->lock);
}

204
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
205 206 207 208
{
	u32		timeout = 500;
	u32		reg;

209
	trace_dwc3_gadget_generic_cmd(cmd, param);
210

211 212 213 214 215 216
	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
		if (!(reg & DWC3_DGCMD_CMDACT)) {
217 218
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
219
					DWC3_DGCMD_STATUS(reg));
220 221
			if (DWC3_DGCMD_STATUS(reg))
				return -EINVAL;
222 223 224 225 226 227 228 229
			return 0;
		}

		/*
		 * We can't sleep here, because it's also called from
		 * interrupt context.
		 */
		timeout--;
230 231 232
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
233
			return -ETIMEDOUT;
234
		}
235 236 237 238
		udelay(1);
	} while (1);
}

239 240
static int __dwc3_gadget_wakeup(struct dwc3 *dwc);

241 242
int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
		struct dwc3_gadget_ep_cmd_params *params)
243
{
244
	struct dwc3		*dwc = dep->dwc;
245
	u32			timeout = 500;
246 247
	u32			reg;

248
	int			susphy = false;
249
	int			ret = -EINVAL;
250

251
	trace_dwc3_gadget_ep_cmd(dep, cmd, params);
252

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
	/*
	 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
	 * we're issuing an endpoint command, we must check if
	 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
	 *
	 * We will also set SUSPHY bit to what it was before returning as stated
	 * by the same section on Synopsys databook.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
	if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
		susphy = true;
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
	}

268 269 270 271 272 273 274 275 276 277 278 279 280 281
	if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
		int		needs_wakeup;

		needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
				dwc->link_state == DWC3_LINK_STATE_U2 ||
				dwc->link_state == DWC3_LINK_STATE_U3);

		if (unlikely(needs_wakeup)) {
			ret = __dwc3_gadget_wakeup(dwc);
			dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
					ret);
		}
	}

282 283 284
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
	dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
285

286
	dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
287
	do {
288
		reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
289
		if (!(reg & DWC3_DEPCMD_CMDACT)) {
290 291
			int cmd_status = DWC3_DEPCMD_STATUS(reg);

292 293
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
294 295 296 297 298 299 300 301 302
					cmd_status);

			switch (cmd_status) {
			case 0:
				ret = 0;
				break;
			case DEPEVT_TRANSFER_NO_RESOURCE:
				dwc3_trace(trace_dwc3_gadget, "%s: no resource available");
				ret = -EINVAL;
303
				break;
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
			case DEPEVT_TRANSFER_BUS_EXPIRY:
				/*
				 * SW issues START TRANSFER command to
				 * isochronous ep with future frame interval. If
				 * future interval time has already passed when
				 * core receives the command, it will respond
				 * with an error status of 'Bus Expiry'.
				 *
				 * Instead of always returning -EINVAL, let's
				 * give a hint to the gadget driver that this is
				 * the case by returning -EAGAIN.
				 */
				dwc3_trace(trace_dwc3_gadget, "%s: bus expiry");
				ret = -EAGAIN;
				break;
			default:
				dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
			}

323
			break;
324 325 326 327 328 329 330
		}

		/*
		 * We can't sleep here, because it is also called from
		 * interrupt context.
		 */
		timeout--;
331 332 333
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
334 335
			ret = -ETIMEDOUT;
			break;
336
		}
337
	} while (1);
338

339 340 341 342 343 344
	if (unlikely(susphy)) {
		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;
		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
	}

345
	return ret;
346 347
}

348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
{
	struct dwc3 *dwc = dep->dwc;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd = DWC3_DEPCMD_CLEARSTALL;

	/*
	 * As of core revision 2.60a the recommended programming model
	 * is to set the ClearPendIN bit when issuing a Clear Stall EP
	 * command for IN endpoints. This is to prevent an issue where
	 * some (non-compliant) hosts may not send ACK TPs for pending
	 * IN transfers due to a mishandled error condition. Synopsys
	 * STAR 9000614252.
	 */
	if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
		cmd |= DWC3_DEPCMD_CLEARPENDIN;

	memset(&params, 0, sizeof(params));

367
	return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
368 369
}

370
static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
371
		struct dwc3_trb *trb)
372
{
373
	u32		offset = (char *) trb - (char *) dep->trb_pool;
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407

	return dep->trb_pool_dma + offset;
}

static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	if (dep->trb_pool)
		return 0;

	dep->trb_pool = dma_alloc_coherent(dwc->dev,
			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			&dep->trb_pool_dma, GFP_KERNEL);
	if (!dep->trb_pool) {
		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
				dep->name);
		return -ENOMEM;
	}

	return 0;
}

static void dwc3_free_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			dep->trb_pool, dep->trb_pool_dma);

	dep->trb_pool = NULL;
	dep->trb_pool_dma = 0;
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);

/**
 * dwc3_gadget_start_config - Configure EP resources
 * @dwc: pointer to our controller context structure
 * @dep: endpoint that is being enabled
 *
 * The assignment of transfer resources cannot perfectly follow the
 * data book due to the fact that the controller driver does not have
 * all knowledge of the configuration in advance. It is given this
 * information piecemeal by the composite gadget framework after every
 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
 * programming model in this scenario can cause errors. For two
 * reasons:
 *
 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
 * multiple interfaces.
 *
 * 2) The databook does not mention doing more DEPXFERCFG for new
 * endpoint on alt setting (8.1.6).
 *
 * The following simplified method is used instead:
 *
 * All hardware endpoints can be assigned a transfer resource and this
 * setting will stay persistent until either a core reset or
 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
 * do DEPXFERCFG for every hardware endpoint as well. We are
 * guaranteed that there are as many transfer resources as endpoints.
 *
 * This function is called for each endpoint when it is being enabled
 * but is triggered only when called for EP0-out, which always happens
 * first, and which should only happen in one of the above conditions.
 */
442 443 444 445
static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
446 447 448 449 450
	int			i;
	int			ret;

	if (dep->number)
		return 0;
451 452

	memset(&params, 0x00, sizeof(params));
453
	cmd = DWC3_DEPCMD_DEPSTARTCFG;
454

455
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
456 457 458 459 460
	if (ret)
		return ret;

	for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
		struct dwc3_ep *dep = dwc->eps[i];
461

462 463 464 465 466 467
		if (!dep)
			continue;

		ret = dwc3_gadget_set_xfer_resource(dwc, dep);
		if (ret)
			return ret;
468 469 470 471 472 473
	}

	return 0;
}

static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
474
		const struct usb_endpoint_descriptor *desc,
475
		const struct usb_ss_ep_comp_descriptor *comp_desc,
476
		bool ignore, bool restore)
477 478 479 480 481
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

482
	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
483 484 485
		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));

	/* Burst size is only needed in SuperSpeed mode */
486
	if (dwc->gadget.speed >= USB_SPEED_SUPER) {
487 488
		u32 burst = dep->endpoint.maxburst;
		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
489
	}
490

491 492 493
	if (ignore)
		params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;

494 495 496 497 498
	if (restore) {
		params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
		params.param2 |= dep->saved_state;
	}

499 500
	params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
		| DWC3_DEPCFG_XFER_NOT_READY_EN;
501

502
	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
503 504
		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
			| DWC3_DEPCFG_STREAM_EVENT_EN;
505 506 507
		dep->stream_capable = true;
	}

508
	if (!usb_endpoint_xfer_control(desc))
509
		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
510 511 512 513 514 515 516

	/*
	 * We are doing 1:1 mapping for endpoints, meaning
	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
	 * so on. We consider the direction bit as part of the physical
	 * endpoint number. So USB endpoint 0x81 is 0x03.
	 */
517
	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
518 519 520 521 522 523

	/*
	 * We must use the lower 16 TX FIFOs even though
	 * HW might have more
	 */
	if (dep->direction)
524
		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
525 526

	if (desc->bInterval) {
527
		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
528 529 530
		dep->interval = 1 << (desc->bInterval - 1);
	}

531
	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
532 533 534 535 536 537 538 539
}

static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

540
	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
541

542 543
	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
			&params);
544 545 546 547 548 549 550 551 552 553
}

/**
 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
 * @dep: endpoint to be initialized
 * @desc: USB Endpoint Descriptor
 *
 * Caller should take care of locking
 */
static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
554
		const struct usb_endpoint_descriptor *desc,
555
		const struct usb_ss_ep_comp_descriptor *comp_desc,
556
		bool ignore, bool restore)
557 558 559
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;
560
	int			ret;
561

562
	dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
563

564 565 566 567 568 569
	if (!(dep->flags & DWC3_EP_ENABLED)) {
		ret = dwc3_gadget_start_config(dwc, dep);
		if (ret)
			return ret;
	}

570 571
	ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
			restore);
572 573 574 575
	if (ret)
		return ret;

	if (!(dep->flags & DWC3_EP_ENABLED)) {
576 577
		struct dwc3_trb	*trb_st_hw;
		struct dwc3_trb	*trb_link;
578

579
		dep->endpoint.desc = desc;
580
		dep->comp_desc = comp_desc;
581 582 583 584 585 586 587
		dep->type = usb_endpoint_type(desc);
		dep->flags |= DWC3_EP_ENABLED;

		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
		reg |= DWC3_DALEPENA_EP(dep->number);
		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

588
		if (usb_endpoint_xfer_control(desc))
589
			goto out;
590

591
		/* Link TRB. The HWO bit is never reset */
592 593
		trb_st_hw = &dep->trb_pool[0];

594
		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
595
		memset(trb_link, 0, sizeof(*trb_link));
596

597 598 599 600
		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
601 602
	}

603
out:
604 605
	switch (usb_endpoint_type(desc)) {
	case USB_ENDPOINT_XFER_CONTROL:
606
		/* don't change name */
607 608 609 610 611 612 613 614 615 616 617 618 619 620
		break;
	case USB_ENDPOINT_XFER_ISOC:
		strlcat(dep->name, "-isoc", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_BULK:
		strlcat(dep->name, "-bulk", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_INT:
		strlcat(dep->name, "-int", sizeof(dep->name));
		break;
	default:
		dev_err(dwc->dev, "invalid endpoint transfer type\n");
	}

621 622 623
	return 0;
}

624
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
625
static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
626 627 628
{
	struct dwc3_request		*req;

629
	if (!list_empty(&dep->started_list)) {
630
		dwc3_stop_active_transfer(dwc, dep->number, true);
631

632
		/* - giveback all requests to gadget driver */
633 634
		while (!list_empty(&dep->started_list)) {
			req = next_request(&dep->started_list);
635 636 637

			dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
		}
638 639
	}

640 641
	while (!list_empty(&dep->pending_list)) {
		req = next_request(&dep->pending_list);
642

643
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
644 645 646 647 648 649 650
	}
}

/**
 * __dwc3_gadget_ep_disable - Disables a HW endpoint
 * @dep: the endpoint to disable
 *
651 652 653
 * This function also removes requests which are currently processed ny the
 * hardware and those which are not yet scheduled.
 * Caller should take care of locking.
654 655 656 657 658 659
 */
static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

660 661
	dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);

662
	dwc3_remove_requests(dwc, dep);
663

664 665
	/* make sure HW endpoint isn't stalled */
	if (dep->flags & DWC3_EP_STALL)
666
		__dwc3_gadget_ep_set_halt(dep, 0, false);
667

668 669 670 671
	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
	reg &= ~DWC3_DALEPENA_EP(dep->number);
	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

672
	dep->stream_capable = false;
673
	dep->endpoint.desc = NULL;
674
	dep->comp_desc = NULL;
675
	dep->type = 0;
676
	dep->flags = 0;
677

678 679 680 681
	snprintf(dep->name, sizeof(dep->name), "ep%d%s",
			dep->number >> 1,
			(dep->number & 1) ? "in" : "out");

682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
	return 0;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	return -EINVAL;
}

static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
{
	return -EINVAL;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	if (!desc->wMaxPacketSize) {
		pr_debug("dwc3: missing wMaxPacketSize\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

721 722 723
	if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
					"%s is already enabled\n",
					dep->name))
724 725
		return 0;

726
	spin_lock_irqsave(&dwc->lock, flags);
727
	ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_disable(struct usb_ep *ep)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

748 749 750
	if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
					"%s is already disabled\n",
					dep->name))
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		return 0;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep_disable(dep);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req;
	struct dwc3_ep			*dep = to_dwc3_ep(ep);

	req = kzalloc(sizeof(*req), gfp_flags);
767
	if (!req)
768 769 770 771 772
		return NULL;

	req->epnum	= dep->number;
	req->dep	= dep;

773 774
	trace_dwc3_alloc_request(req);

775 776 777 778 779 780 781 782
	return &req->request;
}

static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);

783
	trace_dwc3_free_request(req);
784 785 786
	kfree(req);
}

787 788 789 790 791
/**
 * dwc3_prepare_one_trb - setup one TRB from one request
 * @dep: endpoint for which this request is prepared
 * @req: dwc3_request pointer
 */
792
static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
793
		struct dwc3_request *req, dma_addr_t dma,
794
		unsigned length, unsigned last, unsigned chain, unsigned node)
795
{
796
	struct dwc3_trb		*trb;
797

798
	dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
799 800 801 802
			dep->name, req, (unsigned long long) dma,
			length, last ? " last" : "",
			chain ? " chain" : "");

803

804
	trb = &dep->trb_pool[dep->trb_enqueue];
805

806
	if (!req->trb) {
807
		dwc3_gadget_move_started_request(req);
808 809
		req->trb = trb;
		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
810
		req->first_trb_index = dep->trb_enqueue;
811
	}
812

813
	dwc3_ep_inc_enq(dep);
814 815
	/* Skip the LINK-TRB */
	if (dwc3_ep_is_last_trb(dep->trb_enqueue))
816
		dwc3_ep_inc_enq(dep);
817

818 819 820
	trb->size = DWC3_TRB_SIZE_LENGTH(length);
	trb->bpl = lower_32_bits(dma);
	trb->bph = upper_32_bits(dma);
821

822
	switch (usb_endpoint_type(dep->endpoint.desc)) {
823
	case USB_ENDPOINT_XFER_CONTROL:
824
		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
825 826 827
		break;

	case USB_ENDPOINT_XFER_ISOC:
828 829 830 831
		if (!node)
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
		else
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
832 833 834

		/* always enable Interrupt on Missed ISOC */
		trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
835 836 837 838
		break;

	case USB_ENDPOINT_XFER_BULK:
	case USB_ENDPOINT_XFER_INT:
839
		trb->ctrl = DWC3_TRBCTL_NORMAL;
840 841 842 843 844 845 846 847 848
		break;
	default:
		/*
		 * This is only possible with faulty memory because we
		 * checked it already :)
		 */
		BUG();
	}

849 850
	/* always enable Continue on Short Packet */
	trb->ctrl |= DWC3_TRB_CTRL_CSP;
851 852

	if (!req->request.no_interrupt && !chain)
853
		trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
854

855
	if (last)
856
		trb->ctrl |= DWC3_TRB_CTRL_LST;
857

858 859 860
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;

861
	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
862
		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
863

864
	trb->ctrl |= DWC3_TRB_CTRL_HWO;
865 866

	trace_dwc3_prepare_trb(dep, trb);
867 868
}

869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
{
	struct dwc3_trb		*tmp;

	/*
	 * If enqueue & dequeue are equal than it is either full or empty.
	 *
	 * One way to know for sure is if the TRB right before us has HWO bit
	 * set or not. If it has, then we're definitely full and can't fit any
	 * more transfers in our ring.
	 */
	if (dep->trb_enqueue == dep->trb_dequeue) {
		/* If we're full, enqueue/dequeue are > 0 */
		if (dep->trb_enqueue) {
			tmp = &dep->trb_pool[dep->trb_enqueue - 1];
			if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
				return 0;
		}

		return DWC3_TRB_NUM - 1;
	}

	return dep->trb_dequeue - dep->trb_enqueue;
}

894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
		struct dwc3_request *req, unsigned int trbs_left)
{
	struct usb_request *request = &req->request;
	struct scatterlist *sg = request->sg;
	struct scatterlist *s;
	unsigned int	last = false;
	unsigned int	length;
	dma_addr_t	dma;
	int		i;

	for_each_sg(sg, s, request->num_mapped_sgs, i) {
		unsigned chain = true;

		length = sg_dma_len(s);
		dma = sg_dma_address(s);

		if (sg_is_last(s)) {
			if (list_is_last(&req->list, &dep->pending_list))
				last = true;

			chain = false;
		}

		if (!trbs_left)
			last = true;

		if (last)
			chain = false;

		dwc3_prepare_one_trb(dep, req, dma, length,
				last, chain, i);

		if (last)
			break;
	}
}

static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
		struct dwc3_request *req, unsigned int trbs_left)
{
	unsigned int	last = false;
	unsigned int	length;
	dma_addr_t	dma;

	dma = req->request.dma;
	length = req->request.length;

	if (!trbs_left)
		last = true;

	/* Is this the last request? */
	if (list_is_last(&req->list, &dep->pending_list))
		last = true;

	dwc3_prepare_one_trb(dep, req, dma, length,
			last, false, 0);
}

953 954 955 956
/*
 * dwc3_prepare_trbs - setup TRBs from requests
 * @dep: endpoint for which requests are being prepared
 *
957 958 959
 * The function goes through the requests list and sets up TRBs for the
 * transfers. The function returns once there are no more TRBs available or
 * it runs out of requests.
960
 */
961
static void dwc3_prepare_trbs(struct dwc3_ep *dep)
962
{
963
	struct dwc3_request	*req, *n;
964 965 966 967
	u32			trbs_left;

	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);

968
	trbs_left = dwc3_calc_trbs_left(dep);
969

970
	list_for_each_entry_safe(req, n, &dep->pending_list, list) {
971 972 973 974
		if (req->request.num_mapped_sgs > 0)
			dwc3_prepare_one_trb_sg(dep, req, trbs_left--);
		else
			dwc3_prepare_one_trb_linear(dep, req, trbs_left--);
975

976 977
		if (!trbs_left)
			return;
978 979 980
	}
}

981
static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
982 983 984 985
{
	struct dwc3_gadget_ep_cmd_params params;
	struct dwc3_request		*req;
	struct dwc3			*dwc = dep->dwc;
986
	int				starting;
987 988 989
	int				ret;
	u32				cmd;

990
	starting = !(dep->flags & DWC3_EP_BUSY);
991

992 993
	dwc3_prepare_trbs(dep);
	req = next_request(&dep->started_list);
994 995 996 997 998 999 1000
	if (!req) {
		dep->flags |= DWC3_EP_PENDING_REQUEST;
		return 0;
	}

	memset(&params, 0, sizeof(params));

1001
	if (starting) {
1002 1003
		params.param0 = upper_32_bits(req->trb_dma);
		params.param1 = lower_32_bits(req->trb_dma);
1004
		cmd = DWC3_DEPCMD_STARTTRANSFER;
1005
	} else {
1006
		cmd = DWC3_DEPCMD_UPDATETRANSFER;
1007
	}
1008 1009

	cmd |= DWC3_DEPCMD_PARAM(cmd_param);
1010
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1011 1012 1013 1014
	if (ret < 0) {
		/*
		 * FIXME we need to iterate over the list of requests
		 * here and stop, unmap, free and del each of the linked
1015
		 * requests instead of what we do now.
1016
		 */
1017 1018
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
1019 1020 1021 1022 1023
		list_del(&req->list);
		return ret;
	}

	dep->flags |= DWC3_EP_BUSY;
1024

1025
	if (starting) {
1026
		dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
1027
		WARN_ON_ONCE(!dep->resource_index);
1028
	}
1029

1030 1031 1032
	return 0;
}

1033 1034 1035 1036 1037
static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, u32 cur_uf)
{
	u32 uf;

1038
	if (list_empty(&dep->pending_list)) {
1039 1040 1041
		dwc3_trace(trace_dwc3_gadget,
				"ISOC ep %s run out for requests",
				dep->name);
1042
		dep->flags |= DWC3_EP_PENDING_REQUEST;
1043 1044 1045 1046 1047 1048
		return;
	}

	/* 4 micro frames in the future */
	uf = cur_uf + dep->interval * 4;

1049
	__dwc3_gadget_kick_transfer(dep, uf);
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
}

static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
{
	u32 cur_uf, mask;

	mask = ~(dep->interval - 1);
	cur_uf = event->parameters & mask;

	__dwc3_gadget_start_isoc(dwc, dep, cur_uf);
}

1063 1064
static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
{
1065 1066 1067
	struct dwc3		*dwc = dep->dwc;
	int			ret;

1068
	if (!dep->endpoint.desc) {
1069 1070
		dwc3_trace(trace_dwc3_gadget,
				"trying to queue request %p to disabled %s\n",
1071 1072 1073 1074 1075 1076
				&req->request, dep->endpoint.name);
		return -ESHUTDOWN;
	}

	if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
				&req->request, req->dep->name)) {
1077 1078
		dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
				&req->request, req->dep->name);
1079 1080 1081
		return -EINVAL;
	}

1082 1083 1084 1085 1086
	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->direction		= dep->direction;
	req->epnum		= dep->number;

1087 1088
	trace_dwc3_ep_queue(req);

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	/*
	 * We only add to our list of requests now and
	 * start consuming the list once we get XferNotReady
	 * IRQ.
	 *
	 * That way, we avoid doing anything that we don't need
	 * to do now and defer it until the point we receive a
	 * particular token from the Host side.
	 *
	 * This will also avoid Host cancelling URBs due to too
1099
	 * many NAKs.
1100
	 */
1101 1102 1103 1104 1105
	ret = usb_gadget_map_request(&dwc->gadget, &req->request,
			dep->direction);
	if (ret)
		return ret;

1106
	list_add_tail(&req->list, &dep->pending_list);
1107

1108 1109 1110 1111 1112 1113 1114 1115
	/*
	 * If there are no pending requests and the endpoint isn't already
	 * busy, we will just start the request straight away.
	 *
	 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
	 * little bit faster.
	 */
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1116
			!usb_endpoint_xfer_int(dep->endpoint.desc) &&
1117
			!(dep->flags & DWC3_EP_BUSY)) {
1118
		ret = __dwc3_gadget_kick_transfer(dep, 0);
1119
		goto out;
1120 1121
	}

1122
	/*
1123
	 * There are a few special cases:
1124
	 *
1125 1126 1127 1128 1129 1130
	 * 1. XferNotReady with empty list of requests. We need to kick the
	 *    transfer here in that situation, otherwise we will be NAKing
	 *    forever. If we get XferNotReady before gadget driver has a
	 *    chance to queue a request, we will ACK the IRQ but won't be
	 *    able to receive the data until the next request is queued.
	 *    The following code is handling exactly that.
1131 1132 1133
	 *
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
1134 1135 1136 1137 1138 1139 1140
		/*
		 * If xfernotready is already elapsed and it is a case
		 * of isoc transfer, then issue END TRANSFER, so that
		 * you can receive xfernotready again and can have
		 * notion of current microframe.
		 */
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1141
			if (list_empty(&dep->started_list)) {
1142
				dwc3_stop_active_transfer(dwc, dep->number, true);
1143 1144
				dep->flags = DWC3_EP_ENABLED;
			}
1145 1146 1147
			return 0;
		}

1148
		ret = __dwc3_gadget_kick_transfer(dep, 0);
1149 1150 1151
		if (!ret)
			dep->flags &= ~DWC3_EP_PENDING_REQUEST;

1152
		goto out;
1153
	}
1154

1155 1156 1157 1158 1159 1160
	/*
	 * 2. XferInProgress on Isoc EP with an active transfer. We need to
	 *    kick the transfer here after queuing a request, otherwise the
	 *    core may not see the modified TRB(s).
	 */
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1161 1162
			(dep->flags & DWC3_EP_BUSY) &&
			!(dep->flags & DWC3_EP_MISSED_ISOC)) {
1163
		WARN_ON_ONCE(!dep->resource_index);
1164
		ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index);
1165
		goto out;
1166
	}
1167

1168 1169 1170 1171 1172
	/*
	 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
	 * right away, otherwise host will not know we have streams to be
	 * handled.
	 */
1173
	if (dep->stream_capable)
1174
		ret = __dwc3_gadget_kick_transfer(dep, 0);
1175

1176 1177
out:
	if (ret && ret != -EBUSY)
1178 1179
		dwc3_trace(trace_dwc3_gadget,
				"%s: failed to kick transfers\n",
1180 1181 1182 1183 1184
				dep->name);
	if (ret == -EBUSY)
		ret = 0;

	return ret;
1185 1186
}

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
		struct usb_request *request)
{
	dwc3_gadget_ep_free_request(ep, request);
}

static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_request		*req;
	struct usb_request		*request;
	struct usb_ep			*ep = &dep->endpoint;

	dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
	request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
	if (!request)
		return -ENOMEM;

	request->length = 0;
	request->buf = dwc->zlp_buf;
	request->complete = __dwc3_gadget_ep_zlp_complete;

	req = to_dwc3_request(request);

	return __dwc3_gadget_ep_queue(dep, req);
}

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

1224
	spin_lock_irqsave(&dwc->lock, flags);
1225
	ret = __dwc3_gadget_ep_queue(dep, req);
1226 1227 1228 1229 1230 1231 1232

	/*
	 * Okay, here's the thing, if gadget driver has requested for a ZLP by
	 * setting request->zero, instead of doing magic, we will just queue an
	 * extra usb_request ourselves so that it gets handled the same way as
	 * any other request.
	 */
1233 1234
	if (ret == 0 && request->zero && request->length &&
	    (request->length % ep->maxpacket == 0))
1235 1236
		ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);

1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_request		*r = NULL;

	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;
	int				ret = 0;

1254 1255
	trace_dwc3_ep_dequeue(req);

1256 1257
	spin_lock_irqsave(&dwc->lock, flags);

1258
	list_for_each_entry(r, &dep->pending_list, list) {
1259 1260 1261 1262 1263
		if (r == req)
			break;
	}

	if (r != req) {
1264
		list_for_each_entry(r, &dep->started_list, list) {
1265 1266 1267 1268 1269
			if (r == req)
				break;
		}
		if (r == req) {
			/* wait until it is processed */
1270
			dwc3_stop_active_transfer(dwc, dep->number, true);
1271
			goto out1;
1272 1273 1274 1275 1276 1277 1278
		}
		dev_err(dwc->dev, "request %p was not queued to %s\n",
				request, ep->name);
		ret = -EINVAL;
		goto out0;
	}

1279
out1:
1280 1281 1282 1283 1284 1285 1286 1287 1288
	/* giveback the request */
	dwc3_gadget_giveback(dep, req, -ECONNRESET);

out0:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

1289
int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1290 1291 1292 1293 1294
{
	struct dwc3_gadget_ep_cmd_params	params;
	struct dwc3				*dwc = dep->dwc;
	int					ret;

1295 1296 1297 1298 1299
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
		return -EINVAL;
	}

1300 1301 1302
	memset(&params, 0x00, sizeof(params));

	if (value) {
1303
		if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1304 1305
				(!list_empty(&dep->started_list) ||
				 !list_empty(&dep->pending_list)))) {
1306
			dwc3_trace(trace_dwc3_gadget,
1307
					"%s: pending request, cannot halt",
1308 1309 1310 1311
					dep->name);
			return -EAGAIN;
		}

1312 1313
		ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
				&params);
1314
		if (ret)
1315
			dev_err(dwc->dev, "failed to set STALL on %s\n",
1316 1317 1318 1319
					dep->name);
		else
			dep->flags |= DWC3_EP_STALL;
	} else {
1320

1321
		ret = dwc3_send_clear_stall_ep_cmd(dep);
1322
		if (ret)
1323
			dev_err(dwc->dev, "failed to clear STALL on %s\n",
1324 1325
					dep->name);
		else
1326
			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1327
	}
1328

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	return ret;
}

static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
1342
	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1343 1344 1345 1346 1347 1348 1349 1350
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1351 1352
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
1353
	int				ret;
1354

1355
	spin_lock_irqsave(&dwc->lock, flags);
1356 1357
	dep->flags |= DWC3_EP_WEDGE;

1358
	if (dep->number == 0 || dep->number == 1)
1359
		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1360
	else
1361
		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1362 1363 1364
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
}

/* -------------------------------------------------------------------------- */

static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
	.bLength	= USB_DT_ENDPOINT_SIZE,
	.bDescriptorType = USB_DT_ENDPOINT,
	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
};

static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
	.enable		= dwc3_gadget_ep0_enable,
	.disable	= dwc3_gadget_ep0_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep0_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
1382
	.set_halt	= dwc3_gadget_ep0_set_halt,
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

static const struct usb_ep_ops dwc3_gadget_ep_ops = {
	.enable		= dwc3_gadget_ep_enable,
	.disable	= dwc3_gadget_ep_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
	.set_halt	= dwc3_gadget_ep_set_halt,
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_get_frame(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	u32			reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	return DWC3_DSTS_SOFFN(reg);
}

1408
static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
1409 1410 1411
{
	unsigned long		timeout;

1412
	int			ret;
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	u32			reg;

	u8			link_state;
	u8			speed;

	/*
	 * According to the Databook Remote wakeup request should
	 * be issued only when the device is in early suspend state.
	 *
	 * We can check that via USB Link State bits in DSTS register.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	speed = reg & DWC3_DSTS_CONNECTSPD;
1427 1428
	if ((speed == DWC3_DSTS_SUPERSPEED) ||
	    (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
1429
		dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
1430
		return 0;
1431 1432 1433 1434 1435 1436 1437 1438 1439
	}

	link_state = DWC3_DSTS_USBLNKST(reg);

	switch (link_state) {
	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
		break;
	default:
1440 1441 1442
		dwc3_trace(trace_dwc3_gadget,
				"can't wakeup from '%s'\n",
				dwc3_gadget_link_string(link_state));
1443
		return -EINVAL;
1444 1445
	}

1446 1447 1448
	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
	if (ret < 0) {
		dev_err(dwc->dev, "failed to put link in Recovery\n");
1449
		return ret;
1450
	}
1451

1452 1453 1454
	/* Recent versions do this automatically */
	if (dwc->revision < DWC3_REVISION_194A) {
		/* write zeroes to Link Change Request */
1455
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1456 1457 1458
		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}
1459

1460
	/* poll until Link State changes to ON */
1461 1462
	timeout = jiffies + msecs_to_jiffies(100);

1463
	while (!time_after(jiffies, timeout)) {
1464 1465 1466 1467 1468 1469 1470 1471 1472
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		/* in HS, means ON */
		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
			break;
	}

	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
		dev_err(dwc->dev, "failed to send remote wakeup\n");
1473
		return -EINVAL;
1474 1475
	}

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	return 0;
}

static int dwc3_gadget_wakeup(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
	int			ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_wakeup(dwc);
1487 1488 1489 1490 1491 1492 1493 1494 1495
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
		int is_selfpowered)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
1496
	unsigned long		flags;
1497

1498
	spin_lock_irqsave(&dwc->lock, flags);
1499
	g->is_selfpowered = !!is_selfpowered;
1500
	spin_unlock_irqrestore(&dwc->lock, flags);
1501 1502 1503 1504

	return 0;
}

1505
static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
1506 1507
{
	u32			reg;
1508
	u32			timeout = 500;
1509 1510

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1511
	if (is_on) {
1512 1513 1514 1515 1516 1517 1518 1519
		if (dwc->revision <= DWC3_REVISION_187A) {
			reg &= ~DWC3_DCTL_TRGTULST_MASK;
			reg |= DWC3_DCTL_TRGTULST_RX_DET;
		}

		if (dwc->revision >= DWC3_REVISION_194A)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;
		reg |= DWC3_DCTL_RUN_STOP;
1520 1521 1522 1523

		if (dwc->has_hibernation)
			reg |= DWC3_DCTL_KEEP_CONNECT;

1524
		dwc->pullups_connected = true;
1525
	} else {
1526
		reg &= ~DWC3_DCTL_RUN_STOP;
1527 1528 1529 1530

		if (dwc->has_hibernation && !suspend)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;

1531
		dwc->pullups_connected = false;
1532
	}
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
		if (is_on) {
			if (!(reg & DWC3_DSTS_DEVCTRLHLT))
				break;
		} else {
			if (reg & DWC3_DSTS_DEVCTRLHLT)
				break;
		}
		timeout--;
		if (!timeout)
1547
			return -ETIMEDOUT;
1548
		udelay(1);
1549 1550
	} while (1);

1551
	dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
1552 1553 1554
			dwc->gadget_driver
			? dwc->gadget_driver->function : "no-function",
			is_on ? "connect" : "disconnect");
1555 1556

	return 0;
1557 1558 1559 1560 1561 1562
}

static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1563
	int			ret;
1564 1565 1566 1567

	is_on = !!is_on;

	spin_lock_irqsave(&dwc->lock, flags);
1568
	ret = dwc3_gadget_run_stop(dwc, is_on, false);
1569 1570
	spin_unlock_irqrestore(&dwc->lock, flags);

1571
	return ret;
1572 1573
}

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
{
	u32			reg;

	/* Enable all but Start and End of Frame IRQs */
	reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
			DWC3_DEVTEN_EVNTOVERFLOWEN |
			DWC3_DEVTEN_CMDCMPLTEN |
			DWC3_DEVTEN_ERRTICERREN |
			DWC3_DEVTEN_WKUPEVTEN |
			DWC3_DEVTEN_ULSTCNGEN |
			DWC3_DEVTEN_CONNECTDONEEN |
			DWC3_DEVTEN_USBRSTEN |
			DWC3_DEVTEN_DISCONNEVTEN);

	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
}

static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
{
	/* mask all interrupts */
	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
1599
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
1600

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
/**
 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
 * dwc: pointer to our context structure
 *
 * The following looks like complex but it's actually very simple. In order to
 * calculate the number of packets we can burst at once on OUT transfers, we're
 * gonna use RxFIFO size.
 *
 * To calculate RxFIFO size we need two numbers:
 * MDWIDTH = size, in bits, of the internal memory bus
 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
 *
 * Given these two numbers, the formula is simple:
 *
 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
 *
 * 24 bytes is for 3x SETUP packets
 * 16 bytes is a clock domain crossing tolerance
 *
 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
 */
static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
{
	u32 ram2_depth;
	u32 mdwidth;
	u32 nump;
	u32 reg;

	ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
	mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);

	nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
	nump = min_t(u32, nump, 16);

	/* update NumP */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~DWC3_DCFG_NUMP_MASK;
	reg |= nump << DWC3_DCFG_NUMP_SHIFT;
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

1642
static int __dwc3_gadget_start(struct dwc3 *dwc)
1643 1644 1645 1646 1647 1648 1649
{
	struct dwc3_ep		*dep;
	int			ret = 0;
	u32			reg;

	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_SPEED_MASK);
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663

	/**
	 * WORKAROUND: DWC3 revision < 2.20a have an issue
	 * which would cause metastability state on Run/Stop
	 * bit if we try to force the IP to USB2-only mode.
	 *
	 * Because of that, we cannot configure the IP to any
	 * speed other than the SuperSpeed
	 *
	 * Refers to:
	 *
	 * STAR#9000525659: Clock Domain Crossing on DCTL in
	 * USB 2.0 Mode
	 */
1664
	if (dwc->revision < DWC3_REVISION_220A) {
1665
		reg |= DWC3_DCFG_SUPERSPEED;
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	} else {
		switch (dwc->maximum_speed) {
		case USB_SPEED_LOW:
			reg |= DWC3_DSTS_LOWSPEED;
			break;
		case USB_SPEED_FULL:
			reg |= DWC3_DSTS_FULLSPEED1;
			break;
		case USB_SPEED_HIGH:
			reg |= DWC3_DSTS_HIGHSPEED;
			break;
J
John Youn 已提交
1677 1678 1679
		case USB_SPEED_SUPER_PLUS:
			reg |= DWC3_DSTS_SUPERSPEED_PLUS;
			break;
1680
		default:
1681 1682 1683 1684 1685 1686
			dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
				dwc->maximum_speed);
			/* fall through */
		case USB_SPEED_SUPER:
			reg |= DWC3_DCFG_SUPERSPEED;
			break;
1687 1688
		}
	}
1689 1690
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
	/*
	 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
	 * field instead of letting dwc3 itself calculate that automatically.
	 *
	 * This way, we maximize the chances that we'll be able to get several
	 * bursts of data without going through any sort of endpoint throttling.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
	reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
	dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);

1702 1703
	dwc3_gadget_setup_nump(dwc);

1704 1705 1706 1707
	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
1708 1709
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1710 1711
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1712
		goto err0;
1713 1714 1715
	}

	dep = dwc->eps[1];
1716 1717
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1718 1719
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1720
		goto err1;
1721 1722 1723
	}

	/* begin to receive SETUP packets */
1724
	dwc->ep0state = EP0_SETUP_PHASE;
1725 1726
	dwc3_ep0_out_start(dwc);

1727 1728
	dwc3_gadget_enable_irq(dwc);

1729 1730
	return 0;

1731
err1:
1732
	__dwc3_gadget_ep_disable(dwc->eps[0]);
1733 1734

err0:
1735 1736 1737
	return ret;
}

1738 1739
static int dwc3_gadget_start(struct usb_gadget *g,
		struct usb_gadget_driver *driver)
1740 1741 1742
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1743
	int			ret = 0;
1744
	int			irq;
1745

1746 1747 1748 1749 1750 1751 1752 1753
	irq = platform_get_irq(to_platform_device(dwc->dev), 0);
	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
			IRQF_SHARED, "dwc3", dwc->ev_buf);
	if (ret) {
		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
				irq, ret);
		goto err0;
	}
1754
	dwc->irq_gadget = irq;
1755

1756
	spin_lock_irqsave(&dwc->lock, flags);
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	if (dwc->gadget_driver) {
		dev_err(dwc->dev, "%s is already bound to %s\n",
				dwc->gadget.name,
				dwc->gadget_driver->driver.name);
		ret = -EBUSY;
		goto err1;
	}

	dwc->gadget_driver	= driver;

	__dwc3_gadget_start(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;

err1:
	spin_unlock_irqrestore(&dwc->lock, flags);
	free_irq(irq, dwc);

err0:
	return ret;
}
1779

1780 1781
static void __dwc3_gadget_stop(struct dwc3 *dwc)
{
1782
	dwc3_gadget_disable_irq(dwc);
1783 1784
	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);
1785
}
1786

1787 1788 1789 1790
static int dwc3_gadget_stop(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1791

1792 1793 1794
	spin_lock_irqsave(&dwc->lock, flags);
	__dwc3_gadget_stop(dwc);
	dwc->gadget_driver	= NULL;
1795 1796
	spin_unlock_irqrestore(&dwc->lock, flags);

1797
	free_irq(dwc->irq_gadget, dwc->ev_buf);
1798

1799 1800
	return 0;
}
1801

1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
static const struct usb_gadget_ops dwc3_gadget_ops = {
	.get_frame		= dwc3_gadget_get_frame,
	.wakeup			= dwc3_gadget_wakeup,
	.set_selfpowered	= dwc3_gadget_set_selfpowered,
	.pullup			= dwc3_gadget_pullup,
	.udc_start		= dwc3_gadget_start,
	.udc_stop		= dwc3_gadget_stop,
};

/* -------------------------------------------------------------------------- */

1813 1814
static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
		u8 num, u32 direction)
1815 1816
{
	struct dwc3_ep			*dep;
1817
	u8				i;
1818

1819 1820
	for (i = 0; i < num; i++) {
		u8 epnum = (i << 1) | (!!direction);
1821 1822

		dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1823
		if (!dep)
1824 1825 1826 1827
			return -ENOMEM;

		dep->dwc = dwc;
		dep->number = epnum;
1828
		dep->direction = !!direction;
1829
		dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
1830 1831 1832 1833
		dwc->eps[epnum] = dep;

		snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
				(epnum & 1) ? "in" : "out");
1834

1835 1836
		dep->endpoint.name = dep->name;

1837
		dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
1838

1839
		if (epnum == 0 || epnum == 1) {
1840
			usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
1841
			dep->endpoint.maxburst = 1;
1842 1843 1844 1845 1846 1847
			dep->endpoint.ops = &dwc3_gadget_ep0_ops;
			if (!epnum)
				dwc->gadget.ep0 = &dep->endpoint;
		} else {
			int		ret;

1848
			usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
1849
			dep->endpoint.max_streams = 15;
1850 1851 1852 1853 1854
			dep->endpoint.ops = &dwc3_gadget_ep_ops;
			list_add_tail(&dep->endpoint.ep_list,
					&dwc->gadget.ep_list);

			ret = dwc3_alloc_trb_pool(dep);
1855
			if (ret)
1856 1857
				return ret;
		}
1858

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
		if (epnum == 0 || epnum == 1) {
			dep->endpoint.caps.type_control = true;
		} else {
			dep->endpoint.caps.type_iso = true;
			dep->endpoint.caps.type_bulk = true;
			dep->endpoint.caps.type_int = true;
		}

		dep->endpoint.caps.dir_in = !!direction;
		dep->endpoint.caps.dir_out = !direction;

1870 1871
		INIT_LIST_HEAD(&dep->pending_list);
		INIT_LIST_HEAD(&dep->started_list);
1872 1873 1874 1875 1876
	}

	return 0;
}

1877 1878 1879 1880 1881 1882 1883 1884
static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
{
	int				ret;

	INIT_LIST_HEAD(&dwc->gadget.ep_list);

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
	if (ret < 0) {
1885 1886
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate OUT endpoints");
1887 1888 1889 1890 1891
		return ret;
	}

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
	if (ret < 0) {
1892 1893
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate IN endpoints");
1894 1895 1896 1897 1898 1899
		return ret;
	}

	return 0;
}

1900 1901 1902 1903 1904 1905 1906
static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
{
	struct dwc3_ep			*dep;
	u8				epnum;

	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		dep = dwc->eps[epnum];
1907 1908
		if (!dep)
			continue;
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
		/*
		 * Physical endpoints 0 and 1 are special; they form the
		 * bi-directional USB endpoint 0.
		 *
		 * For those two physical endpoints, we don't allocate a TRB
		 * pool nor do we add them the endpoints list. Due to that, we
		 * shouldn't do these two operations otherwise we would end up
		 * with all sorts of bugs when removing dwc3.ko.
		 */
		if (epnum != 0 && epnum != 1) {
			dwc3_free_trb_pool(dep);
1920
			list_del(&dep->endpoint.ep_list);
1921
		}
1922 1923 1924 1925 1926 1927

		kfree(dep);
	}
}

/* -------------------------------------------------------------------------- */
1928

1929 1930
static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
		struct dwc3_request *req, struct dwc3_trb *trb,
1931 1932 1933 1934
		const struct dwc3_event_depevt *event, int status)
{
	unsigned int		count;
	unsigned int		s_pkt = 0;
1935
	unsigned int		trb_status;
1936

1937 1938
	trace_dwc3_complete_trb(dep, trb);

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
		/*
		 * We continue despite the error. There is not much we
		 * can do. If we don't clean it up we loop forever. If
		 * we skip the TRB then it gets overwritten after a
		 * while since we use them in a ring buffer. A BUG()
		 * would help. Lets hope that if this occurs, someone
		 * fixes the root cause instead of looking away :)
		 */
		dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
				dep->name, trb);
	count = trb->size & DWC3_TRB_SIZE_MASK;

	if (dep->direction) {
		if (count) {
			trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
			if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1956 1957
				dwc3_trace(trace_dwc3_gadget,
						"%s: incomplete IN transfer\n",
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
						dep->name);
				/*
				 * If missed isoc occurred and there is
				 * no request queued then issue END
				 * TRANSFER, so that core generates
				 * next xfernotready and we will issue
				 * a fresh START TRANSFER.
				 * If there are still queued request
				 * then wait, do not issue either END
				 * or UPDATE TRANSFER, just attach next
1968
				 * request in pending_list during
1969 1970 1971
				 * giveback.If any future queued request
				 * is successfully transferred then we
				 * will issue UPDATE TRANSFER for all
1972
				 * request in the pending_list.
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
				 */
				dep->flags |= DWC3_EP_MISSED_ISOC;
			} else {
				dev_err(dwc->dev, "incomplete IN transfer %s\n",
						dep->name);
				status = -ECONNRESET;
			}
		} else {
			dep->flags &= ~DWC3_EP_MISSED_ISOC;
		}
	} else {
		if (count && (event->status & DEPEVT_STATUS_SHORT))
			s_pkt = 1;
	}

	/*
	 * We assume here we will always receive the entire data block
	 * which we should receive. Meaning, if we program RX to
	 * receive 4K but we receive only 2K, we assume that's all we
	 * should receive and we simply bounce the request back to the
	 * gadget driver for further processing.
	 */
	req->request.actual += req->request.length - count;
	if (s_pkt)
		return 1;
	if ((event->status & DEPEVT_STATUS_LST) &&
			(trb->ctrl & (DWC3_TRB_CTRL_LST |
				DWC3_TRB_CTRL_HWO)))
		return 1;
	if ((event->status & DEPEVT_STATUS_IOC) &&
			(trb->ctrl & DWC3_TRB_CTRL_IOC))
		return 1;
	return 0;
}

static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event, int status)
{
	struct dwc3_request	*req;
	struct dwc3_trb		*trb;
	unsigned int		slot;
	unsigned int		i;
	int			ret;

2017
	do {
2018
		req = next_request(&dep->started_list);
2019
		if (WARN_ON_ONCE(!req))
2020
			return 1;
2021

2022 2023
		i = 0;
		do {
2024
			slot = req->first_trb_index + i;
2025
			if (slot == DWC3_TRB_NUM - 1)
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
				slot++;
			slot %= DWC3_TRB_NUM;
			trb = &dep->trb_pool[slot];

			ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
					event, status);
			if (ret)
				break;
		} while (++i < req->request.num_mapped_sgs);

		dwc3_gadget_giveback(dep, req, status);
2037 2038

		if (ret)
2039
			break;
2040
	} while (1);
2041

2042
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2043 2044
			list_empty(&dep->started_list)) {
		if (list_empty(&dep->pending_list)) {
2045 2046 2047 2048 2049 2050 2051 2052
			/*
			 * If there is no entry in request list then do
			 * not issue END TRANSFER now. Just set PENDING
			 * flag, so that END TRANSFER is issued when an
			 * entry is added into request list.
			 */
			dep->flags = DWC3_EP_PENDING_REQUEST;
		} else {
2053
			dwc3_stop_active_transfer(dwc, dep->number, true);
2054 2055
			dep->flags = DWC3_EP_ENABLED;
		}
2056 2057 2058
		return 1;
	}

2059 2060 2061 2062
	return 1;
}

static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
2063
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
2064 2065 2066
{
	unsigned		status = 0;
	int			clean_busy;
2067 2068 2069
	u32			is_xfer_complete;

	is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
2070 2071 2072 2073

	if (event->status & DEPEVT_STATUS_BUSERR)
		status = -ECONNRESET;

2074
	clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
2075 2076
	if (clean_busy && (is_xfer_complete ||
				usb_endpoint_xfer_isoc(dep->endpoint.desc)))
2077
		dep->flags &= ~DWC3_EP_BUSY;
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087

	/*
	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		u32		reg;
		int		i;

		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
2088
			dep = dwc->eps[i];
2089 2090 2091 2092

			if (!(dep->flags & DWC3_EP_ENABLED))
				continue;

2093
			if (!list_empty(&dep->started_list))
2094 2095 2096 2097 2098 2099 2100 2101 2102
				return;
		}

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg |= dwc->u1u2;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);

		dwc->u1u2 = 0;
	}
2103

2104
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2105 2106
		int ret;

2107
		ret = __dwc3_gadget_kick_transfer(dep, 0);
2108 2109 2110
		if (!ret || ret == -EBUSY)
			return;
	}
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
}

static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep;
	u8			epnum = event->endpoint_number;

	dep = dwc->eps[epnum];

2121 2122 2123
	if (!(dep->flags & DWC3_EP_ENABLED))
		return;

2124 2125 2126 2127 2128 2129 2130
	if (epnum == 0 || epnum == 1) {
		dwc3_ep0_interrupt(dwc, event);
		return;
	}

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
2131
		dep->resource_index = 0;
2132

2133
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2134 2135
			dwc3_trace(trace_dwc3_gadget,
					"%s is an Isochronous endpoint\n",
2136 2137 2138 2139
					dep->name);
			return;
		}

2140
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2141 2142
		break;
	case DWC3_DEPEVT_XFERINPROGRESS:
2143
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2144 2145
		break;
	case DWC3_DEPEVT_XFERNOTREADY:
2146
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2147 2148
			dwc3_gadget_start_isoc(dwc, dep, event);
		} else {
2149
			int active;
2150 2151
			int ret;

2152 2153
			active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;

2154
			dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
2155
					dep->name, active ? "Transfer Active"
2156 2157
					: "Transfer Not Active");

2158
			ret = __dwc3_gadget_kick_transfer(dep, 0);
2159 2160 2161
			if (!ret || ret == -EBUSY)
				return;

2162 2163
			dwc3_trace(trace_dwc3_gadget,
					"%s: failed to kick transfers\n",
2164 2165 2166
					dep->name);
		}

2167 2168
		break;
	case DWC3_DEPEVT_STREAMEVT:
2169
		if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
2170 2171 2172 2173 2174 2175 2176
			dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
					dep->name);
			return;
		}

		switch (event->status) {
		case DEPEVT_STREAMEVT_FOUND:
2177 2178
			dwc3_trace(trace_dwc3_gadget,
					"Stream %d found and started",
2179 2180 2181 2182 2183 2184
					event->parameters);

			break;
		case DEPEVT_STREAMEVT_NOTFOUND:
			/* FALLTHROUGH */
		default:
2185 2186
			dwc3_trace(trace_dwc3_gadget,
					"unable to find suitable stream\n");
2187
		}
2188 2189
		break;
	case DWC3_DEPEVT_RXTXFIFOEVT:
2190
		dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
2191 2192
		break;
	case DWC3_DEPEVT_EPCMDCMPLT:
2193
		dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
		break;
	}
}

static void dwc3_disconnect_gadget(struct dwc3 *dwc)
{
	if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->disconnect(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

2207 2208
static void dwc3_suspend_gadget(struct dwc3 *dwc)
{
2209
	if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
2210 2211 2212 2213 2214 2215 2216 2217
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->suspend(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

static void dwc3_resume_gadget(struct dwc3 *dwc)
{
2218
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2219 2220
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
2221
		spin_lock(&dwc->lock);
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
	}
}

static void dwc3_reset_gadget(struct dwc3 *dwc)
{
	if (!dwc->gadget_driver)
		return;

	if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
		spin_unlock(&dwc->lock);
		usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
2233 2234 2235 2236
		spin_lock(&dwc->lock);
	}
}

2237
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
2238 2239 2240 2241 2242 2243 2244 2245
{
	struct dwc3_ep *dep;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd;
	int ret;

	dep = dwc->eps[epnum];

2246
	if (!dep->resource_index)
2247 2248
		return;

2249 2250 2251 2252 2253 2254 2255 2256 2257
	/*
	 * NOTICE: We are violating what the Databook says about the
	 * EndTransfer command. Ideally we would _always_ wait for the
	 * EndTransfer Command Completion IRQ, but that's causing too
	 * much trouble synchronizing between us and gadget driver.
	 *
	 * We have discussed this with the IP Provider and it was
	 * suggested to giveback all requests here, but give HW some
	 * extra time to synchronize with the interconnect. We're using
2258
	 * an arbitrary 100us delay for that.
2259 2260 2261 2262 2263 2264 2265 2266 2267
	 *
	 * Note also that a similar handling was tested by Synopsys
	 * (thanks a lot Paul) and nothing bad has come out of it.
	 * In short, what we're doing is:
	 *
	 * - Issue EndTransfer WITH CMDIOC bit set
	 * - Wait 100us
	 */

2268
	cmd = DWC3_DEPCMD_ENDTRANSFER;
2269 2270
	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
	cmd |= DWC3_DEPCMD_CMDIOC;
2271
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
2272
	memset(&params, 0, sizeof(params));
2273
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
2274
	WARN_ON_ONCE(ret);
2275
	dep->resource_index = 0;
2276
	dep->flags &= ~DWC3_EP_BUSY;
2277
	udelay(100);
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
}

static void dwc3_stop_active_transfers(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;

		dep = dwc->eps[epnum];
2288 2289 2290
		if (!dep)
			continue;

2291 2292 2293
		if (!(dep->flags & DWC3_EP_ENABLED))
			continue;

2294
		dwc3_remove_requests(dwc, dep);
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
	}
}

static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;
		int ret;

		dep = dwc->eps[epnum];
2307 2308
		if (!dep)
			continue;
2309 2310 2311 2312 2313 2314

		if (!(dep->flags & DWC3_EP_STALL))
			continue;

		dep->flags &= ~DWC3_EP_STALL;

2315
		ret = dwc3_send_clear_stall_ep_cmd(dep);
2316 2317 2318 2319 2320 2321
		WARN_ON_ONCE(ret);
	}
}

static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
{
2322 2323
	int			reg;

2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	dwc3_disconnect_gadget(dwc);

	dwc->gadget.speed = USB_SPEED_UNKNOWN;
2334
	dwc->setup_packet_pending = false;
2335
	usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
2336 2337 2338 2339 2340 2341
}

static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
{
	u32			reg;

2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
	/*
	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
	 * would cause a missing Disconnect Event if there's a
	 * pending Setup Packet in the FIFO.
	 *
	 * There's no suggested workaround on the official Bug
	 * report, which states that "unless the driver/application
	 * is doing any special handling of a disconnect event,
	 * there is no functional issue".
	 *
	 * Unfortunately, it turns out that we _do_ some special
	 * handling of a disconnect event, namely complete all
	 * pending transfers, notify gadget driver of the
	 * disconnection, and so on.
	 *
	 * Our suggested workaround is to follow the Disconnect
	 * Event steps here, instead, based on a setup_packet_pending
2359 2360
	 * flag. Such flag gets set whenever we have a SETUP_PENDING
	 * status for EP0 TRBs and gets cleared on XferComplete for the
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	 * same endpoint.
	 *
	 * Refers to:
	 *
	 * STAR#9000466709: RTL: Device : Disconnect event not
	 * generated if setup packet pending in FIFO
	 */
	if (dwc->revision < DWC3_REVISION_188A) {
		if (dwc->setup_packet_pending)
			dwc3_gadget_disconnect_interrupt(dwc);
	}

2373
	dwc3_reset_gadget(dwc);
2374 2375 2376 2377

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2378
	dwc->test_mode = false;
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398

	dwc3_stop_active_transfers(dwc);
	dwc3_clear_stall_all_ep(dwc);

	/* Reset device address to zero */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
{
	u32 reg;
	u32 usb30_clock = DWC3_GCTL_CLK_BUS;

	/*
	 * We change the clock only at SS but I dunno why I would want to do
	 * this. Maybe it becomes part of the power saving plan.
	 */

2399 2400
	if ((speed != DWC3_DSTS_SUPERSPEED) &&
	    (speed != DWC3_DSTS_SUPERSPEED_PLUS))
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
		return;

	/*
	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
	 * each time on Connect Done.
	 */
	if (!usb30_clock)
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}

static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;
	u32			reg;
	u8			speed;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	speed = reg & DWC3_DSTS_CONNECTSPD;
	dwc->speed = speed;

	dwc3_update_ram_clk_sel(dwc, speed);

	switch (speed) {
J
John Youn 已提交
2429 2430 2431 2432 2433
	case DWC3_DCFG_SUPERSPEED_PLUS:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
		break;
2434
	case DWC3_DCFG_SUPERSPEED:
2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
		/*
		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
		 * would cause a missing USB3 Reset event.
		 *
		 * In such situations, we should force a USB3 Reset
		 * event by calling our dwc3_gadget_reset_interrupt()
		 * routine.
		 *
		 * Refers to:
		 *
		 * STAR#9000483510: RTL: SS : USB3 reset event may
		 * not be generated always when the link enters poll
		 */
		if (dwc->revision < DWC3_REVISION_190A)
			dwc3_gadget_reset_interrupt(dwc);

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER;
		break;
	case DWC3_DCFG_HIGHSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_HIGH;
		break;
	case DWC3_DCFG_FULLSPEED2:
	case DWC3_DCFG_FULLSPEED1:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_FULL;
		break;
	case DWC3_DCFG_LOWSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
		dwc->gadget.ep0->maxpacket = 8;
		dwc->gadget.speed = USB_SPEED_LOW;
		break;
	}

2473 2474
	/* Enable USB2 LPM Capability */

2475 2476 2477
	if ((dwc->revision > DWC3_REVISION_194A) &&
	    (speed != DWC3_DCFG_SUPERSPEED) &&
	    (speed != DWC3_DCFG_SUPERSPEED_PLUS)) {
2478 2479 2480 2481 2482 2483 2484
		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
		reg |= DWC3_DCFG_LPM_CAP;
		dwc3_writel(dwc->regs, DWC3_DCFG, reg);

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);

2485
		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2486

H
Huang Rui 已提交
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
		/*
		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
		 * DCFG.LPMCap is set, core responses with an ACK and the
		 * BESL value in the LPM token is less than or equal to LPM
		 * NYET threshold.
		 */
		WARN_ONCE(dwc->revision < DWC3_REVISION_240A
				&& dwc->has_lpm_erratum,
				"LPM Erratum not available on dwc3 revisisions < 2.40a\n");

		if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
			reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);

2500 2501 2502 2503
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	} else {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2504 2505 2506
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}

2507
	dep = dwc->eps[0];
2508 2509
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2510 2511 2512 2513 2514 2515
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	dep = dwc->eps[1];
2516 2517
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	/*
	 * Configure PHY via GUSB3PIPECTLn if required.
	 *
	 * Update GTXFIFOSIZn
	 *
	 * In both cases reset values should be sufficient.
	 */
}

static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
{
	/*
	 * TODO take core out of low power mode when that's
	 * implemented.
	 */

2539 2540 2541 2542 2543
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
2544 2545 2546 2547 2548
}

static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
2549
	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	unsigned int		pwropt;

	/*
	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
	 * Hibernation mode enabled which would show up when device detects
	 * host-initiated U3 exit.
	 *
	 * In that case, device will generate a Link State Change Interrupt
	 * from U3 to RESUME which is only necessary if Hibernation is
	 * configured in.
	 *
	 * There are no functional changes due to such spurious event and we
	 * just need to ignore it.
	 *
	 * Refers to:
	 *
	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
	 * operational mode
	 */
	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
	if ((dwc->revision < DWC3_REVISION_250A) &&
			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
				(next == DWC3_LINK_STATE_RESUME)) {
2574 2575
			dwc3_trace(trace_dwc3_gadget,
					"ignoring transition U3 -> Resume");
2576 2577 2578
			return;
		}
	}
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625

	/*
	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
	 * on the link partner, the USB session might do multiple entry/exit
	 * of low power states before a transfer takes place.
	 *
	 * Due to this problem, we might experience lower throughput. The
	 * suggested workaround is to disable DCTL[12:9] bits if we're
	 * transitioning from U1/U2 to U0 and enable those bits again
	 * after a transfer completes and there are no pending transfers
	 * on any of the enabled endpoints.
	 *
	 * This is the first half of that workaround.
	 *
	 * Refers to:
	 *
	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
	 * core send LGO_Ux entering U0
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		if (next == DWC3_LINK_STATE_U0) {
			u32	u1u2;
			u32	reg;

			switch (dwc->link_state) {
			case DWC3_LINK_STATE_U1:
			case DWC3_LINK_STATE_U2:
				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
				u1u2 = reg & (DWC3_DCTL_INITU2ENA
						| DWC3_DCTL_ACCEPTU2ENA
						| DWC3_DCTL_INITU1ENA
						| DWC3_DCTL_ACCEPTU1ENA);

				if (!dwc->u1u2)
					dwc->u1u2 = reg & u1u2;

				reg &= ~u1u2;

				dwc3_writel(dwc->regs, DWC3_DCTL, reg);
				break;
			default:
				/* do nothing */
				break;
			}
		}
	}

2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
	switch (next) {
	case DWC3_LINK_STATE_U1:
		if (dwc->speed == USB_SPEED_SUPER)
			dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_U2:
	case DWC3_LINK_STATE_U3:
		dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_RESUME:
		dwc3_resume_gadget(dwc);
		break;
	default:
		/* do nothing */
		break;
	}

2643
	dwc->link_state = next;
2644 2645
}

2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
	unsigned int is_ss = evtinfo & BIT(4);

	/**
	 * WORKAROUND: DWC3 revison 2.20a with hibernation support
	 * have a known issue which can cause USB CV TD.9.23 to fail
	 * randomly.
	 *
	 * Because of this issue, core could generate bogus hibernation
	 * events which SW needs to ignore.
	 *
	 * Refers to:
	 *
	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
	 * Device Fallback from SuperSpeed
	 */
	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
		return;

	/* enter hibernation here */
}

2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
static void dwc3_gadget_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_devt *event)
{
	switch (event->type) {
	case DWC3_DEVICE_EVENT_DISCONNECT:
		dwc3_gadget_disconnect_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_RESET:
		dwc3_gadget_reset_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_CONNECT_DONE:
		dwc3_gadget_conndone_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_WAKEUP:
		dwc3_gadget_wakeup_interrupt(dwc);
		break;
2686 2687 2688 2689 2690 2691 2692
	case DWC3_DEVICE_EVENT_HIBER_REQ:
		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
					"unexpected hibernation event\n"))
			break;

		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
		break;
2693 2694 2695 2696
	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
		break;
	case DWC3_DEVICE_EVENT_EOPF:
2697
		dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2698 2699
		break;
	case DWC3_DEVICE_EVENT_SOF:
2700
		dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
2701 2702
		break;
	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2703
		dwc3_trace(trace_dwc3_gadget, "Erratic Error");
2704 2705
		break;
	case DWC3_DEVICE_EVENT_CMD_CMPL:
2706
		dwc3_trace(trace_dwc3_gadget, "Command Complete");
2707 2708
		break;
	case DWC3_DEVICE_EVENT_OVERFLOW:
2709
		dwc3_trace(trace_dwc3_gadget, "Overflow");
2710 2711
		break;
	default:
2712
		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2713 2714 2715 2716 2717 2718
	}
}

static void dwc3_process_event_entry(struct dwc3 *dwc,
		const union dwc3_event *event)
{
2719 2720
	trace_dwc3_event(event->raw);

2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
	/* Endpoint IRQ, handle it and return early */
	if (event->type.is_devspec == 0) {
		/* depevt */
		return dwc3_endpoint_interrupt(dwc, &event->depevt);
	}

	switch (event->type.type) {
	case DWC3_EVENT_TYPE_DEV:
		dwc3_gadget_interrupt(dwc, &event->devt);
		break;
	/* REVISIT what to do with Carkit and I2C events ? */
	default:
		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
	}
}

2737
static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
2738
{
2739
	struct dwc3 *dwc = evt->dwc;
2740
	irqreturn_t ret = IRQ_NONE;
2741
	int left;
2742
	u32 reg;
2743

2744
	left = evt->count;
2745

2746 2747
	if (!(evt->flags & DWC3_EVENT_PENDING))
		return IRQ_NONE;
2748

2749 2750
	while (left > 0) {
		union dwc3_event event;
2751

2752
		event.raw = *(u32 *) (evt->buf + evt->lpos);
2753

2754
		dwc3_process_event_entry(dwc, &event);
2755

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
		/*
		 * FIXME we wrap around correctly to the next entry as
		 * almost all entries are 4 bytes in size. There is one
		 * entry which has 12 bytes which is a regular entry
		 * followed by 8 bytes data. ATM I don't know how
		 * things are organized if we get next to the a
		 * boundary so I worry about that once we try to handle
		 * that.
		 */
		evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
		left -= 4;
2767

2768
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
2769
	}
2770

2771 2772 2773
	evt->count = 0;
	evt->flags &= ~DWC3_EVENT_PENDING;
	ret = IRQ_HANDLED;
2774

2775
	/* Unmask interrupt */
2776
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
2777
	reg &= ~DWC3_GEVNTSIZ_INTMASK;
2778
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
2779

2780 2781
	return ret;
}
2782

2783
static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
2784
{
2785 2786
	struct dwc3_event_buffer *evt = _evt;
	struct dwc3 *dwc = evt->dwc;
2787
	unsigned long flags;
2788 2789
	irqreturn_t ret = IRQ_NONE;

2790
	spin_lock_irqsave(&dwc->lock, flags);
2791
	ret = dwc3_process_event_buf(evt);
2792
	spin_unlock_irqrestore(&dwc->lock, flags);
2793 2794 2795 2796

	return ret;
}

2797
static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
2798
{
2799
	struct dwc3 *dwc = evt->dwc;
2800
	u32 count;
2801
	u32 reg;
2802

2803
	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
2804 2805 2806 2807
	count &= DWC3_GEVNTCOUNT_MASK;
	if (!count)
		return IRQ_NONE;

2808 2809
	evt->count = count;
	evt->flags |= DWC3_EVENT_PENDING;
2810

2811
	/* Mask interrupt */
2812
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
2813
	reg |= DWC3_GEVNTSIZ_INTMASK;
2814
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
2815

2816
	return IRQ_WAKE_THREAD;
2817 2818
}

2819
static irqreturn_t dwc3_interrupt(int irq, void *_evt)
2820
{
2821
	struct dwc3_event_buffer	*evt = _evt;
2822

2823
	return dwc3_check_event_buf(evt);
2824 2825 2826 2827
}

/**
 * dwc3_gadget_init - Initializes gadget related registers
2828
 * @dwc: pointer to our controller context structure
2829 2830 2831
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
2832
int dwc3_gadget_init(struct dwc3 *dwc)
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
{
	int					ret;

	dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			&dwc->ctrl_req_addr, GFP_KERNEL);
	if (!dwc->ctrl_req) {
		dev_err(dwc->dev, "failed to allocate ctrl request\n");
		ret = -ENOMEM;
		goto err0;
	}

2844
	dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
2845 2846 2847 2848 2849 2850 2851
			&dwc->ep0_trb_addr, GFP_KERNEL);
	if (!dwc->ep0_trb) {
		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
		ret = -ENOMEM;
		goto err1;
	}

2852
	dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
2853 2854 2855 2856 2857
	if (!dwc->setup_buf) {
		ret = -ENOMEM;
		goto err2;
	}

2858
	dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
2859 2860
			DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
			GFP_KERNEL);
2861 2862 2863 2864 2865 2866
	if (!dwc->ep0_bounce) {
		dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
		ret = -ENOMEM;
		goto err3;
	}

2867 2868 2869 2870 2871 2872
	dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
	if (!dwc->zlp_buf) {
		ret = -ENOMEM;
		goto err4;
	}

2873 2874
	dwc->gadget.ops			= &dwc3_gadget_ops;
	dwc->gadget.speed		= USB_SPEED_UNKNOWN;
2875
	dwc->gadget.sg_supported	= true;
2876
	dwc->gadget.name		= "dwc3-gadget";
2877
	dwc->gadget.is_otg		= dwc->dr_mode == USB_DR_MODE_OTG;
2878

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	/*
	 * FIXME We might be setting max_speed to <SUPER, however versions
	 * <2.20a of dwc3 have an issue with metastability (documented
	 * elsewhere in this driver) which tells us we can't set max speed to
	 * anything lower than SUPER.
	 *
	 * Because gadget.max_speed is only used by composite.c and function
	 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
	 * to happen so we avoid sending SuperSpeed Capability descriptor
	 * together with our BOS descriptor as that could confuse host into
	 * thinking we can handle super speed.
	 *
	 * Note that, in fact, we won't even support GetBOS requests when speed
	 * is less than super speed because we don't have means, yet, to tell
	 * composite.c that we are USB 2.0 + LPM ECN.
	 */
	if (dwc->revision < DWC3_REVISION_220A)
		dwc3_trace(trace_dwc3_gadget,
				"Changing max_speed on rev %08x\n",
				dwc->revision);

	dwc->gadget.max_speed		= dwc->maximum_speed;

2902 2903 2904 2905 2906 2907
	/*
	 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
	 * on ep out.
	 */
	dwc->gadget.quirk_ep_out_aligned_size = true;

2908 2909 2910 2911 2912 2913 2914
	/*
	 * REVISIT: Here we should clear all pending IRQs to be
	 * sure we're starting from a well known location.
	 */

	ret = dwc3_gadget_init_endpoints(dwc);
	if (ret)
2915
		goto err5;
2916 2917 2918 2919

	ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
	if (ret) {
		dev_err(dwc->dev, "failed to register udc\n");
2920
		goto err5;
2921 2922 2923 2924
	}

	return 0;

2925 2926 2927
err5:
	kfree(dwc->zlp_buf);

2928
err4:
2929
	dwc3_gadget_free_endpoints(dwc);
2930 2931
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2932

2933
err3:
2934
	kfree(dwc->setup_buf);
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947

err2:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

err1:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);

err0:
	return ret;
}

2948 2949
/* -------------------------------------------------------------------------- */

2950 2951 2952 2953 2954 2955
void dwc3_gadget_exit(struct dwc3 *dwc)
{
	usb_del_gadget_udc(&dwc->gadget);

	dwc3_gadget_free_endpoints(dwc);

2956 2957
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2958

2959
	kfree(dwc->setup_buf);
2960
	kfree(dwc->zlp_buf);
2961 2962 2963 2964 2965 2966 2967

	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);
}
2968

2969
int dwc3_gadget_suspend(struct dwc3 *dwc)
2970
{
2971 2972
	int ret;

2973 2974 2975
	if (!dwc->gadget_driver)
		return 0;

2976 2977 2978
	ret = dwc3_gadget_run_stop(dwc, false, false);
	if (ret < 0)
		return ret;
2979

2980 2981
	dwc3_disconnect_gadget(dwc);
	__dwc3_gadget_stop(dwc);
2982 2983 2984 2985 2986 2987 2988 2989

	return 0;
}

int dwc3_gadget_resume(struct dwc3 *dwc)
{
	int			ret;

2990 2991 2992
	if (!dwc->gadget_driver)
		return 0;

2993 2994
	ret = __dwc3_gadget_start(dwc);
	if (ret < 0)
2995 2996
		goto err0;

2997 2998
	ret = dwc3_gadget_run_stop(dwc, true, false);
	if (ret < 0)
2999 3000 3001 3002 3003
		goto err1;

	return 0;

err1:
3004
	__dwc3_gadget_stop(dwc);
3005 3006 3007 3008

err0:
	return ret;
}