intel_dp.c 160.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159 160 161 162 163
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

181
static int
182
intel_dp_link_required(int pixel_clock, int bpp)
183
{
184
	return (pixel_clock * bpp + 9) / 10;
185 186
}

187 188 189 190 191 192
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

216
static enum drm_mode_status
217 218 219
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
220
	struct intel_dp *intel_dp = intel_attached_dp(connector);
221 222
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
223 224
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
225 226 227
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
228

229 230
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
231 232
			return MODE_PANEL;

233
		if (mode->vdisplay > fixed_mode->vdisplay)
234
			return MODE_PANEL;
235 236

		target_clock = fixed_mode->clock;
237 238
	}

239
	max_link_clock = intel_dp_max_link_rate(intel_dp);
240
	max_lanes = intel_dp_max_lane_count(intel_dp);
241 242 243 244

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

245
	if (mode_rate > max_rate || target_clock > max_dotclk)
246
		return MODE_CLOCK_HIGH;
247 248 249 250

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

251 252 253
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

254 255 256
	return MODE_OK;
}

257
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
258 259 260 261 262 263 264 265 266 267 268
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

269
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
270 271 272 273 274 275 276 277
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

278 279
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
280
				    struct intel_dp *intel_dp);
281 282
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
283
					      struct intel_dp *intel_dp);
284 285
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
286

287 288 289 290 291
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
292
	struct drm_i915_private *dev_priv = to_i915(dev);
293 294 295 296 297 298
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
299
	power_domain = intel_display_port_aux_power_domain(encoder);
300 301 302 303 304 305 306 307 308 309
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
310
	struct drm_i915_private *dev_priv = to_i915(dev);
311 312 313 314
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

315
	power_domain = intel_display_port_aux_power_domain(encoder);
316 317 318
	intel_display_power_put(dev_priv, power_domain);
}

319 320 321 322 323
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
324
	struct drm_i915_private *dev_priv = to_i915(dev);
325
	enum pipe pipe = intel_dp->pps_pipe;
326 327 328
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

352 353 354 355 356 357
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
358 359 360 361
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

362 363 364 365 366 367
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
368
	}
369

370 371 372 373 374 375 376 377 378 379 380 381 382 383
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
384

385
	if (!pll_enabled) {
386
		vlv_force_pll_off(dev, pipe);
387 388 389 390

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
391 392
}

393 394 395 396 397
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
398
	struct drm_i915_private *dev_priv = to_i915(dev);
399 400
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
401
	enum pipe pipe;
402

V
Ville Syrjälä 已提交
403
	lockdep_assert_held(&dev_priv->pps_mutex);
404

405 406 407
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

408 409 410 411 412 413 414
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
415
	for_each_intel_encoder(dev, encoder) {
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
432 433 434
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
435

436 437
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
438 439 440 441 442 443

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
444 445
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
446

447 448 449 450 451
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
452 453 454 455

	return intel_dp->pps_pipe;
}

456 457 458 459 460
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
461
	struct drm_i915_private *dev_priv = to_i915(dev);
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);

	return 0;
}

487 488 489 490 491 492
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
493
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
494 495 496 497 498
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
499
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
500 501 502 503 504 505 506
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
507

508
static enum pipe
509 510 511
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
512 513
{
	enum pipe pipe;
514 515

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
516
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
517
			PANEL_PORT_SELECT_MASK;
518 519 520 521

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

522 523 524
		if (!pipe_check(dev_priv, pipe))
			continue;

525
		return pipe;
526 527
	}

528 529 530 531 532 533 534 535
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
536
	struct drm_i915_private *dev_priv = to_i915(dev);
537 538 539 540 541
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
542 543 544 545 546 547 548 549 550 551 552
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
553 554 555 556 557 558

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
559 560
	}

561 562 563
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

564 565
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
566 567
}

568
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
569
{
570
	struct drm_device *dev = &dev_priv->drm;
571 572
	struct intel_encoder *encoder;

573 574
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
		    !IS_BROXTON(dev)))
575 576 577 578 579 580 581 582 583 584 585 586
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

587
	for_each_intel_encoder(dev, encoder) {
588 589 590 591 592 593
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
594 595 596 597
		if (IS_BROXTON(dev))
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
598
	}
599 600
}

601 602 603 604 605 606 607 608 609 610 611 612
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
613 614
	int pps_idx = 0;

615 616
	memset(regs, 0, sizeof(*regs));

617 618 619 620
	if (IS_BROXTON(dev_priv))
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
621

622 623 624 625 626 627
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
	if (!IS_BROXTON(dev_priv))
		regs->pp_div = PP_DIVISOR(pps_idx);
628 629
}

630 631
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
632
{
633
	struct pps_registers regs;
634

635 636 637 638
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
639 640
}

641 642
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
643
{
644
	struct pps_registers regs;
645

646 647 648 649
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
650 651
}

652 653 654 655 656 657 658 659
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
660
	struct drm_i915_private *dev_priv = to_i915(dev);
661 662 663 664

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

665
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
666

667
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
668
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
669
		i915_reg_t pp_ctrl_reg, pp_div_reg;
670
		u32 pp_div;
V
Ville Syrjälä 已提交
671

672 673
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
674 675 676 677 678 679 680 681 682
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

683
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
684

685 686 687
	return 0;
}

688
static bool edp_have_panel_power(struct intel_dp *intel_dp)
689
{
690
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
691
	struct drm_i915_private *dev_priv = to_i915(dev);
692

V
Ville Syrjälä 已提交
693 694
	lockdep_assert_held(&dev_priv->pps_mutex);

695
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
696 697 698
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

699
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
700 701
}

702
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
703
{
704
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
705
	struct drm_i915_private *dev_priv = to_i915(dev);
706

V
Ville Syrjälä 已提交
707 708
	lockdep_assert_held(&dev_priv->pps_mutex);

709
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
710 711 712
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

713
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
714 715
}

716 717 718
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
719
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
720
	struct drm_i915_private *dev_priv = to_i915(dev);
721

722 723
	if (!is_edp(intel_dp))
		return;
724

725
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
726 727
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
728 729
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
730 731 732
	}
}

733 734 735 736 737
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
738
	struct drm_i915_private *dev_priv = to_i915(dev);
739
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
740 741 742
	uint32_t status;
	bool done;

743
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
744
	if (has_aux_irq)
745
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
746
					  msecs_to_jiffies_timeout(10));
747
	else
748
		done = wait_for(C, 10) == 0;
749 750 751 752 753 754 755 756
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

757
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
758
{
759
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
761

762 763 764
	if (index)
		return 0;

765 766
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
767
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
768
	 */
769
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
770 771 772 773 774
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
775
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
776 777 778 779

	if (index)
		return 0;

780 781 782 783 784
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
785
	if (intel_dig_port->port == PORT_A)
786
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
787 788
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
789 790 791 792 793
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
794
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
795

796
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
797
		/* Workaround for non-ULT HSW */
798 799 800 801 802
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
803
	}
804 805

	return ilk_get_aux_clock_divider(intel_dp, index);
806 807
}

808 809 810 811 812 813 814 815 816 817
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

818 819 820 821
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
822 823 824 825 826 827 828 829 830 831
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

832
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
833 834 835 836 837
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
838
	       DP_AUX_CH_CTL_DONE |
839
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
840
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
841
	       timeout |
842
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
843 844
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
845
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
846 847
}

848 849 850 851 852 853 854 855 856 857 858 859
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
860
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
861 862 863
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

864 865
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
866
		const uint8_t *send, int send_bytes,
867 868 869 870
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
871
	struct drm_i915_private *dev_priv = to_i915(dev);
872
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
873
	uint32_t aux_clock_divider;
874 875
	int i, ret, recv_bytes;
	uint32_t status;
876
	int try, clock = 0;
877
	bool has_aux_irq = HAS_AUX_IRQ(dev);
878 879
	bool vdd;

880
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
881

882 883 884 885 886 887
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
888
	vdd = edp_panel_vdd_on(intel_dp);
889 890 891 892 893 894 895 896

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
897

898 899
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
900
		status = I915_READ_NOTRACE(ch_ctl);
901 902 903 904 905 906
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
907 908 909 910 911 912 913 914 915
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

916 917
		ret = -EBUSY;
		goto out;
918 919
	}

920 921 922 923 924 925
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

926
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
927 928 929 930
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
931

932 933 934 935
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
936
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
937 938
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
939 940

			/* Send the command and wait for it to complete */
941
			I915_WRITE(ch_ctl, send_ctl);
942 943 944 945 946 947 948 949 950 951

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

952
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
953
				continue;
954 955 956 957 958 959 960 961

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
962
				continue;
963
			}
964
			if (status & DP_AUX_CH_CTL_DONE)
965
				goto done;
966
		}
967 968 969
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
970
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
971 972
		ret = -EBUSY;
		goto out;
973 974
	}

975
done:
976 977 978
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
979
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
980
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
981 982
		ret = -EIO;
		goto out;
983
	}
984 985 986

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
987
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
988
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
989 990
		ret = -ETIMEDOUT;
		goto out;
991 992 993 994 995
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1017 1018
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1019

1020
	for (i = 0; i < recv_bytes; i += 4)
1021
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1022
				    recv + i, recv_bytes - i);
1023

1024 1025 1026 1027
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1028 1029 1030
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1031
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1032

1033
	return ret;
1034 1035
}

1036 1037
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1038 1039
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1040
{
1041 1042 1043
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1044 1045
	int ret;

1046 1047 1048
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1049 1050
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1051

1052 1053 1054
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1055
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1056
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1057
		rxsize = 2; /* 0 or 1 data bytes */
1058

1059 1060
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1061

1062 1063
		WARN_ON(!msg->buffer != !msg->size);

1064 1065
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1066

1067 1068 1069
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1070

1071 1072 1073 1074 1075 1076 1077
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1078 1079
		}
		break;
1080

1081 1082
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1083
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1084
		rxsize = msg->size + 1;
1085

1086 1087
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1088

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1100
		}
1101 1102 1103 1104 1105
		break;

	default:
		ret = -EINVAL;
		break;
1106
	}
1107

1108
	return ret;
1109 1110
}

1111 1112
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1125 1126
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1139 1140
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1155 1156
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1195 1196
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1213 1214
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1231 1232
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1233 1234 1235 1236 1237 1238 1239 1240 1241
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1242 1243
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1264
static void
1265 1266 1267 1268 1269
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1270
static void
1271
intel_dp_aux_init(struct intel_dp *intel_dp)
1272
{
1273 1274
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1275

1276
	intel_aux_reg_init(intel_dp);
1277
	drm_dp_aux_init(&intel_dp->aux);
1278

1279
	/* Failure to allocate our preferred name is not critical */
1280
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1281
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1282 1283
}

1284
static int
1285
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1286
{
1287 1288 1289
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1290
	}
1291 1292 1293 1294

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1295 1296
}

1297
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1298
{
1299 1300 1301
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1302 1303 1304 1305 1306 1307 1308
	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1309
static int
1310
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1311
{
1312 1313
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1314 1315
	int size;

1316 1317
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1318
		size = ARRAY_SIZE(bxt_rates);
1319
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1320
		*source_rates = skl_rates;
1321 1322 1323 1324
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1325
	}
1326

1327
	/* This depends on the fact that 5.4 is last value in the array */
1328
	if (!intel_dp_source_supports_hbr2(intel_dp))
1329
		size--;
1330

1331
	return size;
1332 1333
}

1334 1335
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1336
		   struct intel_crtc_state *pipe_config)
1337 1338
{
	struct drm_device *dev = encoder->base.dev;
1339 1340
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1341 1342

	if (IS_G4X(dev)) {
1343 1344
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1345
	} else if (HAS_PCH_SPLIT(dev)) {
1346 1347
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1348 1349 1350
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1351
	} else if (IS_VALLEYVIEW(dev)) {
1352 1353
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1354
	}
1355 1356 1357

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1358
			if (pipe_config->port_clock == divisor[i].clock) {
1359 1360 1361 1362 1363
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1364 1365 1366
	}
}

1367 1368
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1369
			   int *common_rates)
1370 1371 1372 1373 1374
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1375 1376
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1377
			common_rates[k] = source_rates[i];
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1390 1391
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1392 1393 1394 1395 1396
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1397
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1398 1399 1400

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1401
			       common_rates);
1402 1403
}

1404 1405 1406 1407 1408 1409 1410 1411
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1412
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1423 1424
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1425 1426 1427 1428 1429
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1430
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1431 1432 1433 1434 1435 1436 1437
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1438 1439 1440
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1441 1442
}

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
static void intel_dp_print_hw_revision(struct intel_dp *intel_dp)
{
	uint8_t rev;
	int len;

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return;

	len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_HW_REV, &rev, 1);
	if (len < 0)
		return;

	DRM_DEBUG_KMS("sink hw revision: %d.%d\n", (rev & 0xf0) >> 4, rev & 0xf);
}

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
static void intel_dp_print_sw_revision(struct intel_dp *intel_dp)
{
	uint8_t rev[2];
	int len;

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return;

	len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_SW_REV, &rev, 2);
	if (len < 0)
		return;

	DRM_DEBUG_KMS("sink sw revision: %d.%d\n", rev[0], rev[1]);
}

1481
static int rate_to_index(int find, const int *rates)
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1492 1493 1494 1495 1496 1497
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1498
	len = intel_dp_common_rates(intel_dp, rates);
1499 1500 1501
	if (WARN_ON(len <= 0))
		return 162000;

1502
	return rates[len - 1];
1503 1504
}

1505 1506
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1507
	return rate_to_index(rate, intel_dp->sink_rates);
1508 1509
}

1510 1511
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1523 1524
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

	return bpp;
}

P
Paulo Zanoni 已提交
1537
bool
1538
intel_dp_compute_config(struct intel_encoder *encoder,
1539 1540
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1541
{
1542
	struct drm_device *dev = encoder->base.dev;
1543
	struct drm_i915_private *dev_priv = to_i915(dev);
1544
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1545
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1546
	enum port port = dp_to_dig_port(intel_dp)->port;
1547
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1548
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1549
	int lane_count, clock;
1550
	int min_lane_count = 1;
1551
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1552
	/* Conveniently, the link BW constants become indices with a shift...*/
1553
	int min_clock = 0;
1554
	int max_clock;
1555
	int bpp, mode_rate;
1556
	int link_avail, link_clock;
1557 1558
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1559
	uint8_t link_bw, rate_select;
1560

1561
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1562 1563

	/* No common link rates between source and sink */
1564
	WARN_ON(common_len <= 0);
1565

1566
	max_clock = common_len - 1;
1567

1568
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1569 1570
		pipe_config->has_pch_encoder = true;

1571
	pipe_config->has_drrs = false;
1572
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1573

1574 1575 1576
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1577 1578 1579

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1580
			ret = skl_update_scaler_crtc(pipe_config);
1581 1582 1583 1584
			if (ret)
				return ret;
		}

1585
		if (HAS_GMCH_DISPLAY(dev))
1586 1587 1588
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1589 1590
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1591 1592
	}

1593
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1594 1595
		return false;

1596
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1597
		      "max bw %d pixel clock %iKHz\n",
1598
		      max_lane_count, common_rates[max_clock],
1599
		      adjusted_mode->crtc_clock);
1600

1601 1602
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1603
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1604
	if (is_edp(intel_dp)) {
1605 1606 1607

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1608
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1609
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1610 1611
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1612 1613
		}

1614 1615 1616 1617 1618 1619 1620 1621 1622
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1623
	}
1624

1625
	for (; bpp >= 6*3; bpp -= 2*3) {
1626 1627
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1628

1629
		for (clock = min_clock; clock <= max_clock; clock++) {
1630 1631 1632 1633
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1634
				link_clock = common_rates[clock];
1635 1636 1637 1638 1639 1640 1641 1642 1643
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1644

1645
	return false;
1646

1647
found:
1648 1649 1650 1651 1652 1653
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1654 1655 1656 1657 1658
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1659 1660
	}

1661
	pipe_config->lane_count = lane_count;
1662

1663
	pipe_config->pipe_bpp = bpp;
1664
	pipe_config->port_clock = common_rates[clock];
1665

1666 1667 1668 1669 1670
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1671
		      pipe_config->port_clock, bpp);
1672 1673
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1674

1675
	intel_link_compute_m_n(bpp, lane_count,
1676 1677
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1678
			       &pipe_config->dp_m_n);
1679

1680
	if (intel_connector->panel.downclock_mode != NULL &&
1681
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1682
			pipe_config->has_drrs = true;
1683 1684 1685 1686 1687 1688
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1700
			vco = 8640000;
1701 1702
			break;
		default:
1703
			vco = 8100000;
1704 1705 1706 1707 1708 1709
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1710
	if (!HAS_DDI(dev))
1711
		intel_dp_set_clock(encoder, pipe_config);
1712

1713
	return true;
1714 1715
}

1716
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1717 1718
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1719
{
1720 1721 1722
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1723 1724
}

1725 1726
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1727
{
1728
	struct drm_device *dev = encoder->base.dev;
1729
	struct drm_i915_private *dev_priv = to_i915(dev);
1730
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1731
	enum port port = dp_to_dig_port(intel_dp)->port;
1732
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1733
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1734

1735 1736 1737 1738
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1739

1740
	/*
K
Keith Packard 已提交
1741
	 * There are four kinds of DP registers:
1742 1743
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1744 1745
	 * 	SNB CPU
	 *	IVB CPU
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1756

1757 1758 1759 1760
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1761

1762 1763
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1764
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1765

1766
	/* Split out the IBX/CPU vs CPT settings */
1767

1768
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1769 1770 1771 1772 1773 1774
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1775
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1776 1777
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1778
		intel_dp->DP |= crtc->pipe << 29;
1779
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1780 1781
		u32 trans_dp;

1782
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1783 1784 1785 1786 1787 1788 1789

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1790
	} else {
1791
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1792
		    !IS_CHERRYVIEW(dev) && pipe_config->limited_color_range)
1793
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1794 1795 1796 1797 1798 1799 1800

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1801
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1802 1803
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1804
		if (IS_CHERRYVIEW(dev))
1805
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1806 1807
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1808
	}
1809 1810
}

1811 1812
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1813

1814 1815
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1816

1817 1818
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1819

I
Imre Deak 已提交
1820 1821 1822
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1823
static void wait_panel_status(struct intel_dp *intel_dp,
1824 1825
				       u32 mask,
				       u32 value)
1826
{
1827
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1828
	struct drm_i915_private *dev_priv = to_i915(dev);
1829
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1830

V
Ville Syrjälä 已提交
1831 1832
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1833 1834
	intel_pps_verify_state(dev_priv, intel_dp);

1835 1836
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1837

1838
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1839 1840 1841
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1842

1843 1844 1845
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1846
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1847 1848
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1849 1850

	DRM_DEBUG_KMS("Wait complete\n");
1851
}
1852

1853
static void wait_panel_on(struct intel_dp *intel_dp)
1854 1855
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1856
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1857 1858
}

1859
static void wait_panel_off(struct intel_dp *intel_dp)
1860 1861
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1862
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1863 1864
}

1865
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1866
{
1867 1868 1869
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1870
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1871

1872 1873 1874 1875 1876
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1877 1878
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1879 1880 1881
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1882

1883
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1884 1885
}

1886
static void wait_backlight_on(struct intel_dp *intel_dp)
1887 1888 1889 1890 1891
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1892
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1893 1894 1895 1896
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1897

1898 1899 1900 1901
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1902
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1903
{
1904
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1905
	struct drm_i915_private *dev_priv = to_i915(dev);
1906
	u32 control;
1907

V
Ville Syrjälä 已提交
1908 1909
	lockdep_assert_held(&dev_priv->pps_mutex);

1910
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1911 1912
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1913 1914 1915
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1916
	return control;
1917 1918
}

1919 1920 1921 1922 1923
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1924
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1925
{
1926
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1927 1928
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1929
	struct drm_i915_private *dev_priv = to_i915(dev);
1930
	enum intel_display_power_domain power_domain;
1931
	u32 pp;
1932
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1933
	bool need_to_disable = !intel_dp->want_panel_vdd;
1934

V
Ville Syrjälä 已提交
1935 1936
	lockdep_assert_held(&dev_priv->pps_mutex);

1937
	if (!is_edp(intel_dp))
1938
		return false;
1939

1940
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1941
	intel_dp->want_panel_vdd = true;
1942

1943
	if (edp_have_panel_vdd(intel_dp))
1944
		return need_to_disable;
1945

1946
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1947
	intel_display_power_get(dev_priv, power_domain);
1948

V
Ville Syrjälä 已提交
1949 1950
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1951

1952 1953
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1954

1955
	pp = ironlake_get_pp_control(intel_dp);
1956
	pp |= EDP_FORCE_VDD;
1957

1958 1959
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1960 1961 1962 1963 1964

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1965 1966 1967
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1968
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1969 1970
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1971 1972
		msleep(intel_dp->panel_power_up_delay);
	}
1973 1974 1975 1976

	return need_to_disable;
}

1977 1978 1979 1980 1981 1982 1983
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1984
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1985
{
1986
	bool vdd;
1987

1988 1989 1990
	if (!is_edp(intel_dp))
		return;

1991
	pps_lock(intel_dp);
1992
	vdd = edp_panel_vdd_on(intel_dp);
1993
	pps_unlock(intel_dp);
1994

R
Rob Clark 已提交
1995
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1996
	     port_name(dp_to_dig_port(intel_dp)->port));
1997 1998
}

1999
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2000
{
2001
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2002
	struct drm_i915_private *dev_priv = to_i915(dev);
2003 2004 2005 2006
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
2007
	u32 pp;
2008
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2009

V
Ville Syrjälä 已提交
2010
	lockdep_assert_held(&dev_priv->pps_mutex);
2011

2012
	WARN_ON(intel_dp->want_panel_vdd);
2013

2014
	if (!edp_have_panel_vdd(intel_dp))
2015
		return;
2016

V
Ville Syrjälä 已提交
2017 2018
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2019

2020 2021
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2022

2023 2024
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2025

2026 2027
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2028

2029 2030 2031
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2032

2033
	if ((pp & PANEL_POWER_ON) == 0)
2034
		intel_dp->panel_power_off_time = ktime_get_boottime();
2035

2036
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2037
	intel_display_power_put(dev_priv, power_domain);
2038
}
2039

2040
static void edp_panel_vdd_work(struct work_struct *__work)
2041 2042 2043 2044
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2045
	pps_lock(intel_dp);
2046 2047
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2048
	pps_unlock(intel_dp);
2049 2050
}

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2064 2065 2066 2067 2068
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2069
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2070
{
2071
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2072 2073 2074

	lockdep_assert_held(&dev_priv->pps_mutex);

2075 2076
	if (!is_edp(intel_dp))
		return;
2077

R
Rob Clark 已提交
2078
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2079
	     port_name(dp_to_dig_port(intel_dp)->port));
2080

2081 2082
	intel_dp->want_panel_vdd = false;

2083
	if (sync)
2084
		edp_panel_vdd_off_sync(intel_dp);
2085 2086
	else
		edp_panel_vdd_schedule_off(intel_dp);
2087 2088
}

2089
static void edp_panel_on(struct intel_dp *intel_dp)
2090
{
2091
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2092
	struct drm_i915_private *dev_priv = to_i915(dev);
2093
	u32 pp;
2094
	i915_reg_t pp_ctrl_reg;
2095

2096 2097
	lockdep_assert_held(&dev_priv->pps_mutex);

2098
	if (!is_edp(intel_dp))
2099
		return;
2100

V
Ville Syrjälä 已提交
2101 2102
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2103

2104 2105 2106
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2107
		return;
2108

2109
	wait_panel_power_cycle(intel_dp);
2110

2111
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2112
	pp = ironlake_get_pp_control(intel_dp);
2113 2114 2115
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2116 2117
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2118
	}
2119

2120
	pp |= PANEL_POWER_ON;
2121 2122 2123
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

2124 2125
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2126

2127
	wait_panel_on(intel_dp);
2128
	intel_dp->last_power_on = jiffies;
2129

2130 2131
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2132 2133
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2134
	}
2135
}
V
Ville Syrjälä 已提交
2136

2137 2138 2139 2140 2141 2142 2143
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2144
	pps_unlock(intel_dp);
2145 2146
}

2147 2148

static void edp_panel_off(struct intel_dp *intel_dp)
2149
{
2150 2151
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2152
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2153
	struct drm_i915_private *dev_priv = to_i915(dev);
2154
	enum intel_display_power_domain power_domain;
2155
	u32 pp;
2156
	i915_reg_t pp_ctrl_reg;
2157

2158 2159
	lockdep_assert_held(&dev_priv->pps_mutex);

2160 2161
	if (!is_edp(intel_dp))
		return;
2162

V
Ville Syrjälä 已提交
2163 2164
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2165

V
Ville Syrjälä 已提交
2166 2167
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2168

2169
	pp = ironlake_get_pp_control(intel_dp);
2170 2171
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2172
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2173
		EDP_BLC_ENABLE);
2174

2175
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2176

2177 2178
	intel_dp->want_panel_vdd = false;

2179 2180
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2181

2182
	intel_dp->panel_power_off_time = ktime_get_boottime();
2183
	wait_panel_off(intel_dp);
2184 2185

	/* We got a reference when we enabled the VDD. */
2186
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2187
	intel_display_power_put(dev_priv, power_domain);
2188
}
V
Ville Syrjälä 已提交
2189

2190 2191 2192 2193
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2194

2195 2196
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2197
	pps_unlock(intel_dp);
2198 2199
}

2200 2201
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2202
{
2203 2204
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2205
	struct drm_i915_private *dev_priv = to_i915(dev);
2206
	u32 pp;
2207
	i915_reg_t pp_ctrl_reg;
2208

2209 2210 2211 2212 2213 2214
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2215
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2216

2217
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2218

2219
	pp = ironlake_get_pp_control(intel_dp);
2220
	pp |= EDP_BLC_ENABLE;
2221

2222
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2223 2224 2225

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2226

2227
	pps_unlock(intel_dp);
2228 2229
}

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2244
{
2245
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2246
	struct drm_i915_private *dev_priv = to_i915(dev);
2247
	u32 pp;
2248
	i915_reg_t pp_ctrl_reg;
2249

2250 2251 2252
	if (!is_edp(intel_dp))
		return;

2253
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2254

2255
	pp = ironlake_get_pp_control(intel_dp);
2256
	pp &= ~EDP_BLC_ENABLE;
2257

2258
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2259 2260 2261

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2262

2263
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2264 2265

	intel_dp->last_backlight_off = jiffies;
2266
	edp_wait_backlight_off(intel_dp);
2267
}
2268

2269 2270 2271 2272 2273 2274 2275
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2276

2277
	_intel_edp_backlight_off(intel_dp);
2278
	intel_panel_disable_backlight(intel_dp->attached_connector);
2279
}
2280

2281 2282 2283 2284 2285 2286 2287 2288
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2289 2290
	bool is_enabled;

2291
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2292
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2293
	pps_unlock(intel_dp);
2294 2295 2296 2297

	if (is_enabled == enable)
		return;

2298 2299
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2300 2301 2302 2303 2304 2305 2306

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2307 2308 2309 2310 2311 2312 2313 2314 2315
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2316
			onoff(state), onoff(cur_state));
2317 2318 2319 2320 2321 2322 2323 2324 2325
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2326
			onoff(state), onoff(cur_state));
2327 2328 2329 2330
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2331 2332
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2333
{
2334
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2335
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2336

2337 2338 2339
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2340

2341
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2342
		      pipe_config->port_clock);
2343 2344 2345

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2346
	if (pipe_config->port_clock == 162000)
2347 2348 2349 2350 2351 2352 2353 2354
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2355 2356 2357 2358 2359 2360 2361
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2362
		intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
2363

2364
	intel_dp->DP |= DP_PLL_ENABLE;
2365

2366
	I915_WRITE(DP_A, intel_dp->DP);
2367 2368
	POSTING_READ(DP_A);
	udelay(200);
2369 2370
}

2371
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2372
{
2373
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2374 2375
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2376

2377 2378 2379
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2380

2381 2382
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2383
	intel_dp->DP &= ~DP_PLL_ENABLE;
2384

2385
	I915_WRITE(DP_A, intel_dp->DP);
2386
	POSTING_READ(DP_A);
2387 2388 2389
	udelay(200);
}

2390
/* If the sink supports it, try to set the power state appropriately */
2391
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2392 2393 2394 2395 2396 2397 2398 2399
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2400 2401
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2402 2403 2404 2405 2406 2407
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2408 2409
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2410 2411 2412 2413 2414
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2415 2416 2417 2418

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2419 2420
}

2421 2422
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2423
{
2424
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2425
	enum port port = dp_to_dig_port(intel_dp)->port;
2426
	struct drm_device *dev = encoder->base.dev;
2427
	struct drm_i915_private *dev_priv = to_i915(dev);
2428 2429
	enum intel_display_power_domain power_domain;
	u32 tmp;
2430
	bool ret;
2431 2432

	power_domain = intel_display_port_power_domain(encoder);
2433
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2434 2435
		return false;

2436 2437
	ret = false;

2438
	tmp = I915_READ(intel_dp->output_reg);
2439 2440

	if (!(tmp & DP_PORT_EN))
2441
		goto out;
2442

2443
	if (IS_GEN7(dev) && port == PORT_A) {
2444
		*pipe = PORT_TO_PIPE_CPT(tmp);
2445
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2446
		enum pipe p;
2447

2448 2449 2450 2451
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2452 2453 2454
				ret = true;

				goto out;
2455 2456 2457
			}
		}

2458
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2459
			      i915_mmio_reg_offset(intel_dp->output_reg));
2460 2461 2462 2463
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2464
	}
2465

2466 2467 2468 2469 2470 2471
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2472
}
2473

2474
static void intel_dp_get_config(struct intel_encoder *encoder,
2475
				struct intel_crtc_state *pipe_config)
2476 2477 2478
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2479
	struct drm_device *dev = encoder->base.dev;
2480
	struct drm_i915_private *dev_priv = to_i915(dev);
2481 2482
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2483

2484
	tmp = I915_READ(intel_dp->output_reg);
2485 2486

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2487

2488
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2489 2490 2491
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2492 2493 2494
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2495

2496
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2497 2498 2499 2500
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2501
		if (tmp & DP_SYNC_HS_HIGH)
2502 2503 2504
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2505

2506
		if (tmp & DP_SYNC_VS_HIGH)
2507 2508 2509 2510
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2511

2512
	pipe_config->base.adjusted_mode.flags |= flags;
2513

2514
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2515
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2516 2517
		pipe_config->limited_color_range = true;

2518 2519 2520
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2521 2522
	intel_dp_get_m_n(crtc, pipe_config);

2523
	if (port == PORT_A) {
2524
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2525 2526 2527 2528
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2529

2530 2531 2532
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2533

2534 2535
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2550 2551
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2552
	}
2553 2554
}

2555 2556 2557
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2558
{
2559
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2560
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2561

2562
	if (old_crtc_state->has_audio)
2563
		intel_audio_codec_disable(encoder);
2564

2565
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2566 2567
		intel_psr_disable(intel_dp);

2568 2569
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2570
	intel_edp_panel_vdd_on(intel_dp);
2571
	intel_edp_backlight_off(intel_dp);
2572
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2573
	intel_edp_panel_off(intel_dp);
2574

2575
	/* disable the port before the pipe on g4x */
2576
	if (INTEL_GEN(dev_priv) < 5)
2577
		intel_dp_link_down(intel_dp);
2578 2579
}

2580 2581 2582
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2583
{
2584
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2585
	enum port port = dp_to_dig_port(intel_dp)->port;
2586

2587
	intel_dp_link_down(intel_dp);
2588 2589

	/* Only ilk+ has port A */
2590 2591
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2592 2593
}

2594 2595 2596
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2597 2598 2599 2600
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2601 2602
}

2603 2604 2605
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2606 2607 2608
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2609
	struct drm_i915_private *dev_priv = to_i915(dev);
2610

2611 2612 2613 2614 2615 2616
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2617

V
Ville Syrjälä 已提交
2618
	mutex_unlock(&dev_priv->sb_lock);
2619 2620
}

2621 2622 2623 2624 2625 2626 2627
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2628
	struct drm_i915_private *dev_priv = to_i915(dev);
2629 2630
	enum port port = intel_dig_port->port;

2631 2632 2633 2634
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2661 2662
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2676
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2701
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2702 2703 2704 2705 2706 2707 2708
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2709 2710
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2711 2712
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2713
	struct drm_i915_private *dev_priv = to_i915(dev);
2714 2715 2716

	/* enable with pattern 1 (as per spec) */

2717
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2718 2719 2720 2721 2722 2723 2724 2725

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2726
	if (old_crtc_state->has_audio)
2727
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2728 2729 2730

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2731 2732
}

2733 2734
static void intel_enable_dp(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config)
2735
{
2736 2737
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2738
	struct drm_i915_private *dev_priv = to_i915(dev);
2739
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2740
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2741
	enum pipe pipe = crtc->pipe;
2742

2743 2744
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2745

2746 2747
	pps_lock(intel_dp);

2748
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2749 2750
		vlv_init_panel_power_sequencer(intel_dp);

2751
	intel_dp_enable_port(intel_dp, pipe_config);
2752 2753 2754 2755 2756 2757 2758

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2759
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2760 2761 2762
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
2763
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2764

2765 2766
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2767
	}
2768

2769
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2770
	intel_dp_start_link_train(intel_dp);
2771
	intel_dp_stop_link_train(intel_dp);
2772

2773
	if (pipe_config->has_audio) {
2774
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2775
				 pipe_name(pipe));
2776 2777
		intel_audio_codec_enable(encoder);
	}
2778
}
2779

2780 2781 2782
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2783
{
2784 2785
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2786
	intel_enable_dp(encoder, pipe_config);
2787
	intel_edp_backlight_on(intel_dp);
2788
}
2789

2790 2791 2792
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2793
{
2794 2795
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2796
	intel_edp_backlight_on(intel_dp);
2797
	intel_psr_enable(intel_dp);
2798 2799
}

2800 2801 2802
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2803 2804
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2805
	enum port port = dp_to_dig_port(intel_dp)->port;
2806

2807
	intel_dp_prepare(encoder, pipe_config);
2808

2809
	/* Only ilk+ has port A */
2810
	if (port == PORT_A)
2811
		ironlake_edp_pll_on(intel_dp, pipe_config);
2812 2813
}

2814 2815 2816
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2817
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2818
	enum pipe pipe = intel_dp->pps_pipe;
2819
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2840 2841 2842
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2843
	struct drm_i915_private *dev_priv = to_i915(dev);
2844 2845 2846 2847
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2848 2849 2850
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2851
	for_each_intel_encoder(dev, encoder) {
2852
		struct intel_dp *intel_dp;
2853
		enum port port;
2854 2855 2856 2857 2858

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2859
		port = dp_to_dig_port(intel_dp)->port;
2860 2861 2862 2863 2864

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2865
			      pipe_name(pipe), port_name(port));
2866

2867
		WARN(encoder->base.crtc,
2868 2869
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2870 2871

		/* make sure vdd is off before we steal it */
2872
		vlv_detach_power_sequencer(intel_dp);
2873 2874 2875 2876 2877 2878 2879 2880
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2881
	struct drm_i915_private *dev_priv = to_i915(dev);
2882 2883 2884 2885
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2886 2887 2888
	if (!is_edp(intel_dp))
		return;

2889 2890 2891 2892 2893 2894 2895 2896 2897
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2898
		vlv_detach_power_sequencer(intel_dp);
2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2913 2914
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2915 2916
}

2917 2918 2919
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2920
{
2921
	vlv_phy_pre_encoder_enable(encoder);
2922

2923
	intel_enable_dp(encoder, pipe_config);
2924 2925
}

2926 2927 2928
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2929
{
2930
	intel_dp_prepare(encoder, pipe_config);
2931

2932
	vlv_phy_pre_pll_enable(encoder);
2933 2934
}

2935 2936 2937
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2938
{
2939
	chv_phy_pre_encoder_enable(encoder);
2940

2941
	intel_enable_dp(encoder, pipe_config);
2942 2943

	/* Second common lane will stay alive on its own now */
2944
	chv_phy_release_cl2_override(encoder);
2945 2946
}

2947 2948 2949
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
2950
{
2951
	intel_dp_prepare(encoder, pipe_config);
2952

2953
	chv_phy_pre_pll_enable(encoder);
2954 2955
}

2956 2957 2958
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
2959
{
2960
	chv_phy_post_pll_disable(encoder);
2961 2962
}

2963 2964 2965 2966
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
2967
bool
2968
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2969
{
2970 2971
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2972 2973
}

2974
/* These are source-specific values. */
2975
uint8_t
K
Keith Packard 已提交
2976
intel_dp_voltage_max(struct intel_dp *intel_dp)
2977
{
2978
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2979
	struct drm_i915_private *dev_priv = to_i915(dev);
2980
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2981

2982 2983 2984
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2985
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
2986
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2987
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2988
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2989
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2990
	else if (IS_GEN7(dev) && port == PORT_A)
2991
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2992
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2993
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2994
	else
2995
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2996 2997
}

2998
uint8_t
K
Keith Packard 已提交
2999 3000
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3001
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3002
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3003

3004 3005 3006 3007 3008 3009 3010 3011
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3012 3013
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3014 3015 3016 3017
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3018
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3019 3020 3021 3022 3023 3024 3025
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3026
		default:
3027
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3028
		}
3029
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3030
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3031 3032 3033 3034 3035 3036 3037
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3038
		default:
3039
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3040
		}
3041
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3042
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3043 3044 3045 3046 3047
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3048
		default:
3049
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3050 3051 3052
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3053 3054 3055 3056 3057 3058 3059
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3060
		default:
3061
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3062
		}
3063 3064 3065
	}
}

3066
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3067
{
3068
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3069 3070 3071 3072 3073
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3074
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3075 3076
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3077
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3078 3079 3080
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3081
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3082 3083 3084
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3085
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3086 3087 3088
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3089
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3090 3091 3092 3093 3094 3095 3096
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3097
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3098 3099
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3100
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3101 3102 3103
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3104
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3105 3106 3107
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3108
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3109 3110 3111 3112 3113 3114 3115
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3116
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3117 3118
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3119
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3120 3121 3122
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3123
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3124 3125 3126 3127 3128 3129 3130
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3131
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3132 3133
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3134
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3146 3147
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3148 3149 3150 3151

	return 0;
}

3152
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3153
{
3154 3155 3156
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3157 3158 3159
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3160
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3161
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3162
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3163 3164 3165
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3166
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3167 3168 3169
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3170
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3171 3172 3173
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3174
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3175 3176
			deemph_reg_value = 128;
			margin_reg_value = 154;
3177
			uniq_trans_scale = true;
3178 3179 3180 3181 3182
			break;
		default:
			return 0;
		}
		break;
3183
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3184
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3185
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3186 3187 3188
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3189
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3190 3191 3192
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3193
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3194 3195 3196 3197 3198 3199 3200
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3201
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3202
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3203
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3204 3205 3206
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3207
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3208 3209 3210 3211 3212 3213 3214
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3215
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3216
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3217
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3229 3230
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3231 3232 3233 3234

	return 0;
}

3235
static uint32_t
3236
gen4_signal_levels(uint8_t train_set)
3237
{
3238
	uint32_t	signal_levels = 0;
3239

3240
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3241
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3242 3243 3244
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3245
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3246 3247
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3248
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3249 3250
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3251
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3252 3253 3254
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3255
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3256
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3257 3258 3259
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3260
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3261 3262
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3263
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3264 3265
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3266
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3267 3268 3269 3270 3271 3272
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3273 3274
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3275
gen6_edp_signal_levels(uint8_t train_set)
3276
{
3277 3278 3279
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3280 3281
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3282
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3283
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3284
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3285 3286
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3287
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3288 3289
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3290
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3291 3292
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3293
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3294
	default:
3295 3296 3297
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3298 3299 3300
	}
}

K
Keith Packard 已提交
3301 3302
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3303
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3304 3305 3306 3307
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3308
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3309
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3310
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3311
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3312
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3313 3314
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3315
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3316
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3317
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3318 3319
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3320
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3321
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3322
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3323 3324 3325 3326 3327 3328 3329 3330 3331
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3332
void
3333
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3334 3335
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3336
	enum port port = intel_dig_port->port;
3337
	struct drm_device *dev = intel_dig_port->base.base.dev;
3338
	struct drm_i915_private *dev_priv = to_i915(dev);
3339
	uint32_t signal_levels, mask = 0;
3340 3341
	uint8_t train_set = intel_dp->train_set[0];

3342 3343 3344 3345 3346 3347 3348
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3349
	} else if (IS_CHERRYVIEW(dev)) {
3350
		signal_levels = chv_signal_levels(intel_dp);
3351
	} else if (IS_VALLEYVIEW(dev)) {
3352
		signal_levels = vlv_signal_levels(intel_dp);
3353
	} else if (IS_GEN7(dev) && port == PORT_A) {
3354
		signal_levels = gen7_edp_signal_levels(train_set);
3355
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3356
	} else if (IS_GEN6(dev) && port == PORT_A) {
3357
		signal_levels = gen6_edp_signal_levels(train_set);
3358 3359
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3360
		signal_levels = gen4_signal_levels(train_set);
3361 3362 3363
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3364 3365 3366 3367 3368 3369 3370 3371
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3372

3373
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3374 3375 3376

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3377 3378
}

3379
void
3380 3381
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3382
{
3383
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3384 3385
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3386

3387
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3388

3389
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3390
	POSTING_READ(intel_dp->output_reg);
3391 3392
}

3393
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3394 3395 3396
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3397
	struct drm_i915_private *dev_priv = to_i915(dev);
3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3419 3420 3421 3422
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3423 3424 3425
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3426
static void
C
Chris Wilson 已提交
3427
intel_dp_link_down(struct intel_dp *intel_dp)
3428
{
3429
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3430
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3431
	enum port port = intel_dig_port->port;
3432
	struct drm_device *dev = intel_dig_port->base.base.dev;
3433
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3434
	uint32_t DP = intel_dp->DP;
3435

3436
	if (WARN_ON(HAS_DDI(dev)))
3437 3438
		return;

3439
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3440 3441
		return;

3442
	DRM_DEBUG_KMS("\n");
3443

3444 3445
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3446
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3447
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3448
	} else {
3449 3450 3451 3452
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3453
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3454
	}
3455
	I915_WRITE(intel_dp->output_reg, DP);
3456
	POSTING_READ(intel_dp->output_reg);
3457

3458 3459 3460 3461 3462 3463 3464 3465 3466 3467
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3468 3469 3470 3471 3472 3473 3474
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3475 3476 3477 3478 3479 3480 3481
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3482
		I915_WRITE(intel_dp->output_reg, DP);
3483
		POSTING_READ(intel_dp->output_reg);
3484

3485
		intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
3486 3487
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3488 3489
	}

3490
	msleep(intel_dp->panel_power_down_delay);
3491 3492

	intel_dp->DP = DP;
3493 3494
}

3495
static bool
3496
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3497
{
3498 3499
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3500
		return false; /* aux transfer failed */
3501

3502
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3503

3504 3505
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3506

3507 3508 3509 3510 3511
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3512

3513 3514
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3515

3516
	if (!intel_dp_read_dpcd(intel_dp))
3517 3518
		return false;

3519 3520 3521
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3522

3523 3524 3525 3526 3527 3528 3529 3530
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3531

3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3545 3546
	}

3547 3548 3549 3550 3551 3552 3553
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
			     sizeof(intel_dp->edp_dpcd)))
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3554

3555
	/* Intermediate frequency support */
3556
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3557
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3558 3559
		int i;

3560 3561
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3562

3563 3564
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3565 3566 3567 3568

			if (val == 0)
				break;

3569 3570
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3571
		}
3572
		intel_dp->num_sink_rates = i;
3573
	}
3574

3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3605

3606 3607 3608 3609 3610 3611 3612
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3613 3614 3615
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3616 3617 3618
		return false; /* downstream port status fetch failed */

	return true;
3619 3620
}

3621 3622 3623 3624 3625 3626 3627 3628
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3629
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3630 3631 3632
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3633
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3634 3635 3636 3637
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3638
static bool
3639
intel_dp_can_mst(struct intel_dp *intel_dp)
3640 3641 3642
{
	u8 buf[1];

3643 3644 3645
	if (!i915.enable_dp_mst)
		return false;

3646 3647 3648 3649 3650 3651
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3652 3653
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3654

3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3676 3677
}

3678
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3679
{
3680
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3681
	struct drm_device *dev = dig_port->base.base.dev;
3682
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3683
	u8 buf;
3684
	int ret = 0;
3685 3686
	int count = 0;
	int attempts = 10;
3687

3688 3689
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3690 3691
		ret = -EIO;
		goto out;
3692 3693
	}

3694
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3695
			       buf & ~DP_TEST_SINK_START) < 0) {
3696
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3697 3698 3699
		ret = -EIO;
		goto out;
	}
3700

3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3713
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3714 3715 3716
		ret = -ETIMEDOUT;
	}

3717
 out:
3718
	hsw_enable_ips(intel_crtc);
3719
	return ret;
3720 3721 3722 3723 3724
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3725
	struct drm_device *dev = dig_port->base.base.dev;
3726 3727
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3728 3729
	int ret;

3730 3731 3732 3733 3734 3735 3736 3737 3738
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3739 3740 3741 3742 3743 3744
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3745
	hsw_disable_ips(intel_crtc);
3746

3747
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3748 3749 3750
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3751 3752
	}

3753
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3754 3755 3756 3757 3758 3759 3760 3761 3762
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3763
	int count, ret;
3764 3765 3766 3767 3768 3769
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3770
	do {
3771 3772
		intel_wait_for_vblank(dev, intel_crtc->pipe);

3773
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3774 3775
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3776
			goto stop;
3777
		}
3778
		count = buf & DP_TEST_COUNT_MASK;
3779

3780
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3781 3782

	if (attempts == 0) {
3783 3784 3785 3786 3787 3788 3789 3790
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3791
	}
3792

3793
stop:
3794
	intel_dp_sink_crc_stop(intel_dp);
3795
	return ret;
3796 3797
}

3798 3799 3800
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3801
	return drm_dp_dpcd_read(&intel_dp->aux,
3802 3803
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3804 3805
}

3806 3807 3808 3809 3810
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3811
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3812 3813 3814 3815 3816 3817 3818 3819
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3833
{
3834
	uint8_t test_result = DP_TEST_NAK;
3835 3836 3837 3838
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3839
	    connector->edid_corrupt ||
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
3855 3856 3857 3858 3859 3860 3861
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3862 3863
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3864
					&block->checksum,
D
Dan Carpenter 已提交
3865
					1))
3866 3867 3868 3869 3870 3871 3872 3873 3874
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

3875 3876 3877 3878
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3879
{
3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3928 3929
}

3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
3945
			if (intel_dp->active_mst_links &&
3946
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3947 3948 3949 3950 3951
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3952
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3968
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
		intel_dp_start_link_train(intel_dp);
		intel_dp_stop_link_train(intel_dp);
	}
}

4017 4018 4019 4020 4021 4022 4023
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4024 4025 4026 4027 4028
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4029
 */
4030
static bool
4031
intel_dp_short_pulse(struct intel_dp *intel_dp)
4032
{
4033
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4034
	u8 sink_irq_vector = 0;
4035 4036
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4037

4038 4039 4040 4041 4042 4043 4044 4045
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4057 4058
	}

4059 4060
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4061 4062
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4063
		/* Clear interrupt source */
4064 4065 4066
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4067 4068

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4069
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4070 4071 4072 4073
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4074 4075 4076
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4077 4078

	return true;
4079 4080
}

4081
/* XXX this is probably wrong for multiple downstream ports */
4082
static enum drm_connector_status
4083
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4084
{
4085 4086 4087 4088 4089 4090
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4091 4092 4093
	if (is_edp(intel_dp))
		return connector_status_connected;

4094 4095
	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4096
		return connector_status_connected;
4097 4098

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4099 4100
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4101

4102 4103
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4104 4105
	}

4106 4107 4108
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4109
	/* If no HPD, poke DDC gently */
4110
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4111
		return connector_status_connected;
4112 4113

	/* Well we tried, say unknown for unreliable port types */
4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4126 4127 4128

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4129
	return connector_status_disconnected;
4130 4131
}

4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4145 4146
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4147
{
4148
	u32 bit;
4149

4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4187 4188 4189
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4190 4191 4192
	default:
		MISSING_CASE(port->port);
		return false;
4193
	}
4194

4195
	return I915_READ(SDEISR) & bit;
4196 4197
}

4198
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4199
				       struct intel_digital_port *port)
4200
{
4201
	u32 bit;
4202

4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4221 4222
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4223 4224 4225 4226 4227
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4228
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4229 4230
		break;
	case PORT_C:
4231
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4232 4233
		break;
	case PORT_D:
4234
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4235 4236 4237 4238
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4239 4240
	}

4241
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4242 4243
}

4244
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4245
				       struct intel_digital_port *intel_dig_port)
4246
{
4247 4248
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4249 4250
	u32 bit;

4251 4252
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4253 4254 4255 4256 4257 4258 4259 4260 4261 4262
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4263
		MISSING_CASE(port);
4264 4265 4266 4267 4268 4269
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4270 4271 4272 4273 4274 4275 4276
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4277
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4278 4279
					 struct intel_digital_port *port)
{
4280
	if (HAS_PCH_IBX(dev_priv))
4281
		return ibx_digital_port_connected(dev_priv, port);
4282
	else if (HAS_PCH_SPLIT(dev_priv))
4283
		return cpt_digital_port_connected(dev_priv, port);
4284 4285
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4286 4287
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4288 4289 4290 4291
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4292
static struct edid *
4293
intel_dp_get_edid(struct intel_dp *intel_dp)
4294
{
4295
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4296

4297 4298 4299 4300
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4301 4302
			return NULL;

J
Jani Nikula 已提交
4303
		return drm_edid_duplicate(intel_connector->edid);
4304 4305 4306 4307
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4308

4309 4310 4311 4312 4313
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4314

4315
	intel_dp_unset_edid(intel_dp);
4316 4317 4318 4319 4320 4321 4322
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4323 4324
}

4325 4326
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4327
{
4328
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4329

4330 4331
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4332

4333 4334
	intel_dp->has_audio = false;
}
4335

4336 4337
static void
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4338
{
4339
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4340
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4341 4342
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4343
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4344
	enum drm_connector_status status;
4345
	enum intel_display_power_domain power_domain;
4346
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4347

4348 4349
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4350

4351 4352 4353
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4354 4355 4356
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4357
	else
4358 4359
		status = connector_status_disconnected;

4360 4361 4362 4363 4364
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4365 4366 4367 4368 4369 4370 4371 4372 4373
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4374
		goto out;
4375
	}
Z
Zhenyu Wang 已提交
4376

4377
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4378
		intel_encoder->type = INTEL_OUTPUT_DP;
4379

4380 4381 4382 4383 4384 4385
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

	intel_dp_print_rates(intel_dp);

4386 4387
	intel_dp_probe_oui(intel_dp);

4388
	intel_dp_print_hw_revision(intel_dp);
4389
	intel_dp_print_sw_revision(intel_dp);
4390

4391 4392 4393
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4394 4395 4396 4397 4398
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4399 4400
		status = connector_status_disconnected;
		goto out;
4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4411 4412
	}

4413 4414 4415 4416 4417 4418 4419 4420
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4421
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4422

4423
	status = connector_status_connected;
4424
	intel_dp->detect_done = true;
4425

4426 4427
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4428 4429
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4441
out:
4442 4443
	if ((status != connector_status_connected) &&
	    (intel_dp->is_mst == false))
4444
		intel_dp_unset_edid(intel_dp);
4445

4446
	intel_display_power_put(to_i915(dev), power_domain);
4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464
	return;
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		intel_dp_unset_edid(intel_dp);
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
4465
			intel_encoder->type = INTEL_OUTPUT_DP;
4466 4467 4468
		return connector_status_disconnected;
	}

4469 4470 4471 4472 4473
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
		intel_dp_long_pulse(intel_dp->attached_connector);

	intel_dp->detect_done = false;
4474

4475
	if (is_edp(intel_dp) || intel_connector->detect_edid)
4476 4477 4478
		return connector_status_connected;
	else
		return connector_status_disconnected;
4479 4480
}

4481 4482
static void
intel_dp_force(struct drm_connector *connector)
4483
{
4484
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4485
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4486
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4487
	enum intel_display_power_domain power_domain;
4488

4489 4490 4491
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4492

4493 4494
	if (connector->status != connector_status_connected)
		return;
4495

4496 4497
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4498 4499 4500

	intel_dp_set_edid(intel_dp);

4501
	intel_display_power_put(dev_priv, power_domain);
4502 4503

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4504
		intel_encoder->type = INTEL_OUTPUT_DP;
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4518

4519
	/* if eDP has no EDID, fall back to fixed mode */
4520 4521
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4522
		struct drm_display_mode *mode;
4523 4524

		mode = drm_mode_duplicate(connector->dev,
4525
					  intel_connector->panel.fixed_mode);
4526
		if (mode) {
4527 4528 4529 4530
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4531

4532
	return 0;
4533 4534
}

4535 4536 4537 4538
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4539
	struct edid *edid;
4540

4541 4542
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4543
		has_audio = drm_detect_monitor_audio(edid);
4544

4545 4546 4547
	return has_audio;
}

4548 4549 4550 4551 4552
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4553
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4554
	struct intel_connector *intel_connector = to_intel_connector(connector);
4555 4556
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4557 4558
	int ret;

4559
	ret = drm_object_property_set_value(&connector->base, property, val);
4560 4561 4562
	if (ret)
		return ret;

4563
	if (property == dev_priv->force_audio_property) {
4564 4565 4566 4567
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4568 4569
			return 0;

4570
		intel_dp->force_audio = i;
4571

4572
		if (i == HDMI_AUDIO_AUTO)
4573 4574
			has_audio = intel_dp_detect_audio(connector);
		else
4575
			has_audio = (i == HDMI_AUDIO_ON);
4576 4577

		if (has_audio == intel_dp->has_audio)
4578 4579
			return 0;

4580
		intel_dp->has_audio = has_audio;
4581 4582 4583
		goto done;
	}

4584
	if (property == dev_priv->broadcast_rgb_property) {
4585
		bool old_auto = intel_dp->color_range_auto;
4586
		bool old_range = intel_dp->limited_color_range;
4587

4588 4589 4590 4591 4592 4593
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4594
			intel_dp->limited_color_range = false;
4595 4596 4597
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4598
			intel_dp->limited_color_range = true;
4599 4600 4601 4602
			break;
		default:
			return -EINVAL;
		}
4603 4604

		if (old_auto == intel_dp->color_range_auto &&
4605
		    old_range == intel_dp->limited_color_range)
4606 4607
			return 0;

4608 4609 4610
		goto done;
	}

4611 4612 4613 4614 4615 4616
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4617 4618 4619 4620 4621
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4622 4623 4624 4625 4626 4627 4628 4629 4630 4631

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4632 4633 4634
	return -EINVAL;

done:
4635 4636
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4637 4638 4639 4640

	return 0;
}

4641 4642 4643 4644
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4645 4646 4647 4648 4649
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4650 4651 4652 4653 4654 4655 4656 4657 4658 4659

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4660 4661 4662 4663 4664 4665 4666
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4667
static void
4668
intel_dp_connector_destroy(struct drm_connector *connector)
4669
{
4670
	struct intel_connector *intel_connector = to_intel_connector(connector);
4671

4672
	kfree(intel_connector->detect_edid);
4673

4674 4675 4676
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4677 4678 4679
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4680
		intel_panel_fini(&intel_connector->panel);
4681

4682
	drm_connector_cleanup(connector);
4683
	kfree(connector);
4684 4685
}

P
Paulo Zanoni 已提交
4686
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4687
{
4688 4689
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4690

4691
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4692 4693
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4694 4695 4696 4697
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4698
		pps_lock(intel_dp);
4699
		edp_panel_vdd_off_sync(intel_dp);
4700 4701
		pps_unlock(intel_dp);

4702 4703 4704 4705
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4706
	}
4707 4708 4709

	intel_dp_aux_fini(intel_dp);

4710
	drm_encoder_cleanup(encoder);
4711
	kfree(intel_dig_port);
4712 4713
}

4714
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4715 4716 4717 4718 4719 4720
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4721 4722 4723 4724
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4725
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4726
	pps_lock(intel_dp);
4727
	edp_panel_vdd_off_sync(intel_dp);
4728
	pps_unlock(intel_dp);
4729 4730
}

4731 4732 4733 4734
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4735
	struct drm_i915_private *dev_priv = to_i915(dev);
4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4750
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4751 4752 4753 4754 4755
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4756
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4757
{
4758 4759 4760 4761 4762
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4763 4764 4765 4766 4767 4768

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	pps_lock(intel_dp);

4769 4770
	/* Reinit the power sequencer, in case BIOS did something with it. */
	intel_dp_pps_init(encoder->dev, intel_dp);
4771 4772 4773
	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4774 4775
}

4776
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4777
	.dpms = drm_atomic_helper_connector_dpms,
4778
	.detect = intel_dp_detect,
4779
	.force = intel_dp_force,
4780
	.fill_modes = drm_helper_probe_single_connector_modes,
4781
	.set_property = intel_dp_set_property,
4782
	.atomic_get_property = intel_connector_atomic_get_property,
4783
	.late_register = intel_dp_connector_register,
4784
	.early_unregister = intel_dp_connector_unregister,
4785
	.destroy = intel_dp_connector_destroy,
4786
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4787
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4788 4789 4790 4791 4792 4793 4794 4795
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4796
	.reset = intel_dp_encoder_reset,
4797
	.destroy = intel_dp_encoder_destroy,
4798 4799
};

4800
enum irqreturn
4801 4802 4803
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4804
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4805
	struct drm_device *dev = intel_dig_port->base.base.dev;
4806
	struct drm_i915_private *dev_priv = to_i915(dev);
4807
	enum intel_display_power_domain power_domain;
4808
	enum irqreturn ret = IRQ_NONE;
4809

4810 4811
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4812
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4813

4814 4815 4816 4817 4818 4819 4820 4821 4822
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4823
		return IRQ_HANDLED;
4824 4825
	}

4826 4827
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4828
		      long_hpd ? "long" : "short");
4829

4830
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4831 4832
	intel_display_power_get(dev_priv, power_domain);

4833
	if (long_hpd) {
4834 4835 4836 4837
		intel_dp_long_pulse(intel_dp->attached_connector);
		if (intel_dp->is_mst)
			ret = IRQ_HANDLED;
		goto put_power;
4838 4839 4840

	} else {
		if (intel_dp->is_mst) {
4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
				/*
				 * If we were in MST mode, and device is not
				 * there, get out of MST mode
				 */
				DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
					      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
				intel_dp->is_mst = false;
				drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
								intel_dp->is_mst);
				goto put_power;
			}
4853 4854
		}

4855 4856 4857 4858 4859 4860
		if (!intel_dp->is_mst) {
			if (!intel_dp_short_pulse(intel_dp)) {
				intel_dp_long_pulse(intel_dp->attached_connector);
				goto put_power;
			}
		}
4861
	}
4862 4863 4864

	ret = IRQ_HANDLED;

4865 4866 4867 4868
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4869 4870
}

4871
/* check the VBT to see whether the eDP is on another port */
4872
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4873
{
4874
	struct drm_i915_private *dev_priv = to_i915(dev);
4875

4876 4877 4878 4879 4880 4881 4882
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

4883 4884 4885
	if (port == PORT_A)
		return true;

4886
	return intel_bios_is_port_edp(dev_priv, port);
4887 4888
}

4889
void
4890 4891
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4892 4893
	struct intel_connector *intel_connector = to_intel_connector(connector);

4894
	intel_attach_force_audio_property(connector);
4895
	intel_attach_broadcast_rgb_property(connector);
4896
	intel_dp->color_range_auto = true;
4897 4898 4899

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4900 4901
		drm_object_attach_property(
			&connector->base,
4902
			connector->dev->mode_config.scaling_mode_property,
4903 4904
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4905
	}
4906 4907
}

4908 4909
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
4910
	intel_dp->panel_power_off_time = ktime_get_boottime();
4911 4912 4913 4914
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4915
static void
4916 4917
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
4918
{
4919
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
4920
	struct pps_registers regs;
4921

4922
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
4923 4924 4925

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4926
	pp_ctl = ironlake_get_pp_control(intel_dp);
4927

4928 4929
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
4930
	if (!IS_BROXTON(dev_priv)) {
4931 4932
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
4933
	}
4934 4935

	/* Pull timing values out of registers */
4936 4937
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
4938

4939 4940
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
4941

4942 4943
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
4944

4945 4946
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
4947

4948
	if (IS_BROXTON(dev_priv)) {
4949 4950 4951
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
4952
			seq->t11_t12 = (tmp - 1) * 1000;
4953
		else
4954
			seq->t11_t12 = 0;
4955
	} else {
4956
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4957
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4958
	}
4959 4960
}

I
Imre Deak 已提交
4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

4986 4987 4988 4989
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
4990
	struct drm_i915_private *dev_priv = to_i915(dev);
4991 4992 4993 4994 4995 4996 4997 4998 4999 5000
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5001

I
Imre Deak 已提交
5002
	intel_pps_dump_state("cur", &cur);
5003

5004
	vbt = dev_priv->vbt.edp.pps;
5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5018
	intel_pps_dump_state("vbt", &vbt);
5019 5020 5021

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5022
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5023 5024 5025 5026 5027 5028 5029 5030 5031
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5032
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5033 5034 5035 5036 5037 5038 5039
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5040 5041 5042 5043 5044 5045
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5046 5047 5048 5049 5050 5051 5052 5053 5054 5055

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5056 5057 5058 5059
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5060
					      struct intel_dp *intel_dp)
5061
{
5062
	struct drm_i915_private *dev_priv = to_i915(dev);
5063
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5064
	int div = dev_priv->rawclk_freq / 1000;
5065
	struct pps_registers regs;
5066
	enum port port = dp_to_dig_port(intel_dp)->port;
5067
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5068

V
Ville Syrjälä 已提交
5069
	lockdep_assert_held(&dev_priv->pps_mutex);
5070

5071
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5072

5073
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5074 5075
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5076
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5077 5078
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5079
	if (IS_BROXTON(dev)) {
5080
		pp_div = I915_READ(regs.pp_ctrl);
5081 5082 5083 5084 5085 5086 5087 5088
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5089 5090 5091

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5092
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5093
		port_sel = PANEL_PORT_SELECT_VLV(port);
5094
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5095
		if (port == PORT_A)
5096
			port_sel = PANEL_PORT_SELECT_DPA;
5097
		else
5098
			port_sel = PANEL_PORT_SELECT_DPD;
5099 5100
	}

5101 5102
	pp_on |= port_sel;

5103 5104
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5105
	if (IS_BROXTON(dev))
5106
		I915_WRITE(regs.pp_ctrl, pp_div);
5107
	else
5108
		I915_WRITE(regs.pp_div, pp_div);
5109 5110

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5111 5112
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5113
		      IS_BROXTON(dev) ?
5114 5115
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5116 5117
}

5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
	}
}

5129 5130
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5131
 * @dev_priv: i915 device
5132
 * @crtc_state: a pointer to the active intel_crtc_state
5133 5134 5135 5136 5137 5138 5139 5140 5141
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5142 5143 5144
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5145 5146
{
	struct intel_encoder *encoder;
5147 5148
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5149
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5150
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5151 5152 5153 5154 5155 5156

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5157 5158
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5159 5160 5161
		return;
	}

5162
	/*
5163 5164
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5165
	 */
5166

5167 5168
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5169
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5170 5171 5172 5173 5174 5175

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5176
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5177 5178 5179 5180
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5181 5182
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5183 5184
		index = DRRS_LOW_RR;

5185
	if (index == dev_priv->drrs.refresh_rate_type) {
5186 5187 5188 5189 5190
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5191
	if (!crtc_state->base.active) {
5192 5193 5194 5195
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5196
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5208 5209
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5210
		u32 val;
5211

5212
		val = I915_READ(reg);
5213
		if (index > DRRS_HIGH_RR) {
5214
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5215 5216 5217
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5218
		} else {
5219
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5220 5221 5222
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5223 5224 5225 5226
		}
		I915_WRITE(reg, val);
	}

5227 5228 5229 5230 5231
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5232 5233 5234
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5235
 * @crtc_state: A pointer to the active crtc state.
5236 5237 5238
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5239 5240
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5241 5242
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5243
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5244

5245
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5264 5265 5266
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5267
 * @old_crtc_state: Pointer to old crtc_state.
5268 5269
 *
 */
5270 5271
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5272 5273
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5274
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5275

5276
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5277 5278 5279 5280 5281 5282 5283 5284 5285
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5286 5287
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5288 5289 5290 5291 5292 5293 5294

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5308
	/*
5309 5310
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5311 5312
	 */

5313 5314
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5315

5316 5317 5318 5319 5320 5321
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5322

5323 5324
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5325 5326
}

5327
/**
5328
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5329
 * @dev_priv: i915 device
5330 5331
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5332 5333
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5334 5335 5336
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5337 5338
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5339 5340 5341 5342
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5343
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5344 5345
		return;

5346
	cancel_delayed_work(&dev_priv->drrs.work);
5347

5348
	mutex_lock(&dev_priv->drrs.mutex);
5349 5350 5351 5352 5353
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5354 5355 5356
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5357 5358 5359
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5360
	/* invalidate means busy screen hence upclock */
5361
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5362 5363
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5364 5365 5366 5367

	mutex_unlock(&dev_priv->drrs.mutex);
}

5368
/**
5369
 * intel_edp_drrs_flush - Restart Idleness DRRS
5370
 * @dev_priv: i915 device
5371 5372
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5373 5374 5375 5376
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5377 5378 5379
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5380 5381
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5382 5383 5384 5385
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5386
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5387 5388
		return;

5389
	cancel_delayed_work(&dev_priv->drrs.work);
5390

5391
	mutex_lock(&dev_priv->drrs.mutex);
5392 5393 5394 5395 5396
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5397 5398
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5399 5400

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5401 5402
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5403
	/* flush means busy screen hence upclock */
5404
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5405 5406
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5407 5408 5409 5410 5411 5412

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5413 5414 5415 5416 5417
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5441 5442 5443 5444 5445 5446 5447 5448
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5468
static struct drm_display_mode *
5469 5470
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5471 5472
{
	struct drm_connector *connector = &intel_connector->base;
5473
	struct drm_device *dev = connector->dev;
5474
	struct drm_i915_private *dev_priv = to_i915(dev);
5475 5476
	struct drm_display_mode *downclock_mode = NULL;

5477 5478 5479
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5480 5481 5482 5483 5484 5485
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5486
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5487 5488 5489 5490 5491 5492 5493
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5494
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5495 5496 5497
		return NULL;
	}

5498
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5499

5500
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5501
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5502 5503 5504
	return downclock_mode;
}

5505
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5506
				     struct intel_connector *intel_connector)
5507 5508 5509
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5510 5511
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5512
	struct drm_i915_private *dev_priv = to_i915(dev);
5513
	struct drm_display_mode *fixed_mode = NULL;
5514
	struct drm_display_mode *downclock_mode = NULL;
5515 5516 5517
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5518
	enum pipe pipe = INVALID_PIPE;
5519 5520 5521 5522

	if (!is_edp(intel_dp))
		return true;

5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5536
	pps_lock(intel_dp);
5537 5538

	intel_dp_init_panel_power_timestamps(intel_dp);
5539
	intel_dp_pps_init(dev, intel_dp);
5540
	intel_edp_panel_vdd_sanitize(intel_dp);
5541

5542
	pps_unlock(intel_dp);
5543

5544
	/* Cache DPCD and EDID for edp. */
5545
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5546

5547
	if (!has_dpcd) {
5548 5549
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5550
		goto out_vdd_off;
5551 5552
	}

5553
	mutex_lock(&dev->mode_config.mutex);
5554
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5573 5574
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5575 5576 5577 5578 5579 5580 5581 5582
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5583
		if (fixed_mode) {
5584
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5585 5586 5587
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5588
	}
5589
	mutex_unlock(&dev->mode_config.mutex);
5590

5591
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5592 5593
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5613 5614
	}

5615
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5616
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5617
	intel_panel_setup_backlight(connector, pipe);
5618 5619

	return true;
5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5632 5633
}

5634
bool
5635 5636
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5637
{
5638 5639 5640 5641
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5642
	struct drm_i915_private *dev_priv = to_i915(dev);
5643
	enum port port = intel_dig_port->port;
5644
	int type;
5645

5646 5647 5648 5649 5650
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5651 5652
	intel_dp->pps_pipe = INVALID_PIPE;

5653
	/* intel_dp vfuncs */
5654 5655
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5656 5657 5658 5659 5660
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5661
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5662

5663 5664 5665
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5666
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5667

5668 5669 5670
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5671 5672
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5673
	intel_dp->attached_connector = intel_connector;
5674

5675
	if (intel_dp_is_edp(dev, port))
5676
		type = DRM_MODE_CONNECTOR_eDP;
5677 5678
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5679

5680 5681 5682 5683 5684 5685 5686 5687
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5688
	/* eDP only on port B and/or C on vlv/chv */
5689 5690
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5691 5692
		return false;

5693 5694 5695 5696
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5697
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5698 5699 5700 5701 5702
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5703
	intel_dp_aux_init(intel_dp);
5704

5705
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5706
			  edp_panel_vdd_work);
5707

5708
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5709

P
Paulo Zanoni 已提交
5710
	if (HAS_DDI(dev))
5711 5712 5713 5714
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5715
	/* Set up the hotplug pin. */
5716 5717
	switch (port) {
	case PORT_A:
5718
		intel_encoder->hpd_pin = HPD_PORT_A;
5719 5720
		break;
	case PORT_B:
5721
		intel_encoder->hpd_pin = HPD_PORT_B;
5722
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5723
			intel_encoder->hpd_pin = HPD_PORT_A;
5724 5725
		break;
	case PORT_C:
5726
		intel_encoder->hpd_pin = HPD_PORT_C;
5727 5728
		break;
	case PORT_D:
5729
		intel_encoder->hpd_pin = HPD_PORT_D;
5730
		break;
X
Xiong Zhang 已提交
5731 5732 5733
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5734
	default:
5735
		BUG();
5736 5737
	}

5738
	/* init MST on ports that can support it */
5739
	if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
5740 5741 5742
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5743

5744
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5745 5746 5747
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5748
	}
5749

5750 5751
	intel_dp_add_properties(intel_dp, connector);

5752 5753 5754 5755 5756 5757 5758 5759
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5760 5761

	return true;
5762 5763 5764 5765 5766

fail:
	drm_connector_cleanup(connector);

	return false;
5767
}
5768

5769 5770 5771
bool intel_dp_init(struct drm_device *dev,
		   i915_reg_t output_reg,
		   enum port port)
5772
{
5773
	struct drm_i915_private *dev_priv = to_i915(dev);
5774 5775 5776 5777 5778
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5779
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5780
	if (!intel_dig_port)
5781
		return false;
5782

5783
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5784 5785
	if (!intel_connector)
		goto err_connector_alloc;
5786 5787 5788 5789

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5790
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5791
			     DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5792
		goto err_encoder_init;
5793

5794
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5795 5796
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5797
	intel_encoder->get_config = intel_dp_get_config;
5798
	intel_encoder->suspend = intel_dp_encoder_suspend;
5799
	if (IS_CHERRYVIEW(dev)) {
5800
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5801 5802
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5803
		intel_encoder->post_disable = chv_post_disable_dp;
5804
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5805
	} else if (IS_VALLEYVIEW(dev)) {
5806
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5807 5808
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5809
		intel_encoder->post_disable = vlv_post_disable_dp;
5810
	} else {
5811 5812
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5813 5814
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5815
	}
5816

5817
	intel_dig_port->port = port;
5818
	intel_dig_port->dp.output_reg = output_reg;
5819
	intel_dig_port->max_lanes = 4;
5820

5821
	intel_encoder->type = INTEL_OUTPUT_DP;
5822 5823 5824 5825 5826 5827 5828 5829
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5830
	intel_encoder->cloneable = 0;
5831
	intel_encoder->port = port;
5832

5833
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5834
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5835

S
Sudip Mukherjee 已提交
5836 5837 5838
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5839
	return true;
S
Sudip Mukherjee 已提交
5840 5841 5842

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5843
err_encoder_init:
S
Sudip Mukherjee 已提交
5844 5845 5846
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5847
	return false;
5848
}
5849 5850 5851

void intel_dp_mst_suspend(struct drm_device *dev)
{
5852
	struct drm_i915_private *dev_priv = to_i915(dev);
5853 5854 5855 5856
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5857
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5858 5859

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5860 5861
			continue;

5862 5863
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5864 5865 5866 5867 5868
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5869
	struct drm_i915_private *dev_priv = to_i915(dev);
5870 5871 5872
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5873
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5874
		int ret;
5875

5876 5877
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
5878

5879 5880 5881
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
5882 5883
	}
}