dc.h 44.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

45 46
/* forward declaration */
struct aux_payload;
47 48
struct set_config_cmd_payload;
struct dmub_notification;
49

A
Aric Cyr 已提交
50
#define DC_VER "3.2.200"
51

52
#define MAX_SURFACES 3
53
#define MAX_PLANES 6
54
#define MAX_STREAMS 6
55
#define MAX_SINKS_PER_LINK 4
56
#define MIN_VIEWPORT_SIZE 12
57
#define MAX_NUM_EDP 2
58 59 60 61

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
62 63 64 65 66
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

67 68 69 70
enum dp_protocol_version {
	DP_VERSION_1_4,
};

71 72 73 74 75 76 77
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

78 79 80 81 82 83 84 85 86 87
// Sizes defined as multiples of 64KB
enum det_size {
	DET_SIZE_DEFAULT = 0,
	DET_SIZE_192KB = 3,
	DET_SIZE_256KB = 4,
	DET_SIZE_320KB = 5,
	DET_SIZE_384KB = 6
};


88 89 90 91 92
struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
93 94 95 96
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
97 98
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
116 117 118
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
119 120
};

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
/**
 * DOC: color-management-caps
 *
 * **Color management caps (DPP and MPC)**
 *
 * Modules/color calculates various color operations which are translated to
 * abstracted HW. DCE 5-12 had almost no important changes, but starting with
 * DCN1, every new generation comes with fairly major differences in color
 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
 * decide mapping to HW block based on logical capabilities.
 */

/**
 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
 * @srgb: RGB color space transfer func
 * @bt2020: BT.2020 transfer func
 * @gamma2_2: standard gamma
 * @pq: perceptual quantizer transfer function
 * @hlg: hybrid log–gamma transfer function
 */
141 142 143 144 145 146 147 148
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
/**
 * struct dpp_color_caps - color pipeline capabilities for display pipe and
 * plane blocks
 *
 * @dcn_arch: all DCE generations treated the same
 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
 * just plain 256-entry lookup
 * @icsc: input color space conversion
 * @dgam_ram: programmable degamma LUT
 * @post_csc: post color space conversion, before gamut remap
 * @gamma_corr: degamma correction
 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
 * with MPC by setting mpc:shared_3d_lut flag
 * @ogam_ram: programmable out/blend gamma LUT
 * @ocsc: output color space conversion
 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
 *
 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
 */
170
struct dpp_color_caps {
171 172
	uint16_t dcn_arch : 1;
	uint16_t input_lut_shared : 1;
173 174
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
175
	uint16_t post_csc : 1;
176 177
	uint16_t gamma_corr : 1;
	uint16_t hw_3d_lut : 1;
178
	uint16_t ogam_ram : 1;
179
	uint16_t ocsc : 1;
180
	uint16_t dgam_rom_for_yuv : 1;
181 182 183 184
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

185 186 187 188 189 190 191 192 193 194 195 196
/**
 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
 * plane combined blocks
 *
 * @gamut_remap: color transformation matrix
 * @ogam_ram: programmable out gamma LUT
 * @ocsc: output color space conversion matrix
 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
 * instance
 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
 */
197 198 199 200
struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
201 202
	uint16_t num_3dluts : 3;
	uint16_t shared_3d_lut:1;
203 204 205
	struct rom_curve_caps ogam_rom_caps;
};

206 207 208 209 210
/**
 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
 * @dpp: color pipes caps for DPP
 * @mpc: color pipes caps for MPC
 */
211 212 213 214 215
struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

216
struct dc_dmub_caps {
217 218
	bool psr;
	bool mclk_sw;
219 220
};

221
struct dc_caps {
222
	uint32_t max_streams;
223 224 225
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
226 227
	uint32_t max_slave_yuv_planes;
	uint32_t max_slave_rgb_planes;
228
	uint32_t max_planes;
229 230
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
231
	uint32_t i2c_speed_in_khz_hdcp;
232
	uint32_t dmdata_alloc_size;
233
	unsigned int max_cursor_size;
234
	unsigned int max_video_width;
235
	unsigned int min_horizontal_blanking_period;
236
	int linear_pitch_alignment;
237
	bool dcc_const_color;
238
	bool dynamic_audio;
239
	bool is_apu;
240
	bool dual_link_dvi;
241
	bool post_blend_color_processing;
242
	bool force_dp_tps4_for_cp2520;
243
	bool disable_dp_clk_share;
244
	bool psp_setup_panel_mode;
245
	bool extended_aux_timeout_support;
246
	bool dmcub_support;
247
	bool zstate_support;
248
	uint32_t num_of_internal_disp;
249
	enum dp_protocol_version max_dp_protocol_version;
250 251 252
	unsigned int mall_size_per_mem_channel;
	unsigned int mall_size_total;
	unsigned int cursor_cache_size;
253
	struct dc_plane_cap planes[MAX_PLANES];
254
	struct dc_color_caps color;
255
	struct dc_dmub_caps dmub_caps;
256
	bool dp_hpo;
257
	bool dp_hdmi21_pcon_support;
258
	bool edp_dsc_support;
259 260
	bool vbios_lttpr_aware;
	bool vbios_lttpr_enable;
261
	uint32_t max_otg_num;
262 263 264 265 266
	uint32_t max_cab_allocation_bytes;
	uint32_t cache_line_size;
	uint32_t cache_num_ways;
	uint16_t subvp_fw_processing_delay_us;
	uint16_t subvp_prefetch_end_to_mall_start_us;
267
	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
268 269
	uint16_t subvp_pstate_allow_width_us;
	uint16_t subvp_vertical_int_margin_us;
270
	bool seamless_odm;
271 272
};

273 274 275
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
276
	bool skip_clock_update;
277
	bool lt_early_cr_pattern;
278 279
};

280 281
struct dc_dcc_surface_param {
	struct dc_size surface_size;
282
	enum surface_pixel_format format;
283
	enum swizzle_mode_values swizzle_mode;
284 285 286 287 288 289 290
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
291
	//These bitfields to be used starting with DCN
292
	struct {
293 294 295 296
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN (the best compression case)
297
	} dcc_controls;
298 299 300 301 302 303 304 305 306 307 308 309 310
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
311 312 313

	bool capable;
	bool const_color_support;
314 315
};

316 317 318 319 320 321 322 323
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
324 325
};

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

359 360
/* Forward declaration*/
struct dc;
361
struct dc_plane_state;
362
struct dc_state;
363

364

365
struct dc_cap_funcs {
366 367 368
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
369 370 371 372
};

struct link_training_settings;

373 374 375 376 377 378 379
union allow_lttpr_non_transparent_mode {
	struct {
		bool DP1_4A : 1;
		bool DP2_0 : 1;
	} bits;
	unsigned char raw;
};
380

381 382 383 384
/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
385
	bool fbc_support;
386
	bool disable_fractional_pwm;
387
	bool allow_seamless_boot_optimization;
388
	bool seamless_boot_edp_requested;
389
	bool edp_not_connected;
390
	bool edp_no_power_sequencing;
391
	bool force_enum_edp;
392
	bool forced_clocks;
393
	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
394
	bool multi_mon_pp_mclk_switch;
395
	bool disable_dmcu;
396
	bool enable_4to1MPC;
397
	bool enable_windowed_mpo_odm;
398
	uint32_t allow_edp_hotplug_detection;
399
	bool clamp_min_dcfclk;
400 401
	uint64_t vblank_alignment_dto_params;
	uint8_t  vblank_alignment_max_frame_time_diff;
402 403
	bool is_asymmetric_memory;
	bool is_single_rank_dimm;
404
	bool is_vmin_only_asic;
405
	bool use_pipe_ctx_sync_logic;
406
	bool ignore_dpref_ss;
407
	bool enable_mipi_converter_optimization;
408
	bool use_default_clock_table;
409 410
};

411 412 413 414
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
415
	VISUAL_CONFIRM_MPCTREE = 4,
416
	VISUAL_CONFIRM_PSR = 5,
417 418
	VISUAL_CONFIRM_SWAPCHAIN = 6,
	VISUAL_CONFIRM_FAMS = 7,
419
	VISUAL_CONFIRM_SWIZZLE = 9,
420 421
};

422 423 424 425
enum dc_psr_power_opts {
	psr_power_opt_invalid = 0x0,
	psr_power_opt_smu_opt_static_screen = 0x1,
	psr_power_opt_z10_static_screen = 0x10,
426
	psr_power_opt_ds_disable_allow = 0x100,
427 428
};

429 430 431 432 433 434
enum dml_hostvm_override_opts {
	DML_HOSTVM_NO_OVERRIDE = 0x0,
	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
};

435 436 437 438 439 440
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

441 442 443 444 445 446
/**
 * enum pipe_split_policy - Pipe split strategy supported by DCN
 *
 * This enum is used to define the pipe split policy supported by DCN. By
 * default, DC favors MPC_SPLIT_DYNAMIC.
 */
447
enum pipe_split_policy {
448 449 450 451 452
	/**
	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
	 * pipe in order to bring the best trade-off between performance and
	 * power consumption. This is the recommended option.
	 */
453
	MPC_SPLIT_DYNAMIC = 0,
454 455 456 457 458

	/**
	 * @MPC_SPLIT_DYNAMIC: Avoid pipe split, which means that DC will not
	 * try any sort of split optimization.
	 */
459
	MPC_SPLIT_AVOID = 1,
460 461 462 463 464 465

	/**
	 * @MPC_SPLIT_DYNAMIC: With this option, DC will only try to optimize
	 * the pipe utilization when using a single display; if the user
	 * connects to a second display, DC will avoid pipe split.
	 */
466 467 468
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

469 470 471 472
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
473 474 475 476 477 478 479
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
480

481
enum dcn_pwr_state {
482 483 484
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
485 486
};

487 488 489
enum dcn_zstate_support_state {
	DCN_ZSTATE_SUPPORT_UNKNOWN,
	DCN_ZSTATE_SUPPORT_ALLOW,
490
	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
491
	DCN_ZSTATE_SUPPORT_DISALLOW,
492
};
493 494 495 496
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
497 498
struct dc_clocks {
	int dispclk_khz;
499
	int actual_dispclk_khz;
500
	int dppclk_khz;
501
	int actual_dppclk_khz;
502
	int disp_dpp_voltage_level_khz;
503 504 505 506
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
507
	int phyclk_khz;
508
	int dramclk_khz;
509
	bool p_state_change_support;
510
	enum dcn_zstate_support_state zstate_support;
511
	bool dtbclk_en;
512
	int ref_dtbclk_khz;
513
	bool fclk_p_state_change_support;
514
	enum dcn_pwr_state pwr_state;
515 516 517 518 519
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
520
	bool fclk_prev_p_state_change_support;
521
	int num_ways;
522
	bool fw_based_mclk_switching;
523
	bool fw_based_mclk_switching_shut_down;
524
	int prev_num_ways;
525
	enum dtm_pstate dtm_level;
526 527 528 529
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
530 531
};

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
582

583 584
union mem_low_power_enable_options {
	struct {
585
		bool vga: 1;
586
		bool i2c: 1;
587
		bool dmcu: 1;
588
		bool dscl: 1;
589
		bool cm: 1;
590 591
		bool mpc: 1;
		bool optc: 1;
592 593
		bool vpg: 1;
		bool afmt: 1;
594 595 596 597
	} bits;
	uint32_t u32All;
};

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
union root_clock_optimization_options {
	struct {
		bool dpp: 1;
		bool dsc: 1;
		bool hdmistream: 1;
		bool hdmichar: 1;
		bool dpstream: 1;
		bool symclk32_se: 1;
		bool symclk32_le: 1;
		bool symclk_fe: 1;
		bool physymclk: 1;
		bool dpiasymclk: 1;
		uint32_t reserved: 22;
	} bits;
	uint32_t u32All;
};

615 616
union dpia_debug_options {
	struct {
617 618 619 620
		uint32_t disable_dpia:1; /* bit 0 */
		uint32_t force_non_lttpr:1; /* bit 1 */
		uint32_t extend_aux_rd_interval:1; /* bit 2 */
		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
621
		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
622
		uint32_t reserved:27;
623 624 625 626
	} bits;
	uint32_t raw;
};

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
/* AUX wake work around options
 * 0: enable/disable work around
 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
 * 15-2: reserved
 * 31-16: timeout in ms
 */
union aux_wake_wa_options {
	struct {
		uint32_t enable_wa : 1;
		uint32_t use_default_timeout : 1;
		uint32_t rsvd: 14;
		uint32_t timeout_ms : 16;
	} bits;
	uint32_t raw;
};

643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
};

struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
		bool base_addr_is_mc_addr;
	} gart_config;

	bool valid;
	bool is_hvm_enabled;
	uint64_t page_table_default_page_addr;
};

struct dc_virtual_addr_space_config {
	uint64_t	page_table_base_addr;
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
	int dummy_clock_change_latency_ns;
688
	int fclk_clock_change_latency_ns;
689 690 691 692 693 694 695 696 697 698 699
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
	int min_dcfclk_mhz;
};

struct dc_state;
struct resource_pool;
struct dce_hwseq;

700 701 702 703 704 705 706 707
/**
 * struct dc_debug_options - DC debug struct
 *
 * This struct provides a simple mechanism for developers to change some
 * configurations, enable/disable features, and activate extra debug options.
 * This can be very handy to narrow down whether some specific feature is
 * causing an issue or not.
 */
708
struct dc_debug_options {
709 710
	bool native422_support;
	bool disable_dsc;
711
	enum visual_confirm visual_confirm;
712 713
	int visual_confirm_rect_height;

714
	bool sanity_checks;
715 716
	bool max_disp_clk;
	bool surface_trace;
717
	bool timing_trace;
718
	bool clock_trace;
719
	bool validation_trace;
720
	bool bandwidth_calcs_trace;
721
	int max_downscale_src_width;
722 723

	/* stutter efficiency related */
724
	bool disable_stutter;
725
	bool use_max_lb;
726
	enum dcc_option disable_dcc;
727 728 729 730 731

	/**
	 * @pipe_split_policy: Define which pipe split policy is used by the
	 * display core.
	 */
732 733
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
734
	bool voltage_align_fclk;
735
	bool disable_min_fclk;
736

737
	bool disable_dfs_bypass;
738 739
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
740
	bool disable_dsc_power_gate;
741
	int dsc_min_slice_height_override;
742
	int dsc_bpp_increment_div;
743
	bool disable_pplib_wm_range;
744
	enum wm_report_mode pplib_wm_report_mode;
745
	unsigned int min_disp_clk_khz;
746
	unsigned int min_dpp_clk_khz;
747
	unsigned int min_dram_clk_khz;
748 749
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
750 751 752
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
753
	uint32_t underflow_assert_delay_us;
754 755
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
756
	bool optimized_watermark;
757
	int always_scale;
758
	bool disable_pplib_clock_request;
759
	bool disable_clock_gate;
760
	bool disable_mem_low_power;
761
	bool pstate_enabled;
762
	bool disable_dmcu;
763
	bool disable_psr;
764
	bool force_abm_enable;
765
	bool disable_stereo_support;
766
	bool vsr_support;
767
	bool performance_trace;
768
	bool az_endpoint_mute_only;
769
	bool always_use_regamma;
770
	bool recovery_enabled;
771
	bool avoid_vbios_exec_table;
772
	bool scl_reset_length10;
773
	bool hdmi20_disable;
774
	bool skip_detection_link_training;
R
Raymond Yang 已提交
775
	uint32_t edid_read_retry_times;
776
	unsigned int force_odm_combine; //bit vector based on otg inst
777
	unsigned int seamless_boot_odm_combine;
778
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
779
	bool disable_z9_mpc;
780
	unsigned int force_fclk_khz;
781
	bool enable_tri_buf;
782 783
	bool dmub_offload_enabled;
	bool dmcub_emulation;
784
	bool disable_idle_power_optimizations;
785
	unsigned int mall_size_override;
786 787
	unsigned int mall_additional_timer_percent;
	bool mall_error_as_fatal;
788
	bool dmub_command_table; /* for testing only */
789
	struct dc_bw_validation_profile bw_val_profile;
790
	bool disable_fec;
791
	bool disable_48mhz_pwrdwn;
792 793 794 795
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
796
	int dwb_fi_phase;
797
	bool disable_timing_sync;
798
	bool cm_in_bypass;
799
	int force_clock_mode;/*every mode change.*/
800

801
	bool disable_dram_clock_change_vactive_support;
802
	bool validate_dml_output;
803
	bool enable_dmcub_surface_flip;
804
	bool usbc_combo_phy_reset_wa;
805 806
	bool disable_dsc_edp;
	unsigned int  force_dsc_edp_policy;
807
	bool enable_dram_clock_change_one_display_vactive;
808 809
	/* TODO - remove once tested */
	bool legacy_dp2_lt;
810
	bool set_mst_en_for_sst;
811
	bool disable_uhbr;
812
	bool force_dp2_lt_fallback_method;
813
	bool ignore_cable_id;
814
	union mem_low_power_enable_options enable_mem_low_power;
815
	union root_clock_optimization_options root_clock_optimization;
816
	bool hpo_optimization;
817
	bool force_vblank_alignment;
818 819 820

	/* Enable dmub aux for legacy ddc */
	bool enable_dmub_aux_for_legacy_ddc;
821
	bool disable_fams;
822
	bool optimize_edp_link_rate; /* eDP ILR */
823 824
	/* FEC/PSR1 sequence enable delay in 100us */
	uint8_t fec_enable_delay_in100us;
825
	bool enable_driver_sequence_debug;
826 827
	enum det_size crb_alloc_policy;
	int crb_alloc_policy_min_disp_count;
828
	bool disable_z10;
829
	bool enable_z9_disable_interface;
830
	union dpia_debug_options dpia_debug;
831
	bool disable_fixed_vs_aux_timeout_wa;
832 833 834
	bool force_disable_subvp;
	bool force_subvp_mclk_switch;
	bool force_usr_allow;
835 836
	/* uses value at boot and disables switch */
	bool disable_dtb_ref_clk_switch;
837
	uint32_t fixed_vs_aux_delay_config_wa;
838
	bool extended_blank_optimization;
839
	union aux_wake_wa_options aux_wake_wa;
840
	uint32_t mst_start_top_delay;
841
	uint8_t psr_power_use_phy_fsm;
842
	enum dml_hostvm_override_opts dml_hostvm_override;
843
	bool dml_disallow_alternate_prefetch_modes;
844
	bool use_legacy_soc_bb_mechanism;
845
	bool exit_idle_opt_for_cursor_updates;
846 847
	bool enable_single_display_2to1_odm_policy;
	bool enable_dp_dig_pixel_rate_div_policy;
848
	enum lttpr_mode lttpr_mode_override;
849
};
850

851
struct gpu_info_soc_bounding_box_v1_0;
852
struct dc {
853
	struct dc_debug_options debug;
854
	struct dc_versions versions;
855 856 857
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
858
	struct dc_bounding_box_overrides bb_overrides;
859
	struct dc_bug_wa work_arounds;
860
	struct dc_context *ctx;
861
	struct dc_phy_addr_space_config vm_pa_config;
862 863 864 865

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

866
	struct dc_state *current_state;
867 868
	struct resource_pool *res_pool;

869 870
	struct clk_mgr *clk_mgr;

871 872 873 874 875 876 877 878 879 880 881 882 883 884
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

885
	/* Require to optimize clocks and bandwidth for added/removed planes */
886
	bool optimized_required;
887
	bool wm_optimized_required;
888
	bool idle_optimizations_allowed;
889
	bool enable_c20_dtm_b0;
890

891 892
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */

893 894
	/* FBC compressor */
	struct compressor *fbc_compressor;
895 896

	struct dc_debug_data debug_data;
897
	struct dpcd_vendor_signature vendor_signature;
898 899

	const char *build_id;
900
	struct vm_helper *vm_helper;
901 902

	uint32_t *dcn_reg_offsets;
903
	uint32_t *nbio_reg_offsets;
904 905 906 907 908 909 910 911 912 913 914

	/* Scratch memory */
	struct {
		struct {
			/*
			 * For matching clock_limits table in driver with table
			 * from PMFW.
			 */
			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
		} update_bw_bounding_box;
	} scratch;
915 916
};

917 918 919 920 921 922 923 924 925 926 927
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
928 929
	bool dchub_initialzied;
	bool dchub_info_valid;
930 931
};

932 933 934 935
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
936
	struct dc_bounding_box_overrides bb_overrides;
937 938 939 940 941 942 943 944 945

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

946 947
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
948

949
	struct dc_config flags;
950 951
	uint64_t log_mask;

952
	struct dpcd_vendor_signature vendor_signature;
953
	bool force_smu_not_present;
954 955 956 957 958 959 960 961
	/*
	 * IP offset for run time initializaion of register addresses
	 *
	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
	 * before them.
	 */
	uint32_t *dcn_reg_offsets;
962
	uint32_t *nbio_reg_offsets;
963 964
};

965
struct dc_callback_init {
966 967 968
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
969
	uint8_t reserved;
970
#endif
971
};
972

973
struct dc *dc_create(const struct dc_init_data *init_params);
974 975
void dc_hardware_init(struct dc *dc);

976 977 978 979
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
980 981
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
982
void dc_deinit_callbacks(struct dc *dc);
983 984 985 986 987 988 989
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
990
	TRANSFER_FUNC_POINTS = 1025
991 992
};

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

1010 1011 1012
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
1013
	TF_TYPE_BYPASS,
1014
	TF_TYPE_HWPWL
1015 1016 1017
};

struct dc_transfer_func_distributed_points {
1018 1019 1020 1021
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

1022
	uint16_t end_exponent;
1023 1024 1025
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
1026 1027 1028 1029 1030
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
1031
	TRANSFER_FUNCTION_PQ,
1032
	TRANSFER_FUNCTION_LINEAR,
1033
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
1034
	TRANSFER_FUNCTION_HLG,
1035
	TRANSFER_FUNCTION_HLG12,
1036 1037 1038
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
1039 1040
};

1041

1042
struct dc_transfer_func {
1043
	struct kref refcount;
1044 1045
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
1046 1047
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
1048 1049 1050 1051
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
1052 1053
};

1054

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

1068 1069 1070 1071

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
1072
	struct fixed31_32 hdr_multiplier;
1073
	union dc_3dlut_state state;
1074
};
1075 1076 1077 1078 1079
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
1080
struct dc_plane_status {
1081 1082 1083 1084 1085 1086
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

1087 1088 1089
union surface_update_flags {

	struct {
1090
		uint32_t addr_update:1;
1091
		/* Medium updates */
1092
		uint32_t dcc_change:1;
1093 1094 1095
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
1096
		uint32_t global_alpha_change:1;
1097
		uint32_t hdr_mult:1;
1098 1099 1100 1101
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
1102
		uint32_t in_transfer_func_change:1;
1103
		uint32_t input_csc_change:1;
1104
		uint32_t coeff_reduction_change:1;
1105
		uint32_t output_tf_change:1;
1106
		uint32_t pixel_format_change:1;
1107
		uint32_t plane_size_change:1;
1108
		uint32_t gamut_remap_change:1;
1109 1110 1111 1112

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
1113
		uint32_t gamma_change:1;
1114 1115 1116
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
1117
		uint32_t lut_3d:1;
1118
		uint32_t full_update:1;
1119 1120 1121 1122 1123
	} bits;

	uint32_t raw;
};

1124
struct dc_plane_state {
1125
	struct dc_plane_address address;
1126
	struct dc_plane_flip_time time;
1127
	bool triplebuffer_flips;
1128 1129 1130 1131 1132
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

1133
	struct plane_size plane_size;
1134
	union dc_tiling_info tiling_info;
1135

1136
	struct dc_plane_dcc_param dcc;
1137

1138
	struct dc_gamma *gamma_correction;
1139
	struct dc_transfer_func *in_transfer_func;
1140
	struct dc_bias_and_scale *bias_and_scale;
1141
	struct dc_csc_transform input_csc_color_matrix;
1142
	struct fixed31_32 coeff_reduction_factor;
1143
	struct fixed31_32 hdr_mult;
1144
	struct colorspace_transform gamut_remap_matrix;
1145

1146 1147
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
1148

1149
	enum dc_color_space color_space;
1150

1151 1152 1153 1154
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

1155
	struct dc_transfer_func *gamcor_tf;
1156 1157 1158 1159
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

1160
	bool is_tiling_rotated;
1161
	bool per_pixel_alpha;
1162
	bool pre_multiplied_alpha;
1163 1164
	bool global_alpha;
	int  global_alpha_value;
1165 1166 1167
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
1168
	int layer_index;
1169

1170
	union surface_update_flags update_flags;
1171
	bool flip_int_enabled;
1172 1173
	bool skip_manual_trigger;

1174
	/* private to DC core */
1175
	struct dc_plane_status status;
1176 1177
	struct dc_context *ctx;

1178 1179 1180
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

1181 1182
	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead

1183 1184
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
1185
	struct kref refcount;
1186 1187 1188
};

struct dc_plane_info {
1189
	struct plane_size plane_size;
1190
	union dc_tiling_info tiling_info;
1191
	struct dc_plane_dcc_param dcc;
1192 1193 1194
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
1195
	enum dc_color_space color_space;
1196
	bool horizontal_mirror;
1197
	bool visible;
1198
	bool per_pixel_alpha;
1199
	bool pre_multiplied_alpha;
1200 1201
	bool global_alpha;
	int  global_alpha_value;
1202
	bool input_csc_enabled;
1203
	int layer_index;
1204 1205 1206
};

struct dc_scaling_info {
1207 1208 1209 1210
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
1211 1212 1213
};

struct dc_surface_update {
1214
	struct dc_plane_state *surface;
1215 1216

	/* isr safe update parameters.  null means no updates */
1217 1218 1219
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
1220
	struct fixed31_32 hdr_mult;
1221 1222 1223
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
1224 1225
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
1226

1227 1228
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
1229 1230
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
1231
	const struct dc_transfer_func *blend_tf;
1232
	const struct colorspace_transform *gamut_remap_matrix;
1233 1234 1235 1236 1237
};

/*
 * Create a new surface with default parameters;
 */
1238
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
1239 1240
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
1241

1242 1243
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
1244

1245 1246
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
1247 1248
struct dc_gamma *dc_create_gamma(void);

1249 1250
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1251
struct dc_transfer_func *dc_create_transfer_func(void);
1252

1253 1254 1255
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
1256

1257
void dc_post_update_surfaces_to_stream(
1258 1259
		struct dc *dc);

1260
#include "dc_stream.h"
1261

1262
/*
1263
 * Structure to store surface/stream associations for validation
1264 1265
 */
struct dc_validation_set {
1266
	struct dc_stream_state *stream;
1267 1268
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
1269 1270
};

1271
bool dc_validate_boot_timing(const struct dc *dc,
1272 1273 1274
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1275
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1276

1277 1278
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1279 1280 1281
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1282 1283 1284 1285
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1286
enum dc_status dc_validate_global_state(
1287
		struct dc *dc,
1288 1289
		struct dc_state *new_ctx,
		bool fast_validate);
1290

1291 1292 1293 1294 1295

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1296 1297 1298 1299 1300 1301
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);

1302
void dc_resource_state_copy_construct(
1303 1304
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1305

1306
void dc_resource_state_copy_construct_current(
1307
		const struct dc *dc,
1308
		struct dc_state *dst_ctx);
1309

1310
void dc_resource_state_destruct(struct dc_state *context);
1311

1312 1313
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1314 1315 1316 1317 1318 1319 1320 1321 1322
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1323
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1324

1325 1326
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1327 1328
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1329

1330 1331 1332 1333
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1334 1335 1336 1337
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1338
	union dprx_feature dprx_feature;
1339

1340 1341 1342
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1343 1344 1345

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1346
	bool is_dongle_type_one;
1347 1348
	/* branch device or sink device */
	bool is_branch_dev;
1349 1350
	/* Dongle's downstream count. */
	union sink_count sink_count;
1351
	bool is_mst_capable;
1352 1353 1354 1355 1356
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1357 1358 1359 1360
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1361 1362 1363
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1364
	int8_t branch_fw_revision[2];
1365 1366 1367

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1368
	bool dpcd_display_control_capable;
1369
	bool ext_receiver_cap_field_present;
1370
	bool set_power_state_capable_edp;
1371
	bool dynamic_backlight_capable_edp;
1372 1373
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1374
	struct dc_lttpr_caps lttpr_caps;
1375
	struct dpcd_usb4_dp_tunneling_info usb4_dp_tun_info;
1376

1377 1378 1379 1380
	union dp_128b_132b_supported_link_rates dp_128b_132b_supported_link_rates;
	union dp_main_line_channel_coding_cap channel_coding_cap;
	union dp_sink_video_fallback_formats fallback_formats;
	union dp_fec_capability1 fec_cap1;
1381
	union dp_cable_id cable_id;
1382 1383 1384
	uint8_t edp_rev;
	union edp_alpm_caps alpm_caps;
	struct edp_psr_info psr_info;
1385 1386
};

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1430
#include "dc_link.h"
1431

1432 1433
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

1434 1435 1436 1437
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1449

1450 1451 1452 1453
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
1454 1455 1456 1457 1458
#if defined(CONFIG_DRM_AMD_DC_DCN)
	// 'true' if MST topology supports DSC passthrough for sink
	// 'false' if MST topology does not support DSC passthrough
	bool is_dsc_passthrough_supported;
#endif
1459 1460
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1461

1462 1463 1464 1465 1466
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1467 1468 1469 1470 1471 1472 1473
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1474
	struct dc_container_id *dc_container_id;
1475
	uint32_t dongle_max_pix_clk;
1476
	void *priv;
1477
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1478
	bool converter_disable_audio;
1479

1480 1481
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1482

1483 1484
	bool is_vsc_sdp_colorimetry_supported;

1485 1486 1487 1488
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1489 1490
	uint32_t sink_id;

1491
	/* private to dc_sink.c */
1492 1493 1494
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1495
	struct kref refcount;
1496 1497
};

1498 1499
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1500 1501 1502

struct dc_sink_init_data {
	enum signal_type sink_signal;
1503
	struct dc_link *link;
1504 1505 1506 1507
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

1508 1509
bool dc_extended_blank_supported(struct dc *dc);

1510 1511 1512 1513 1514 1515 1516 1517
struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1518

1519 1520 1521 1522 1523 1524 1525
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1526
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1527 1528 1529 1530
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

1531 1532
void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);

1533 1534 1535 1536 1537 1538
/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1539
		enum dc_acpi_cm_power_state power_state);
1540
void dc_resume(struct dc *dc);
1541

1542 1543
void dc_power_down_on_boot(struct dc *dc);

1544 1545 1546 1547 1548 1549 1550 1551 1552
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1553
bool dc_is_dmcu_initialized(struct dc *dc);
1554

1555 1556
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1557

1558 1559
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
				struct dc_cursor_attributes *cursor_attr);
1560

1561 1562
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

1563
/* set min and max memory clock to lowest and highest DPM level, respectively */
1564 1565
void dc_unlock_memory_clock_frequency(struct dc *dc);

1566
/* set min memory clock to the min required for current mode, max to maxDPM */
1567 1568
void dc_lock_memory_clock_frequency(struct dc *dc);

1569 1570 1571
/* set soft max for memclk, to be used for AC/DC switching clock limitations */
void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);

1572 1573 1574
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1575 1576 1577
/* disables fw based mclk switch */
void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);

1578
bool dc_set_psr_allow_active(struct dc *dc, bool enable);
1579
void dc_z10_restore(const struct dc *dc);
1580
void dc_z10_save_init(struct dc *dc);
1581

1582
bool dc_is_dmub_outbox_supported(struct dc *dc);
1583 1584
bool dc_enable_dmub_notifications(struct dc *dc);

1585 1586
void dc_enable_dmub_outbox(struct dc *dc);

1587 1588 1589 1590
bool dc_process_dmub_aux_transfer_async(struct dc *dc,
				uint32_t link_index,
				struct aux_payload *payload);

1591 1592 1593
/* Get dc link index from dpia port index */
uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
				uint8_t dpia_port_index);
1594 1595 1596 1597 1598

bool dc_process_dmub_set_config_async(struct dc *dc,
				uint32_t link_index,
				struct set_config_cmd_payload *payload,
				struct dmub_notification *notify);
1599 1600 1601 1602 1603 1604

enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
				uint32_t link_index,
				uint8_t mst_alloc_slots,
				uint8_t *mst_slots_in_use);

1605 1606 1607 1608
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1609 1610 1611 1612 1613 1614

/*******************************************************************************
 * Disable acc mode Interfaces
 ******************************************************************************/
void dc_disable_accelerated_mode(struct dc *dc);

1615
#endif /* DC_INTERFACE_H_ */