dc.h 31.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
45
#define DC_VER "3.2.81"
46

47
#define MAX_SURFACES 3
48
#define MAX_PLANES 6
49
#define MAX_STREAMS 6
50 51 52 53 54
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
55 56 57 58 59
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

60 61 62 63
enum dp_protocol_version {
	DP_VERSION_1_4,
};

64 65 66 67 68 69 70 71 72 73 74 75
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
76 77 78 79
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
80 81
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
99 100
};

101
struct dc_caps {
102
	uint32_t max_streams;
103 104 105
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
106
	uint32_t max_planes;
107 108
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
109
	uint32_t dmdata_alloc_size;
110
	unsigned int max_cursor_size;
111
	unsigned int max_video_width;
112
	int linear_pitch_alignment;
113
	bool dcc_const_color;
114
	bool dynamic_audio;
115
	bool is_apu;
116
	bool dual_link_dvi;
117
	bool post_blend_color_processing;
118
	bool force_dp_tps4_for_cp2520;
119
	bool disable_dp_clk_share;
120
	bool psp_setup_panel_mode;
121
	bool extended_aux_timeout_support;
122
	bool dmcub_support;
123
	bool hw_3d_lut;
124
	enum dp_protocol_version max_dp_protocol_version;
125
	struct dc_plane_cap planes[MAX_PLANES];
126 127
};

128 129 130
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
131
	bool skip_clock_update;
132
	bool lt_early_cr_pattern;
133 134
};

135 136
struct dc_dcc_surface_param {
	struct dc_size surface_size;
137
	enum surface_pixel_format format;
138
	enum swizzle_mode_values swizzle_mode;
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
159 160 161

	bool capable;
	bool const_color_support;
162 163
};

164 165 166 167 168 169 170 171
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
172 173
};

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

207 208
/* Forward declaration*/
struct dc;
209
struct dc_plane_state;
210
struct dc_state;
211

212

213
struct dc_cap_funcs {
214 215 216
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
217 218 219 220 221 222 223 224 225
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
226
	bool fbc_support;
227
	bool optimize_edp_link_rate;
228
	bool disable_fractional_pwm;
229
	bool allow_seamless_boot_optimization;
230
	bool power_down_display_on_boot;
231
	bool edp_not_connected;
232
	bool force_enum_edp;
233
	bool forced_clocks;
234
	bool disable_extended_timeout_support; // Used to disable extended timeout and lttpr feature as well
235
	bool multi_mon_pp_mclk_switch;
236
	bool disable_dmcu;
237 238
};

239 240 241 242
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
243
	VISUAL_CONFIRM_MPCTREE = 4,
244 245
};

246 247 248 249 250 251
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

252 253 254 255 256 257
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

258 259 260 261
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
262 263 264 265 266 267 268
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
269

270
enum dcn_pwr_state {
271 272 273
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
274 275
};

276 277 278 279
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
280 281
struct dc_clocks {
	int dispclk_khz;
282
	int dppclk_khz;
283 284 285 286
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
287
	int phyclk_khz;
288
	int dramclk_khz;
289
	bool p_state_change_support;
290
	enum dcn_pwr_state pwr_state;
291 292 293 294 295
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
296
	enum dtm_pstate dtm_level;
297 298 299 300
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
301 302
};

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
353

354
struct dc_debug_options {
355
	enum visual_confirm visual_confirm;
356
	bool sanity_checks;
357 358
	bool max_disp_clk;
	bool surface_trace;
359
	bool timing_trace;
360
	bool clock_trace;
361
	bool validation_trace;
362
	bool bandwidth_calcs_trace;
363
	int max_downscale_src_width;
364 365

	/* stutter efficiency related */
366
	bool disable_stutter;
367
	bool use_max_lb;
368
	enum dcc_option disable_dcc;
369 370
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
371
	bool voltage_align_fclk;
372

373
	bool disable_dfs_bypass;
374 375
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
376
	bool disable_dsc_power_gate;
377
	int dsc_min_slice_height_override;
378
	int dsc_bpp_increment_div;
379
	bool native422_support;
380
	bool disable_pplib_wm_range;
381
	enum wm_report_mode pplib_wm_report_mode;
382
	unsigned int min_disp_clk_khz;
383
	unsigned int min_dpp_clk_khz;
384 385
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
386 387 388
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
389
	uint32_t underflow_assert_delay_us;
390 391
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
392
	bool optimized_watermark;
393
	int always_scale;
394
	bool disable_pplib_clock_request;
395
	bool disable_clock_gate;
396
	bool disable_mem_low_power;
397
	bool disable_dmcu;
398
	bool disable_psr;
399
	bool force_abm_enable;
400
	bool disable_stereo_support;
401
	bool vsr_support;
402
	bool performance_trace;
403
	bool az_endpoint_mute_only;
404
	bool always_use_regamma;
405
	bool p010_mpo_support;
406
	bool recovery_enabled;
407
	bool avoid_vbios_exec_table;
408
	bool scl_reset_length10;
409
	bool hdmi20_disable;
410
	bool skip_detection_link_training;
411
	bool remove_disconnect_edp;
412
	unsigned int force_odm_combine; //bit vector based on otg inst
413
	unsigned int force_fclk_khz;
414
	bool disable_tri_buf;
415 416 417
	bool dmub_offload_enabled;
	bool dmcub_emulation;
	bool dmub_command_table; /* for testing only */
418
	struct dc_bw_validation_profile bw_val_profile;
419
	bool disable_fec;
420
	bool disable_48mhz_pwrdwn;
421 422 423 424
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
425
	bool disable_timing_sync;
426
	bool cm_in_bypass;
427
	int force_clock_mode;/*every mode change.*/
428 429

	bool nv12_iflip_vm_wa;
430
	bool disable_dram_clock_change_vactive_support;
431
	bool validate_dml_output;
432
	bool enable_dmcub_surface_flip;
433
	bool usbc_combo_phy_reset_wa;
434
	bool disable_dsc;
435
};
436

437 438 439 440
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
441
};
442

443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
	} gart_config;
460 461

	bool valid;
462
	bool is_hvm_enabled;
463
	uint64_t page_table_default_page_addr;
464 465 466
};

struct dc_virtual_addr_space_config {
467
	uint64_t	page_table_base_addr;
468 469 470 471 472 473
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

474 475 476 477 478 479
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
480 481 482 483
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
484
	int min_dcfclk_mhz;
485 486
};

487
struct dc_state;
488 489
struct resource_pool;
struct dce_hwseq;
490
struct gpu_info_soc_bounding_box_v1_0;
491
struct dc {
492
	struct dc_versions versions;
493 494 495
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
496
	struct dc_debug_options debug;
497
	struct dc_bounding_box_overrides bb_overrides;
498
	struct dc_bug_wa work_arounds;
499
	struct dc_context *ctx;
500
	struct dc_phy_addr_space_config vm_pa_config;
501 502 503 504

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

505
	struct dc_state *current_state;
506 507
	struct resource_pool *res_pool;

508 509
	struct clk_mgr *clk_mgr;

510 511 512 513 514 515
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
516
#ifdef CONFIG_DRM_AMD_DC_DCN
517 518 519 520 521 522 523 524 525
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

526
	/* Require to optimize clocks and bandwidth for added/removed planes */
527
	bool optimized_required;
528
	bool wm_optimized_required;
529

530
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
531
	int optimize_seamless_boot_streams;
532

533 534
	/* FBC compressor */
	struct compressor *fbc_compressor;
535 536

	struct dc_debug_data debug_data;
537
	struct dpcd_vendor_signature vendor_signature;
538 539

	const char *build_id;
540 541
	struct vm_helper *vm_helper;
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
542 543
};

544 545 546 547 548 549 550 551 552 553 554
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
555 556
	bool dchub_initialzied;
	bool dchub_info_valid;
557 558
};

559 560 561 562
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
563
	struct dc_bounding_box_overrides bb_overrides;
564 565 566 567 568 569 570 571 572

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

573 574
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
575

576
	struct dc_config flags;
577 578
	uint64_t log_mask;

579 580 581 582 583
	/**
	 * gpu_info FW provided soc bounding box struct or 0 if not
	 * available in FW
	 */
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
584
	struct dpcd_vendor_signature vendor_signature;
585 586
};

587
struct dc_callback_init {
588 589 590
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
591
	uint8_t reserved;
592
#endif
593
};
594

595
struct dc *dc_create(const struct dc_init_data *init_params);
596 597
void dc_hardware_init(struct dc *dc);

598 599 600 601
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
602 603
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
604
void dc_deinit_callbacks(struct dc *dc);
605 606 607 608 609 610 611
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
612
	TRANSFER_FUNC_POINTS = 1025
613 614
};

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

632 633 634
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
635
	TF_TYPE_BYPASS,
636
	TF_TYPE_HWPWL
637 638 639
};

struct dc_transfer_func_distributed_points {
640 641 642 643
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

644
	uint16_t end_exponent;
645 646 647
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
648 649 650 651 652
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
653
	TRANSFER_FUNCTION_PQ,
654
	TRANSFER_FUNCTION_LINEAR,
655
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
656
	TRANSFER_FUNCTION_HLG,
657
	TRANSFER_FUNCTION_HLG12,
658 659 660
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
661 662
};

663

664
struct dc_transfer_func {
665
	struct kref refcount;
666 667
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
668 669
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
670
	struct dc_context *ctx;
671 672 673 674
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
675 676
};

677

678 679 680 681 682 683 684 685 686 687 688 689 690
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

691 692 693 694

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
695
	struct fixed31_32 hdr_multiplier;
696
	union dc_3dlut_state state;
697 698
	struct dc_context *ctx;
};
699 700 701 702 703
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
704
struct dc_plane_status {
705 706 707 708 709 710
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

711 712 713
union surface_update_flags {

	struct {
714
		uint32_t addr_update:1;
715
		/* Medium updates */
716
		uint32_t dcc_change:1;
717 718 719
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
720
		uint32_t global_alpha_change:1;
721
		uint32_t hdr_mult:1;
722 723 724 725
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
726
		uint32_t in_transfer_func_change:1;
727
		uint32_t input_csc_change:1;
728
		uint32_t coeff_reduction_change:1;
729
		uint32_t output_tf_change:1;
730
		uint32_t pixel_format_change:1;
731
		uint32_t plane_size_change:1;
732
		uint32_t gamut_remap_change:1;
733 734 735 736

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
737
		uint32_t gamma_change:1;
738 739 740
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
741
		uint32_t full_update:1;
742 743 744 745 746
	} bits;

	uint32_t raw;
};

747
struct dc_plane_state {
748
	struct dc_plane_address address;
749
	struct dc_plane_flip_time time;
750
	bool triplebuffer_flips;
751 752 753 754 755
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

756
	struct plane_size plane_size;
757
	union dc_tiling_info tiling_info;
758

759
	struct dc_plane_dcc_param dcc;
760

761
	struct dc_gamma *gamma_correction;
762
	struct dc_transfer_func *in_transfer_func;
763
	struct dc_bias_and_scale *bias_and_scale;
764
	struct dc_csc_transform input_csc_color_matrix;
765
	struct fixed31_32 coeff_reduction_factor;
766
	struct fixed31_32 hdr_mult;
767
	struct colorspace_transform gamut_remap_matrix;
768

769 770
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
771

772
	enum dc_color_space color_space;
773

774 775 776 777
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

778 779 780 781
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

782
	bool is_tiling_rotated;
783
	bool per_pixel_alpha;
784 785
	bool global_alpha;
	int  global_alpha_value;
786 787 788
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
789
	int layer_index;
790

791
	union surface_update_flags update_flags;
792
	/* private to DC core */
793
	struct dc_plane_status status;
794 795
	struct dc_context *ctx;

796 797 798
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

799 800
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
801
	struct kref refcount;
802 803 804
};

struct dc_plane_info {
805
	struct plane_size plane_size;
806
	union dc_tiling_info tiling_info;
807
	struct dc_plane_dcc_param dcc;
808 809 810
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
811
	enum dc_color_space color_space;
812
	bool horizontal_mirror;
813
	bool visible;
814
	bool per_pixel_alpha;
815 816
	bool global_alpha;
	int  global_alpha_value;
817
	bool input_csc_enabled;
818
	int layer_index;
819 820 821
};

struct dc_scaling_info {
822 823 824 825
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
826 827 828
};

struct dc_surface_update {
829
	struct dc_plane_state *surface;
830 831

	/* isr safe update parameters.  null means no updates */
832 833 834
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
835
	struct fixed31_32 hdr_mult;
836 837 838
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
839 840
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
841

842 843
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
844 845
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
846
	const struct dc_transfer_func *blend_tf;
847
	const struct colorspace_transform *gamut_remap_matrix;
848 849 850 851 852
};

/*
 * Create a new surface with default parameters;
 */
853
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
854 855
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
856

857 858
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
859

860 861
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
862 863
struct dc_gamma *dc_create_gamma(void);

864 865
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
866
struct dc_transfer_func *dc_create_transfer_func(void);
867

868 869 870
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
871 872 873 874 875 876 877
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
878
	unsigned int flip_timestamp_in_us;
879 880
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
881
	bool triplebuffer_flips;
882 883
};

884
bool dc_post_update_surfaces_to_stream(
885 886
		struct dc *dc);

887
#include "dc_stream.h"
888

889
/*
890
 * Structure to store surface/stream associations for validation
891 892
 */
struct dc_validation_set {
893
	struct dc_stream_state *stream;
894 895
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
896 897
};

898
bool dc_validate_seamless_boot_timing(const struct dc *dc,
899 900 901
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

902
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
903

904 905
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

906 907 908
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

909 910 911 912
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
913
enum dc_status dc_validate_global_state(
914
		struct dc *dc,
915 916
		struct dc_state *new_ctx,
		bool fast_validate);
917

918 919 920 921 922

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

923
void dc_resource_state_copy_construct(
924 925
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
926

927
void dc_resource_state_copy_construct_current(
928
		const struct dc *dc,
929
		struct dc_state *dst_ctx);
930

931
void dc_resource_state_destruct(struct dc_state *context);
932

933 934
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

935 936 937 938 939 940 941 942 943
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
944
bool dc_commit_state(struct dc *dc, struct dc_state *context);
945

946

947 948
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
949 950
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
951

952 953 954 955
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

956 957 958 959
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
960
	union dprx_feature dprx_feature;
961

962 963 964
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
965 966 967

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
968 969
	/* branch device or sink device */
	bool is_branch_dev;
970 971 972 973 974 975 976
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
977 978 979 980
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

981 982 983
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
984
	int8_t branch_fw_revision[2];
985 986 987

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
988
	bool dpcd_display_control_capable;
989
	bool ext_receiver_cap_field_present;
990 991
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
992
	struct dc_lttpr_caps lttpr_caps;
993
	struct psr_caps psr_caps;
994

995 996
};

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1040
#include "dc_link.h"
1041 1042 1043 1044 1045

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1057

1058 1059 1060 1061 1062 1063
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1064

1065 1066 1067 1068 1069
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1070 1071 1072 1073 1074 1075 1076
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1077
	struct dc_container_id *dc_container_id;
1078
	uint32_t dongle_max_pix_clk;
1079
	void *priv;
1080
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1081
	bool converter_disable_audio;
1082
	bool is_mst_legacy;
1083 1084
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1085

1086 1087
	bool is_vsc_sdp_colorimetry_supported;

1088 1089 1090 1091
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1092 1093
	uint32_t sink_id;

1094
	/* private to dc_sink.c */
1095 1096 1097
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1098
	struct kref refcount;
1099 1100
};

1101 1102
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1103 1104 1105

struct dc_sink_init_data {
	enum signal_type sink_signal;
1106
	struct dc_link *link;
1107 1108
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
1109
	bool sink_is_legacy;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1120

1121 1122 1123 1124 1125 1126 1127
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1128
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1139
		enum dc_acpi_cm_power_state power_state);
1140
void dc_resume(struct dc *dc);
1141 1142 1143
unsigned int dc_get_current_backlight_pwm(struct dc *dc);
unsigned int dc_get_target_backlight_pwm(struct dc *dc);

1144 1145 1146 1147 1148 1149 1150 1151 1152
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1153
bool dc_is_dmcu_initialized(struct dc *dc);
1154

1155 1156
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1157 1158 1159 1160
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1161
#endif /* DC_INTERFACE_H_ */