dc.h 18.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

T
Tony Cheng 已提交
41
#define DC_VER "3.1.44"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
51 52 53 54 55 56 57 58 59 60 61 62
struct dmcu_version {
	unsigned int date;
	unsigned int month;
	unsigned int year;
	unsigned int interface_version;
};

struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

63
struct dc_caps {
64
	uint32_t max_streams;
65 66 67
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
68
	uint32_t max_planes;
69 70
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
71
	unsigned int max_cursor_size;
72
	unsigned int max_video_width;
73
	int linear_pitch_alignment;
74
	bool dcc_const_color;
75
	bool dynamic_audio;
76
	bool is_apu;
77
	bool dual_link_dvi;
78 79 80 81
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
82
	enum surface_pixel_format format;
83
	enum swizzle_mode_values swizzle_mode;
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
104 105 106

	bool capable;
	bool const_color_support;
107 108
};

S
Sylvia Tsai 已提交
109
struct dc_static_screen_events {
110
	bool force_trigger;
S
Sylvia Tsai 已提交
111 112 113 114 115
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

149 150
/* Forward declaration*/
struct dc;
151
struct dc_plane_state;
152
struct dc_state;
153

154

155
struct dc_cap_funcs {
156 157 158
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
159 160 161 162 163 164 165 166 167 168 169
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

170 171 172 173 174 175
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

176 177 178 179 180 181
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

182 183 184 185 186
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

187 188
struct dc_clocks {
	int dispclk_khz;
189
	int max_supported_dppclk_khz;
190
	int dppclk_khz;
191 192 193 194 195 196
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
};

197 198
struct dc_debug {
	bool surface_visual_confirm;
199
	bool sanity_checks;
200 201
	bool max_disp_clk;
	bool surface_trace;
202
	bool timing_trace;
203
	bool clock_trace;
204
	bool validation_trace;
205
	bool bandwidth_calcs_trace;
206 207

	/* stutter efficiency related */
208
	bool disable_stutter;
209
	bool use_max_lb;
210
	enum dcc_option disable_dcc;
211 212
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
213
	bool voltage_align_fclk;
214

215
	bool disable_dfs_bypass;
216 217 218
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
219
	enum wm_report_mode pplib_wm_report_mode;
220
	unsigned int min_disp_clk_khz;
221 222
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
223 224 225 226 227
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
228
	int always_scale;
229
	bool disable_pplib_clock_request;
230
	bool disable_clock_gate;
231
	bool disable_dmcu;
232
	bool disable_psr;
233
	bool force_abm_enable;
234 235
	bool disable_hbup_pg;
	bool disable_dpp_pg;
236
	bool disable_stereo_support;
237
	bool vsr_support;
238
	bool performance_trace;
239
	bool az_endpoint_mute_only;
240
	bool always_use_regamma;
241
	bool p010_mpo_support;
242
};
243
struct dc_state;
244 245
struct resource_pool;
struct dce_hwseq;
246
struct dc {
247
	struct dc_versions versions;
248 249 250 251
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
	struct dc_debug debug;
252 253 254 255 256 257

	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

258
	struct dc_state *current_state;
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

282 283
	bool optimized_required;

284 285
	bool apply_edp_fast_boot_optimization;

286
	/* FBC compressor */
287
#if defined(CONFIG_DRM_AMD_DC_FBC)
288 289
	struct compressor *fbc_compressor;
#endif
290 291
};

292 293 294 295 296 297 298 299 300 301 302
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
303 304
	bool dchub_initialzied;
	bool dchub_info_valid;
305 306
};

307 308 309 310 311 312 313 314 315 316 317 318 319 320
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
321
	uint32_t log_mask;
322 323 324 325 326 327 328 329 330 331 332
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
333
	TRANSFER_FUNC_POINTS = 1025
334 335
};

336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

353 354 355
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
356
	TF_TYPE_BYPASS,
357 358 359
};

struct dc_transfer_func_distributed_points {
360 361 362 363
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

364
	uint16_t end_exponent;
365 366 367
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
368 369 370 371 372
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
373
	TRANSFER_FUNCTION_PQ,
374
	TRANSFER_FUNCTION_LINEAR,
375
	TRANSFER_FUNCTION_UNITY,
376 377 378
};

struct dc_transfer_func {
379
	struct kref refcount;
380
	struct dc_transfer_func_distributed_points tf_pts;
381 382
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
383 384
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
385
	struct dc_context *ctx;
386 387
};

388 389 390 391 392
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
393
struct dc_plane_status {
394 395 396 397 398 399
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

400 401 402 403
union surface_update_flags {

	struct {
		/* Medium updates */
404
		uint32_t dcc_change:1;
405 406 407 408 409 410 411
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
412
		uint32_t in_transfer_func_change:1;
413
		uint32_t input_csc_change:1;
414
		uint32_t coeff_reduction_change:1;
415
		uint32_t output_tf_change:1;
416
		uint32_t pixel_format_change:1;
417 418 419 420

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
421
		uint32_t gamma_change:1;
422 423 424
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
425
		uint32_t full_update:1;
426 427 428 429 430
	} bits;

	uint32_t raw;
};

431
struct dc_plane_state {
432
	struct dc_plane_address address;
433
	struct dc_plane_flip_time time;
434 435 436 437 438 439 440
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
441

442
	struct dc_plane_dcc_param dcc;
443

444
	struct dc_gamma *gamma_correction;
445
	struct dc_transfer_func *in_transfer_func;
446
	struct dc_bias_and_scale *bias_and_scale;
447
	struct dc_csc_transform input_csc_color_matrix;
448
	struct fixed31_32 coeff_reduction_factor;
449
	uint32_t sdr_white_level;
450

451 452
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
453

454
	enum dc_color_space color_space;
455

456 457 458 459
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

460
	bool is_tiling_rotated;
461 462 463 464
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
465

466
	union surface_update_flags update_flags;
467
	/* private to DC core */
468
	struct dc_plane_status status;
469 470 471 472
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
473
	struct kref refcount;
474 475 476 477 478
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
479
	struct dc_plane_dcc_param dcc;
480 481 482
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
483
	enum dc_color_space color_space;
484
	unsigned int sdr_white_level;
485
	bool horizontal_mirror;
486
	bool visible;
487
	bool per_pixel_alpha;
488
	bool input_csc_enabled;
489 490 491
};

struct dc_scaling_info {
492 493 494 495
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
496 497 498
};

struct dc_surface_update {
499
	struct dc_plane_state *surface;
500 501 502 503 504

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
505

506 507 508 509
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
	struct dc_gamma *gamma;
510
	struct dc_transfer_func *in_transfer_func;
511

512
	struct dc_csc_transform *input_csc_color_matrix;
513
	struct fixed31_32 *coeff_reduction_factor;
514 515 516 517 518
};

/*
 * Create a new surface with default parameters;
 */
519
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
520 521
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
522

523 524
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
525

526 527
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
528 529
struct dc_gamma *dc_create_gamma(void);

530 531
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
532
struct dc_transfer_func *dc_create_transfer_func(void);
533

534 535 536 537 538 539 540
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
541
	unsigned int flip_timestamp_in_us;
542 543 544 545
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

546
bool dc_post_update_surfaces_to_stream(
547 548
		struct dc *dc);

549
#include "dc_stream.h"
550

551
/*
552
 * Structure to store surface/stream associations for validation
553 554
 */
struct dc_validation_set {
555
	struct dc_stream_state *stream;
556 557
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
558 559
};

560
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
561

562
enum dc_status dc_validate_global_state(
563
		struct dc *dc,
564
		struct dc_state *new_ctx);
565

566 567 568 569 570

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

571
void dc_resource_state_copy_construct(
572 573
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
574

575
void dc_resource_state_copy_construct_current(
576
		const struct dc *dc,
577
		struct dc_state *dst_ctx);
578

579
void dc_resource_state_destruct(struct dc_state *context);
580

581 582 583 584 585 586 587 588 589
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
590
bool dc_commit_state(struct dc *dc, struct dc_state *context);
591

592

593 594 595
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
596

597 598 599 600
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
621
	bool dpcd_display_control_capable;
622 623
};

624
#include "dc_link.h"
625 626 627 628 629

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

630 631 632 633 634 635 636 637 638 639 640
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

641

642

643 644 645 646 647 648 649
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
650
	struct dc_container_id *dc_container_id;
651
	uint32_t dongle_max_pix_clk;
652
	void *priv;
653
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
654
	bool converter_disable_audio;
655 656 657 658 659 660

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
D
Dave Airlie 已提交
661
	struct kref refcount;
662

663 664
};

665 666
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
667 668 669

struct dc_sink_init_data {
	enum signal_type sink_signal;
670
	struct dc_link *link;
671 672 673 674 675 676 677 678 679 680 681 682
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

683

684 685 686 687 688 689 690
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
691
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
692 693 694 695 696 697 698 699 700 701
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
702
		enum dc_acpi_cm_power_state power_state);
703
void dc_resume(struct dc *dc);
704 705

#endif /* DC_INTERFACE_H_ */