dc.h 35.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
45
#define DC_VER "3.2.112"
46

47
#define MAX_SURFACES 3
48
#define MAX_PLANES 6
49
#define MAX_STREAMS 6
50 51 52 53 54
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
55 56 57 58 59
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

60 61 62 63
enum dp_protocol_version {
	DP_VERSION_1_4,
};

64 65 66 67 68 69 70 71 72 73 74 75
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
76 77 78 79
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
80 81
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
99 100 101
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
102 103
};

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
128
	uint16_t dgam_rom_for_yuv : 1;
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

148
struct dc_caps {
149
	uint32_t max_streams;
150 151 152
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
153
	uint32_t max_planes;
154 155
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
156
	uint32_t i2c_speed_in_khz_hdcp;
157
	uint32_t dmdata_alloc_size;
158
	unsigned int max_cursor_size;
159
	unsigned int max_video_width;
160
	unsigned int min_horizontal_blanking_period;
161
	int linear_pitch_alignment;
162
	bool dcc_const_color;
163
	bool dynamic_audio;
164
	bool is_apu;
165
	bool dual_link_dvi;
166
	bool post_blend_color_processing;
167
	bool force_dp_tps4_for_cp2520;
168
	bool disable_dp_clk_share;
169
	bool psp_setup_panel_mode;
170
	bool extended_aux_timeout_support;
171
	bool dmcub_support;
172
	enum dp_protocol_version max_dp_protocol_version;
173
	struct dc_plane_cap planes[MAX_PLANES];
174
	struct dc_color_caps color;
175 176
};

177 178 179
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
180
	bool skip_clock_update;
181
	bool lt_early_cr_pattern;
182 183
};

184 185
struct dc_dcc_surface_param {
	struct dc_size surface_size;
186
	enum surface_pixel_format format;
187
	enum swizzle_mode_values swizzle_mode;
188 189 190 191 192 193 194
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
195
#if defined(CONFIG_DRM_AMD_DC_DCN)
196 197 198 199 200 201 202 203
	//These bitfields to be used starting with DCN 3.0
	struct {
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
	} dcc_controls;
#endif
204 205 206 207 208 209 210 211 212 213 214 215 216
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
217 218 219

	bool capable;
	bool const_color_support;
220 221
};

222 223 224 225 226 227 228 229
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
230 231
};

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

265 266
/* Forward declaration*/
struct dc;
267
struct dc_plane_state;
268
struct dc_state;
269

270

271
struct dc_cap_funcs {
272 273 274
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
275 276 277 278 279 280 281 282 283
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
284
	bool fbc_support;
285
	bool optimize_edp_link_rate;
286
	bool disable_fractional_pwm;
287
	bool allow_seamless_boot_optimization;
288
	bool power_down_display_on_boot;
289
	bool edp_not_connected;
290
	bool force_enum_edp;
291
	bool forced_clocks;
292
	bool allow_lttpr_non_transparent_mode;
293
	bool multi_mon_pp_mclk_switch;
294
	bool disable_dmcu;
295
	bool enable_4to1MPC;
296
#if defined(CONFIG_DRM_AMD_DC_DCN)
297 298
	bool clamp_min_dcfclk;
#endif
299 300
};

301 302 303 304
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
305
	VISUAL_CONFIRM_MPCTREE = 4,
306
	VISUAL_CONFIRM_PSR = 5,
307 308
};

309 310 311 312 313 314
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

315 316 317 318 319 320
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

321 322 323 324
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
325 326 327 328 329 330 331
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
332

333
enum dcn_pwr_state {
334 335 336
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
337 338
};

339 340 341 342
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
343 344
struct dc_clocks {
	int dispclk_khz;
345
	int actual_dispclk_khz;
346
	int dppclk_khz;
347
	int actual_dppclk_khz;
348
	int disp_dpp_voltage_level_khz;
349 350 351 352
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
353
	int phyclk_khz;
354
	int dramclk_khz;
355
	bool p_state_change_support;
356
	enum dcn_pwr_state pwr_state;
357 358 359 360 361
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
362
	enum dtm_pstate dtm_level;
363 364 365 366
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
367 368
};

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
419

420 421
union mem_low_power_enable_options {
	struct {
422
		bool i2c: 1;
423 424
		bool dmcu: 1;
		bool cm: 1;
425 426 427 428 429 430
		bool mpc: 1;
		bool optc: 1;
	} bits;
	uint32_t u32All;
};

431
struct dc_debug_options {
432
	enum visual_confirm visual_confirm;
433
	bool sanity_checks;
434 435
	bool max_disp_clk;
	bool surface_trace;
436
	bool timing_trace;
437
	bool clock_trace;
438
	bool validation_trace;
439
	bool bandwidth_calcs_trace;
440
	int max_downscale_src_width;
441 442

	/* stutter efficiency related */
443
	bool disable_stutter;
444
	bool use_max_lb;
445
	enum dcc_option disable_dcc;
446 447
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
448
	bool voltage_align_fclk;
449

450
	bool disable_dfs_bypass;
451 452
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
453
	bool disable_dsc_power_gate;
454
	int dsc_min_slice_height_override;
455
	int dsc_bpp_increment_div;
456
	bool native422_support;
457
	bool disable_pplib_wm_range;
458
	enum wm_report_mode pplib_wm_report_mode;
459
	unsigned int min_disp_clk_khz;
460
	unsigned int min_dpp_clk_khz;
461 462
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
463 464 465
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
466
	uint32_t underflow_assert_delay_us;
467 468
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
469
	bool optimized_watermark;
470
	int always_scale;
471
	bool disable_pplib_clock_request;
472
	bool disable_clock_gate;
473
	bool disable_mem_low_power;
474
	bool disable_dmcu;
475
	bool disable_psr;
476
	bool force_abm_enable;
477
	bool disable_stereo_support;
478
	bool vsr_support;
479
	bool performance_trace;
480
	bool az_endpoint_mute_only;
481
	bool always_use_regamma;
482
	bool p010_mpo_support;
483
	bool recovery_enabled;
484
	bool avoid_vbios_exec_table;
485
	bool scl_reset_length10;
486
	bool hdmi20_disable;
487
	bool skip_detection_link_training;
R
Raymond Yang 已提交
488
	uint32_t edid_read_retry_times;
489
	bool remove_disconnect_edp;
490
	unsigned int force_odm_combine; //bit vector based on otg inst
491
#if defined(CONFIG_DRM_AMD_DC_DCN)
492 493
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
#endif
494
	unsigned int force_fclk_khz;
495
	bool enable_tri_buf;
496 497
	bool dmub_offload_enabled;
	bool dmcub_emulation;
498
#if defined(CONFIG_DRM_AMD_DC_DCN)
499 500
	bool disable_idle_power_optimizations;
#endif
501
	bool dmub_command_table; /* for testing only */
502
	struct dc_bw_validation_profile bw_val_profile;
503
	bool disable_fec;
504
	bool disable_48mhz_pwrdwn;
505 506 507 508
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
509
#if defined(CONFIG_DRM_AMD_DC_DCN)
510 511
	int dwb_fi_phase;
#endif
512
	bool disable_timing_sync;
513
	bool cm_in_bypass;
514
	int force_clock_mode;/*every mode change.*/
515

516
	bool disable_dram_clock_change_vactive_support;
517
	bool validate_dml_output;
518
	bool enable_dmcub_surface_flip;
519
	bool usbc_combo_phy_reset_wa;
520
	bool disable_dsc;
521
	bool enable_dram_clock_change_one_display_vactive;
522
	bool force_ignore_link_settings;
523
	union mem_low_power_enable_options enable_mem_low_power;
524
};
525

526 527 528 529
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
530
};
531

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
	} gart_config;
549 550

	bool valid;
551
	bool is_hvm_enabled;
552
	uint64_t page_table_default_page_addr;
553 554 555
};

struct dc_virtual_addr_space_config {
556
	uint64_t	page_table_base_addr;
557 558 559 560 561 562
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

563 564 565 566 567 568
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
569
	int dummy_clock_change_latency_ns;
570 571 572 573
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
574
	int min_dcfclk_mhz;
575 576
};

577
struct dc_state;
578 579
struct resource_pool;
struct dce_hwseq;
580
struct gpu_info_soc_bounding_box_v1_0;
581
struct dc {
582
	struct dc_versions versions;
583 584 585
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
586
	struct dc_debug_options debug;
587
	struct dc_bounding_box_overrides bb_overrides;
588
	struct dc_bug_wa work_arounds;
589
	struct dc_context *ctx;
590
	struct dc_phy_addr_space_config vm_pa_config;
591 592 593 594

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

595
	struct dc_state *current_state;
596 597
	struct resource_pool *res_pool;

598 599
	struct clk_mgr *clk_mgr;

600 601 602 603 604 605
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
606
#ifdef CONFIG_DRM_AMD_DC_DCN
607 608 609 610 611 612 613 614 615
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

616
	/* Require to optimize clocks and bandwidth for added/removed planes */
617
	bool optimized_required;
618
	bool wm_optimized_required;
619
#if defined(CONFIG_DRM_AMD_DC_DCN)
620 621
	bool idle_optimizations_allowed;
#endif
622

623
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
624
	int optimize_seamless_boot_streams;
625

626 627
	/* FBC compressor */
	struct compressor *fbc_compressor;
628 629

	struct dc_debug_data debug_data;
630
	struct dpcd_vendor_signature vendor_signature;
631 632

	const char *build_id;
633 634
	struct vm_helper *vm_helper;
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
635 636
};

637 638 639 640 641 642 643 644 645 646 647
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
648 649
	bool dchub_initialzied;
	bool dchub_info_valid;
650 651
};

652 653 654 655
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
656
	struct dc_bounding_box_overrides bb_overrides;
657 658 659 660 661 662 663 664 665

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

666 667
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
668

669
	struct dc_config flags;
670 671
	uint64_t log_mask;

672 673 674 675 676
	/**
	 * gpu_info FW provided soc bounding box struct or 0 if not
	 * available in FW
	 */
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
677
	struct dpcd_vendor_signature vendor_signature;
678
#if defined(CONFIG_DRM_AMD_DC_DCN)
679 680
	bool force_smu_not_present;
#endif
681
	bool force_ignore_link_settings;
682 683
};

684
struct dc_callback_init {
685 686 687
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
688
	uint8_t reserved;
689
#endif
690
};
691

692
struct dc *dc_create(const struct dc_init_data *init_params);
693 694
void dc_hardware_init(struct dc *dc);

695 696 697 698
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
699 700
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
701
void dc_deinit_callbacks(struct dc *dc);
702 703 704 705 706 707 708
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
709
	TRANSFER_FUNC_POINTS = 1025
710 711
};

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

729 730 731
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
732
	TF_TYPE_BYPASS,
733
	TF_TYPE_HWPWL
734 735 736
};

struct dc_transfer_func_distributed_points {
737 738 739 740
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

741
	uint16_t end_exponent;
742 743 744
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
745 746 747 748 749
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
750
	TRANSFER_FUNCTION_PQ,
751
	TRANSFER_FUNCTION_LINEAR,
752
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
753
	TRANSFER_FUNCTION_HLG,
754
	TRANSFER_FUNCTION_HLG12,
755 756 757
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
758 759
};

760

761
struct dc_transfer_func {
762
	struct kref refcount;
763 764
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
765 766
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
767 768 769 770
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
771 772
};

773

774 775 776 777 778 779 780 781 782 783 784 785 786
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

787 788 789 790

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
791
	struct fixed31_32 hdr_multiplier;
792
	union dc_3dlut_state state;
793
};
794 795 796 797 798
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
799
struct dc_plane_status {
800 801 802 803 804 805
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

806 807 808
union surface_update_flags {

	struct {
809
		uint32_t addr_update:1;
810
		/* Medium updates */
811
		uint32_t dcc_change:1;
812 813 814
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
815
		uint32_t global_alpha_change:1;
816
		uint32_t hdr_mult:1;
817 818 819 820
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
821
		uint32_t in_transfer_func_change:1;
822
		uint32_t input_csc_change:1;
823
		uint32_t coeff_reduction_change:1;
824
		uint32_t output_tf_change:1;
825
		uint32_t pixel_format_change:1;
826
		uint32_t plane_size_change:1;
827
		uint32_t gamut_remap_change:1;
828 829 830 831

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
832
		uint32_t gamma_change:1;
833 834 835
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
836
		uint32_t full_update:1;
837 838 839 840 841
	} bits;

	uint32_t raw;
};

842
struct dc_plane_state {
843
	struct dc_plane_address address;
844
	struct dc_plane_flip_time time;
845
	bool triplebuffer_flips;
846 847 848 849 850
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

851
	struct plane_size plane_size;
852
	union dc_tiling_info tiling_info;
853

854
	struct dc_plane_dcc_param dcc;
855

856
	struct dc_gamma *gamma_correction;
857
	struct dc_transfer_func *in_transfer_func;
858
	struct dc_bias_and_scale *bias_and_scale;
859
	struct dc_csc_transform input_csc_color_matrix;
860
	struct fixed31_32 coeff_reduction_factor;
861
	struct fixed31_32 hdr_mult;
862
	struct colorspace_transform gamut_remap_matrix;
863

864 865
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
866

867
	enum dc_color_space color_space;
868

869 870 871 872
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

873
#if defined(CONFIG_DRM_AMD_DC_DCN)
874 875
	struct dc_transfer_func *gamcor_tf;
#endif
876 877 878 879
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

880
	bool is_tiling_rotated;
881
	bool per_pixel_alpha;
882 883
	bool global_alpha;
	int  global_alpha_value;
884 885 886
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
887
	int layer_index;
888

889
	union surface_update_flags update_flags;
890
	/* private to DC core */
891
	struct dc_plane_status status;
892 893
	struct dc_context *ctx;

894 895 896
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

897 898
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
899
	struct kref refcount;
900 901 902
};

struct dc_plane_info {
903
	struct plane_size plane_size;
904
	union dc_tiling_info tiling_info;
905
	struct dc_plane_dcc_param dcc;
906 907 908
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
909
	enum dc_color_space color_space;
910
	bool horizontal_mirror;
911
	bool visible;
912
	bool per_pixel_alpha;
913 914
	bool global_alpha;
	int  global_alpha_value;
915
	bool input_csc_enabled;
916
	int layer_index;
917 918 919
};

struct dc_scaling_info {
920 921 922 923
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
924 925 926
};

struct dc_surface_update {
927
	struct dc_plane_state *surface;
928 929

	/* isr safe update parameters.  null means no updates */
930 931 932
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
933
	struct fixed31_32 hdr_mult;
934 935 936
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
937 938
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
939

940 941
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
942 943
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
944
	const struct dc_transfer_func *blend_tf;
945
	const struct colorspace_transform *gamut_remap_matrix;
946 947 948 949 950
};

/*
 * Create a new surface with default parameters;
 */
951
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
952 953
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
954

955 956
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
957

958 959
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
960 961
struct dc_gamma *dc_create_gamma(void);

962 963
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
964
struct dc_transfer_func *dc_create_transfer_func(void);
965

966 967 968
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
969 970 971 972 973 974 975
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
976
	unsigned int flip_timestamp_in_us;
977 978
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
979
	bool triplebuffer_flips;
980 981
};

982
void dc_post_update_surfaces_to_stream(
983 984
		struct dc *dc);

985
#include "dc_stream.h"
986

987
/*
988
 * Structure to store surface/stream associations for validation
989 990
 */
struct dc_validation_set {
991
	struct dc_stream_state *stream;
992 993
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
994 995
};

996
bool dc_validate_seamless_boot_timing(const struct dc *dc,
997 998 999
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1000
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1001

1002 1003
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1004 1005 1006
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1007 1008 1009 1010
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1011
enum dc_status dc_validate_global_state(
1012
		struct dc *dc,
1013 1014
		struct dc_state *new_ctx,
		bool fast_validate);
1015

1016 1017 1018 1019 1020

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1021
#if defined(CONFIG_DRM_AMD_DC_DCN)
1022 1023 1024 1025 1026 1027 1028
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);
#endif

1029
void dc_resource_state_copy_construct(
1030 1031
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1032

1033
void dc_resource_state_copy_construct_current(
1034
		const struct dc *dc,
1035
		struct dc_state *dst_ctx);
1036

1037
void dc_resource_state_destruct(struct dc_state *context);
1038

1039 1040
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1041 1042 1043 1044 1045 1046 1047 1048 1049
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1050
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1051

1052
void dc_power_down_on_boot(struct dc *dc);
1053

1054 1055
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1056 1057
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1058

1059 1060 1061 1062
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1063 1064 1065 1066
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1067
	union dprx_feature dprx_feature;
1068

1069 1070 1071
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1072 1073 1074

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1075 1076
	/* branch device or sink device */
	bool is_branch_dev;
1077 1078 1079 1080 1081 1082 1083
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1084 1085 1086 1087
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1088 1089 1090
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1091
	int8_t branch_fw_revision[2];
1092 1093 1094

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1095
	bool dpcd_display_control_capable;
1096
	bool ext_receiver_cap_field_present;
1097
	bool dynamic_backlight_capable_edp;
1098 1099
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1100
	struct dc_lttpr_caps lttpr_caps;
1101
	struct psr_caps psr_caps;
1102

1103 1104
};

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1148
#include "dc_link.h"
1149

1150
#if defined(CONFIG_DRM_AMD_DC_DCN)
1151 1152 1153
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

#endif
1154 1155 1156 1157
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1169

1170 1171 1172 1173 1174 1175
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1176

1177 1178 1179 1180 1181
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1182 1183 1184 1185 1186 1187 1188
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1189
	struct dc_container_id *dc_container_id;
1190
	uint32_t dongle_max_pix_clk;
1191
	void *priv;
1192
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1193
	bool converter_disable_audio;
1194

1195 1196
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1197

1198 1199
	bool is_vsc_sdp_colorimetry_supported;

1200 1201 1202 1203
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1204 1205
	uint32_t sink_id;

1206
	/* private to dc_sink.c */
1207 1208 1209
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1210
	struct kref refcount;
1211 1212
};

1213 1214
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1215 1216 1217

struct dc_sink_init_data {
	enum signal_type sink_signal;
1218
	struct dc_link *link;
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1231

1232 1233 1234 1235 1236 1237 1238
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1239
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1250
		enum dc_acpi_cm_power_state power_state);
1251
void dc_resume(struct dc *dc);
1252

1253 1254
void dc_power_down_on_boot(struct dc *dc);

1255 1256 1257 1258 1259 1260 1261 1262 1263
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1264
bool dc_is_dmcu_initialized(struct dc *dc);
1265

1266 1267
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1268
#if defined(CONFIG_DRM_AMD_DC_DCN)
1269

1270 1271 1272
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
						 struct dc_plane_state *plane);

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

/*
 * blank all streams, and set min and max memory clock to
 * lowest and highest DPM level, respectively
 */
void dc_unlock_memory_clock_frequency(struct dc *dc);

/*
 * set min memory clock to the min required for current mode,
 * max to maxDPM, and unblank streams
 */
void dc_lock_memory_clock_frequency(struct dc *dc);

1287 1288 1289
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1290
#endif
1291 1292 1293

bool dc_set_psr_allow_active(struct dc *dc, bool enable);

1294 1295 1296 1297
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1298
#endif /* DC_INTERFACE_H_ */