dc.h 40.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

45 46
/* forward declaration */
struct aux_payload;
47 48
struct set_config_cmd_payload;
struct dmub_notification;
49

A
Aric Cyr 已提交
50
#define DC_VER "3.2.191"
51

52
#define MAX_SURFACES 3
53
#define MAX_PLANES 6
54
#define MAX_STREAMS 6
55
#define MAX_SINKS_PER_LINK 4
56
#define MIN_VIEWPORT_SIZE 12
57
#define MAX_NUM_EDP 2
58 59 60 61

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
62 63 64 65 66
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

67 68 69 70
enum dp_protocol_version {
	DP_VERSION_1_4,
};

71 72 73 74 75 76 77
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

78 79 80 81 82 83 84 85 86 87
// Sizes defined as multiples of 64KB
enum det_size {
	DET_SIZE_DEFAULT = 0,
	DET_SIZE_192KB = 3,
	DET_SIZE_256KB = 4,
	DET_SIZE_320KB = 5,
	DET_SIZE_384KB = 6
};


88 89 90 91 92
struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
93 94 95 96
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
97 98
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
116 117 118
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
119 120
};

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
145
	uint16_t dgam_rom_for_yuv : 1;
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

165
struct dc_dmub_caps {
166 167
	bool psr;
	bool mclk_sw;
168 169
};

170
struct dc_caps {
171
	uint32_t max_streams;
172 173 174
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
175 176
	uint32_t max_slave_yuv_planes;
	uint32_t max_slave_rgb_planes;
177
	uint32_t max_planes;
178 179
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
180
	uint32_t i2c_speed_in_khz_hdcp;
181
	uint32_t dmdata_alloc_size;
182
	unsigned int max_cursor_size;
183
	unsigned int max_video_width;
184
	unsigned int min_horizontal_blanking_period;
185
	int linear_pitch_alignment;
186
	bool dcc_const_color;
187
	bool dynamic_audio;
188
	bool is_apu;
189
	bool dual_link_dvi;
190
	bool post_blend_color_processing;
191
	bool force_dp_tps4_for_cp2520;
192
	bool disable_dp_clk_share;
193
	bool psp_setup_panel_mode;
194
	bool extended_aux_timeout_support;
195
	bool dmcub_support;
196
	bool zstate_support;
197
	uint32_t num_of_internal_disp;
198
	enum dp_protocol_version max_dp_protocol_version;
199 200 201
	unsigned int mall_size_per_mem_channel;
	unsigned int mall_size_total;
	unsigned int cursor_cache_size;
202
	struct dc_plane_cap planes[MAX_PLANES];
203
	struct dc_color_caps color;
204
	struct dc_dmub_caps dmub_caps;
205
	bool dp_hpo;
206
	bool hdmi_frl_pcon_support;
207
	bool edp_dsc_support;
208 209
	bool vbios_lttpr_aware;
	bool vbios_lttpr_enable;
210
	uint32_t max_otg_num;
211 212 213 214 215 216 217
	uint32_t max_cab_allocation_bytes;
	uint32_t cache_line_size;
	uint32_t cache_num_ways;
	uint16_t subvp_fw_processing_delay_us;
	uint16_t subvp_prefetch_end_to_mall_start_us;
	uint16_t subvp_pstate_allow_width_us;
	uint16_t subvp_vertical_int_margin_us;
218
	bool seamless_odm;
219 220
};

221 222 223
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
224
	bool skip_clock_update;
225
	bool lt_early_cr_pattern;
226 227
};

228 229
struct dc_dcc_surface_param {
	struct dc_size surface_size;
230
	enum surface_pixel_format format;
231
	enum swizzle_mode_values swizzle_mode;
232 233 234 235 236 237 238
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
239
	//These bitfields to be used starting with DCN
240
	struct {
241 242 243 244
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN (the best compression case)
245
	} dcc_controls;
246 247 248 249 250 251 252 253 254 255 256 257 258
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
259 260 261

	bool capable;
	bool const_color_support;
262 263
};

264 265 266 267 268 269 270 271
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
272 273
};

274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

307 308
/* Forward declaration*/
struct dc;
309
struct dc_plane_state;
310
struct dc_state;
311

312

313
struct dc_cap_funcs {
314 315 316
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
317 318 319 320
};

struct link_training_settings;

321 322 323 324 325 326 327
union allow_lttpr_non_transparent_mode {
	struct {
		bool DP1_4A : 1;
		bool DP2_0 : 1;
	} bits;
	unsigned char raw;
};
328

329 330 331 332
/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
333
	bool fbc_support;
334
	bool disable_fractional_pwm;
335
	bool allow_seamless_boot_optimization;
336
	bool seamless_boot_edp_requested;
337
	bool edp_not_connected;
338
	bool edp_no_power_sequencing;
339
	bool force_enum_edp;
340
	bool forced_clocks;
341
	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
342
	bool multi_mon_pp_mclk_switch;
343
	bool disable_dmcu;
344
	bool enable_4to1MPC;
345
	bool enable_windowed_mpo_odm;
346
	uint32_t allow_edp_hotplug_detection;
347
	bool clamp_min_dcfclk;
348 349
	uint64_t vblank_alignment_dto_params;
	uint8_t  vblank_alignment_max_frame_time_diff;
350 351
	bool is_asymmetric_memory;
	bool is_single_rank_dimm;
352
	bool use_pipe_ctx_sync_logic;
353
	bool ignore_dpref_ss;
354
	bool enable_mipi_converter_optimization;
355 356
};

357 358 359 360
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
361
	VISUAL_CONFIRM_MPCTREE = 4,
362
	VISUAL_CONFIRM_PSR = 5,
363 364
	VISUAL_CONFIRM_SWAPCHAIN = 6,
	VISUAL_CONFIRM_FAMS = 7,
365
	VISUAL_CONFIRM_SWIZZLE = 9,
366 367
};

368 369 370 371
enum dc_psr_power_opts {
	psr_power_opt_invalid = 0x0,
	psr_power_opt_smu_opt_static_screen = 0x1,
	psr_power_opt_z10_static_screen = 0x10,
372
	psr_power_opt_ds_disable_allow = 0x100,
373 374
};

375 376 377 378 379 380
enum dml_hostvm_override_opts {
	DML_HOSTVM_NO_OVERRIDE = 0x0,
	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
};

381 382 383 384 385 386
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

387 388 389 390 391 392
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

393 394 395 396
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
397 398 399 400 401 402 403
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
404

405
enum dcn_pwr_state {
406 407 408
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
409 410
};

411 412 413
enum dcn_zstate_support_state {
	DCN_ZSTATE_SUPPORT_UNKNOWN,
	DCN_ZSTATE_SUPPORT_ALLOW,
414
	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
415
	DCN_ZSTATE_SUPPORT_DISALLOW,
416
};
417 418 419 420
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
421 422
struct dc_clocks {
	int dispclk_khz;
423
	int actual_dispclk_khz;
424
	int dppclk_khz;
425
	int actual_dppclk_khz;
426
	int disp_dpp_voltage_level_khz;
427 428 429 430
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
431
	int phyclk_khz;
432
	int dramclk_khz;
433
	bool p_state_change_support;
434
	enum dcn_zstate_support_state zstate_support;
435
	bool dtbclk_en;
436
	int ref_dtbclk_khz;
437
	bool fclk_p_state_change_support;
438
	enum dcn_pwr_state pwr_state;
439 440 441 442 443
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
444
	bool fclk_prev_p_state_change_support;
445
	int num_ways;
446
	bool fw_based_mclk_switching;
447
	bool fw_based_mclk_switching_shut_down;
448
	int prev_num_ways;
449
	enum dtm_pstate dtm_level;
450 451 452 453
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
454 455
};

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
506

507 508
union mem_low_power_enable_options {
	struct {
509
		bool vga: 1;
510
		bool i2c: 1;
511
		bool dmcu: 1;
512
		bool dscl: 1;
513
		bool cm: 1;
514 515
		bool mpc: 1;
		bool optc: 1;
516 517
		bool vpg: 1;
		bool afmt: 1;
518 519 520 521
	} bits;
	uint32_t u32All;
};

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
union root_clock_optimization_options {
	struct {
		bool dpp: 1;
		bool dsc: 1;
		bool hdmistream: 1;
		bool hdmichar: 1;
		bool dpstream: 1;
		bool symclk32_se: 1;
		bool symclk32_le: 1;
		bool symclk_fe: 1;
		bool physymclk: 1;
		bool dpiasymclk: 1;
		uint32_t reserved: 22;
	} bits;
	uint32_t u32All;
};

539 540
union dpia_debug_options {
	struct {
541 542 543 544
		uint32_t disable_dpia:1; /* bit 0 */
		uint32_t force_non_lttpr:1; /* bit 1 */
		uint32_t extend_aux_rd_interval:1; /* bit 2 */
		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
545 546
		uint32_t disable_force_tbt3_work_around:1; /* bit 4 */
		uint32_t reserved:27;
547 548 549 550
	} bits;
	uint32_t raw;
};

551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
/* AUX wake work around options
 * 0: enable/disable work around
 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
 * 15-2: reserved
 * 31-16: timeout in ms
 */
union aux_wake_wa_options {
	struct {
		uint32_t enable_wa : 1;
		uint32_t use_default_timeout : 1;
		uint32_t rsvd: 14;
		uint32_t timeout_ms : 16;
	} bits;
	uint32_t raw;
};

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
};

struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
		bool base_addr_is_mc_addr;
	} gart_config;

	bool valid;
	bool is_hvm_enabled;
	uint64_t page_table_default_page_addr;
};

struct dc_virtual_addr_space_config {
	uint64_t	page_table_base_addr;
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
	int dummy_clock_change_latency_ns;
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
	int min_dcfclk_mhz;
};

struct dc_state;
struct resource_pool;
struct dce_hwseq;

623
struct dc_debug_options {
624 625
	bool native422_support;
	bool disable_dsc;
626
	enum visual_confirm visual_confirm;
627 628
	int visual_confirm_rect_height;

629
	bool sanity_checks;
630 631
	bool max_disp_clk;
	bool surface_trace;
632
	bool timing_trace;
633
	bool clock_trace;
634
	bool validation_trace;
635
	bool bandwidth_calcs_trace;
636
	int max_downscale_src_width;
637 638

	/* stutter efficiency related */
639
	bool disable_stutter;
640
	bool use_max_lb;
641
	enum dcc_option disable_dcc;
642 643
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
644
	bool voltage_align_fclk;
645
	bool disable_min_fclk;
646

647
	bool disable_dfs_bypass;
648 649
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
650
	bool disable_dsc_power_gate;
651
	int dsc_min_slice_height_override;
652
	int dsc_bpp_increment_div;
653
	bool disable_pplib_wm_range;
654
	enum wm_report_mode pplib_wm_report_mode;
655
	unsigned int min_disp_clk_khz;
656
	unsigned int min_dpp_clk_khz;
657
	unsigned int min_dram_clk_khz;
658 659
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
660 661 662
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
663
	uint32_t underflow_assert_delay_us;
664 665
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
666
	bool optimized_watermark;
667
	int always_scale;
668
	bool disable_pplib_clock_request;
669
	bool disable_clock_gate;
670
	bool disable_mem_low_power;
671
	bool pstate_enabled;
672
	bool disable_dmcu;
673
	bool disable_psr;
674
	bool force_abm_enable;
675
	bool disable_stereo_support;
676
	bool vsr_support;
677
	bool performance_trace;
678
	bool az_endpoint_mute_only;
679
	bool always_use_regamma;
680
	bool recovery_enabled;
681
	bool avoid_vbios_exec_table;
682
	bool scl_reset_length10;
683
	bool hdmi20_disable;
684
	bool skip_detection_link_training;
R
Raymond Yang 已提交
685
	uint32_t edid_read_retry_times;
686
	bool remove_disconnect_edp;
687
	unsigned int force_odm_combine; //bit vector based on otg inst
688
	unsigned int seamless_boot_odm_combine;
689
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
690
	bool disable_z9_mpc;
691
	unsigned int force_fclk_khz;
692
	bool enable_tri_buf;
693 694
	bool dmub_offload_enabled;
	bool dmcub_emulation;
695
	bool disable_idle_power_optimizations;
696
	unsigned int mall_size_override;
697 698
	unsigned int mall_additional_timer_percent;
	bool mall_error_as_fatal;
699
	bool dmub_command_table; /* for testing only */
700
	struct dc_bw_validation_profile bw_val_profile;
701
	bool disable_fec;
702
	bool disable_48mhz_pwrdwn;
703 704 705 706
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
707
	int dwb_fi_phase;
708
	bool disable_timing_sync;
709
	bool cm_in_bypass;
710
	int force_clock_mode;/*every mode change.*/
711

712
	bool disable_dram_clock_change_vactive_support;
713
	bool validate_dml_output;
714
	bool enable_dmcub_surface_flip;
715
	bool usbc_combo_phy_reset_wa;
716 717
	bool disable_dsc_edp;
	unsigned int  force_dsc_edp_policy;
718
	bool enable_dram_clock_change_one_display_vactive;
719 720
	/* TODO - remove once tested */
	bool legacy_dp2_lt;
721
	bool set_mst_en_for_sst;
722
	bool disable_uhbr;
723
	bool force_dp2_lt_fallback_method;
724
	bool ignore_cable_id;
725
	union mem_low_power_enable_options enable_mem_low_power;
726
	union root_clock_optimization_options root_clock_optimization;
727
	bool hpo_optimization;
728
	bool force_vblank_alignment;
729 730 731

	/* Enable dmub aux for legacy ddc */
	bool enable_dmub_aux_for_legacy_ddc;
732
	bool disable_fams;
733
	bool optimize_edp_link_rate; /* eDP ILR */
734 735
	/* FEC/PSR1 sequence enable delay in 100us */
	uint8_t fec_enable_delay_in100us;
736
	bool enable_driver_sequence_debug;
737 738
	enum det_size crb_alloc_policy;
	int crb_alloc_policy_min_disp_count;
739
	bool disable_z10;
740
	bool enable_z9_disable_interface;
741
	bool enable_sw_cntl_psr;
742
	union dpia_debug_options dpia_debug;
743 744
	bool disable_fixed_vs_aux_timeout_wa;
	uint32_t fixed_vs_aux_delay_config_wa;
745 746 747
	bool force_disable_subvp;
	bool force_subvp_mclk_switch;
	bool force_usr_allow;
748 749
	/* uses value at boot and disables switch */
	bool disable_dtb_ref_clk_switch;
750
	bool extended_blank_optimization;
751
	union aux_wake_wa_options aux_wake_wa;
752
	uint8_t psr_power_use_phy_fsm;
753
	enum dml_hostvm_override_opts dml_hostvm_override;
754
	bool use_legacy_soc_bb_mechanism;
755
	bool exit_idle_opt_for_cursor_updates;
756 757
	bool enable_single_display_2to1_odm_policy;
	bool enable_dp_dig_pixel_rate_div_policy;
758
};
759

760
struct gpu_info_soc_bounding_box_v1_0;
761
struct dc {
762
	struct dc_debug_options debug;
763
	struct dc_versions versions;
764 765 766
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
767
	struct dc_bounding_box_overrides bb_overrides;
768
	struct dc_bug_wa work_arounds;
769
	struct dc_context *ctx;
770
	struct dc_phy_addr_space_config vm_pa_config;
771 772 773 774

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

775
	struct dc_state *current_state;
776 777
	struct resource_pool *res_pool;

778 779
	struct clk_mgr *clk_mgr;

780 781 782 783 784 785 786 787 788 789 790 791 792 793
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

794
	/* Require to optimize clocks and bandwidth for added/removed planes */
795
	bool optimized_required;
796
	bool wm_optimized_required;
797
	bool idle_optimizations_allowed;
798
	bool enable_c20_dtm_b0;
799

800 801
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */

802 803
	/* FBC compressor */
	struct compressor *fbc_compressor;
804 805

	struct dc_debug_data debug_data;
806
	struct dpcd_vendor_signature vendor_signature;
807 808

	const char *build_id;
809
	struct vm_helper *vm_helper;
810 811
};

812 813 814 815 816 817 818 819 820 821 822
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
823 824
	bool dchub_initialzied;
	bool dchub_info_valid;
825 826
};

827 828 829 830
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
831
	struct dc_bounding_box_overrides bb_overrides;
832 833 834 835 836 837 838 839 840

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

841 842
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
843

844
	struct dc_config flags;
845 846
	uint64_t log_mask;

847
	struct dpcd_vendor_signature vendor_signature;
848
	bool force_smu_not_present;
849 850
};

851
struct dc_callback_init {
852 853 854
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
855
	uint8_t reserved;
856
#endif
857
};
858

859
struct dc *dc_create(const struct dc_init_data *init_params);
860 861
void dc_hardware_init(struct dc *dc);

862 863 864 865
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
866 867
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
868
void dc_deinit_callbacks(struct dc *dc);
869 870 871 872 873 874 875
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
876
	TRANSFER_FUNC_POINTS = 1025
877 878
};

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

896 897 898
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
899
	TF_TYPE_BYPASS,
900
	TF_TYPE_HWPWL
901 902 903
};

struct dc_transfer_func_distributed_points {
904 905 906 907
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

908
	uint16_t end_exponent;
909 910 911
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
912 913 914 915 916
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
917
	TRANSFER_FUNCTION_PQ,
918
	TRANSFER_FUNCTION_LINEAR,
919
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
920
	TRANSFER_FUNCTION_HLG,
921
	TRANSFER_FUNCTION_HLG12,
922 923 924
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
925 926
};

927

928
struct dc_transfer_func {
929
	struct kref refcount;
930 931
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
932 933
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
934 935 936 937
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
938 939
};

940

941 942 943 944 945 946 947 948 949 950 951 952 953
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

954 955 956 957

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
958
	struct fixed31_32 hdr_multiplier;
959
	union dc_3dlut_state state;
960
};
961 962 963 964 965
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
966
struct dc_plane_status {
967 968 969 970 971 972
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

973 974 975
union surface_update_flags {

	struct {
976
		uint32_t addr_update:1;
977
		/* Medium updates */
978
		uint32_t dcc_change:1;
979 980 981
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
982
		uint32_t global_alpha_change:1;
983
		uint32_t hdr_mult:1;
984 985 986 987
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
988
		uint32_t in_transfer_func_change:1;
989
		uint32_t input_csc_change:1;
990
		uint32_t coeff_reduction_change:1;
991
		uint32_t output_tf_change:1;
992
		uint32_t pixel_format_change:1;
993
		uint32_t plane_size_change:1;
994
		uint32_t gamut_remap_change:1;
995 996 997 998

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
999
		uint32_t gamma_change:1;
1000 1001 1002
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
1003
		uint32_t lut_3d:1;
1004
		uint32_t full_update:1;
1005 1006 1007 1008 1009
	} bits;

	uint32_t raw;
};

1010
struct dc_plane_state {
1011
	struct dc_plane_address address;
1012
	struct dc_plane_flip_time time;
1013
	bool triplebuffer_flips;
1014 1015 1016 1017 1018
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

1019
	struct plane_size plane_size;
1020
	union dc_tiling_info tiling_info;
1021

1022
	struct dc_plane_dcc_param dcc;
1023

1024
	struct dc_gamma *gamma_correction;
1025
	struct dc_transfer_func *in_transfer_func;
1026
	struct dc_bias_and_scale *bias_and_scale;
1027
	struct dc_csc_transform input_csc_color_matrix;
1028
	struct fixed31_32 coeff_reduction_factor;
1029
	struct fixed31_32 hdr_mult;
1030
	struct colorspace_transform gamut_remap_matrix;
1031

1032 1033
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
1034

1035
	enum dc_color_space color_space;
1036

1037 1038 1039 1040
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

1041
	struct dc_transfer_func *gamcor_tf;
1042 1043 1044 1045
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

1046
	bool is_tiling_rotated;
1047
	bool per_pixel_alpha;
1048
	bool pre_multiplied_alpha;
1049 1050
	bool global_alpha;
	int  global_alpha_value;
1051 1052 1053
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
1054
	int layer_index;
1055

1056
	union surface_update_flags update_flags;
1057
	bool flip_int_enabled;
1058 1059
	bool skip_manual_trigger;

1060
	/* private to DC core */
1061
	struct dc_plane_status status;
1062 1063
	struct dc_context *ctx;

1064 1065 1066
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

1067 1068
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
1069
	struct kref refcount;
1070 1071 1072
};

struct dc_plane_info {
1073
	struct plane_size plane_size;
1074
	union dc_tiling_info tiling_info;
1075
	struct dc_plane_dcc_param dcc;
1076 1077 1078
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
1079
	enum dc_color_space color_space;
1080
	bool horizontal_mirror;
1081
	bool visible;
1082
	bool per_pixel_alpha;
1083
	bool pre_multiplied_alpha;
1084 1085
	bool global_alpha;
	int  global_alpha_value;
1086
	bool input_csc_enabled;
1087
	int layer_index;
1088 1089 1090
};

struct dc_scaling_info {
1091 1092 1093 1094
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
1095 1096 1097
};

struct dc_surface_update {
1098
	struct dc_plane_state *surface;
1099 1100

	/* isr safe update parameters.  null means no updates */
1101 1102 1103
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
1104
	struct fixed31_32 hdr_mult;
1105 1106 1107
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
1108 1109
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
1110

1111 1112
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
1113 1114
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
1115
	const struct dc_transfer_func *blend_tf;
1116
	const struct colorspace_transform *gamut_remap_matrix;
1117 1118 1119 1120 1121
};

/*
 * Create a new surface with default parameters;
 */
1122
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
1123 1124
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
1125

1126 1127
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
1128

1129 1130
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
1131 1132
struct dc_gamma *dc_create_gamma(void);

1133 1134
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1135
struct dc_transfer_func *dc_create_transfer_func(void);
1136

1137 1138 1139
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
1140

1141
void dc_post_update_surfaces_to_stream(
1142 1143
		struct dc *dc);

1144
#include "dc_stream.h"
1145

1146
/*
1147
 * Structure to store surface/stream associations for validation
1148 1149
 */
struct dc_validation_set {
1150
	struct dc_stream_state *stream;
1151 1152
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
1153 1154
};

1155
bool dc_validate_boot_timing(const struct dc *dc,
1156 1157 1158
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1159
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1160

1161 1162
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1163 1164 1165
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1166 1167 1168 1169
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1170
enum dc_status dc_validate_global_state(
1171
		struct dc *dc,
1172 1173
		struct dc_state *new_ctx,
		bool fast_validate);
1174

1175 1176 1177 1178 1179

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1180 1181 1182 1183 1184 1185
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);

1186
void dc_resource_state_copy_construct(
1187 1188
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1189

1190
void dc_resource_state_copy_construct_current(
1191
		const struct dc *dc,
1192
		struct dc_state *dst_ctx);
1193

1194
void dc_resource_state_destruct(struct dc_state *context);
1195

1196 1197
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1198 1199 1200 1201 1202 1203 1204 1205 1206
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1207
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1208

1209 1210
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1211 1212
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1213

1214 1215 1216 1217
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1218 1219 1220 1221
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1222
	union dprx_feature dprx_feature;
1223

1224 1225 1226
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1227 1228 1229

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1230
	bool is_dongle_type_one;
1231 1232
	/* branch device or sink device */
	bool is_branch_dev;
1233 1234
	/* Dongle's downstream count. */
	union sink_count sink_count;
1235
	bool is_mst_capable;
1236 1237 1238 1239 1240
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1241 1242 1243 1244
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1245 1246 1247
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1248
	int8_t branch_fw_revision[2];
1249 1250 1251

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1252
	bool dpcd_display_control_capable;
1253
	bool ext_receiver_cap_field_present;
1254
	bool set_power_state_capable_edp;
1255
	bool dynamic_backlight_capable_edp;
1256 1257
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1258
	struct dc_lttpr_caps lttpr_caps;
1259
	struct dpcd_usb4_dp_tunneling_info usb4_dp_tun_info;
1260

1261 1262 1263 1264
	union dp_128b_132b_supported_link_rates dp_128b_132b_supported_link_rates;
	union dp_main_line_channel_coding_cap channel_coding_cap;
	union dp_sink_video_fallback_formats fallback_formats;
	union dp_fec_capability1 fec_cap1;
1265
	union dp_cable_id cable_id;
1266 1267 1268
	uint8_t edp_rev;
	union edp_alpm_caps alpm_caps;
	struct edp_psr_info psr_info;
1269 1270
};

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1314
#include "dc_link.h"
1315

1316 1317
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

1318 1319 1320 1321
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1333

1334 1335 1336 1337
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
1338 1339 1340 1341 1342
#if defined(CONFIG_DRM_AMD_DC_DCN)
	// 'true' if MST topology supports DSC passthrough for sink
	// 'false' if MST topology does not support DSC passthrough
	bool is_dsc_passthrough_supported;
#endif
1343 1344
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1345

1346 1347 1348 1349 1350
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1351 1352 1353 1354 1355 1356 1357
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1358
	struct dc_container_id *dc_container_id;
1359
	uint32_t dongle_max_pix_clk;
1360
	void *priv;
1361
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1362
	bool converter_disable_audio;
1363

1364 1365
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1366

1367 1368
	bool is_vsc_sdp_colorimetry_supported;

1369 1370 1371 1372
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1373 1374
	uint32_t sink_id;

1375
	/* private to dc_sink.c */
1376 1377 1378
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1379
	struct kref refcount;
1380 1381
};

1382 1383
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1384 1385 1386

struct dc_sink_init_data {
	enum signal_type sink_signal;
1387
	struct dc_link *link;
1388 1389 1390 1391
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

1392 1393
bool dc_extended_blank_supported(struct dc *dc);

1394 1395 1396 1397 1398 1399 1400 1401
struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1402

1403 1404 1405 1406 1407 1408 1409
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1410
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1411 1412 1413 1414
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

1415 1416
void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);

1417 1418 1419 1420 1421 1422
/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1423
		enum dc_acpi_cm_power_state power_state);
1424
void dc_resume(struct dc *dc);
1425

1426 1427
void dc_power_down_on_boot(struct dc *dc);

1428 1429 1430 1431 1432 1433 1434 1435 1436
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1437
bool dc_is_dmcu_initialized(struct dc *dc);
1438

1439 1440
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1441

1442 1443
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
				struct dc_cursor_attributes *cursor_attr);
1444

1445 1446
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

1447
/* set min and max memory clock to lowest and highest DPM level, respectively */
1448 1449
void dc_unlock_memory_clock_frequency(struct dc *dc);

1450
/* set min memory clock to the min required for current mode, max to maxDPM */
1451 1452
void dc_lock_memory_clock_frequency(struct dc *dc);

1453 1454 1455
/* set soft max for memclk, to be used for AC/DC switching clock limitations */
void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);

1456 1457 1458
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1459 1460 1461
/* disables fw based mclk switch */
void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);

1462
bool dc_set_psr_allow_active(struct dc *dc, bool enable);
1463
void dc_z10_restore(const struct dc *dc);
1464
void dc_z10_save_init(struct dc *dc);
1465

1466
bool dc_is_dmub_outbox_supported(struct dc *dc);
1467 1468
bool dc_enable_dmub_notifications(struct dc *dc);

1469 1470
void dc_enable_dmub_outbox(struct dc *dc);

1471 1472 1473 1474
bool dc_process_dmub_aux_transfer_async(struct dc *dc,
				uint32_t link_index,
				struct aux_payload *payload);

1475 1476 1477
/* Get dc link index from dpia port index */
uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
				uint8_t dpia_port_index);
1478 1479 1480 1481 1482

bool dc_process_dmub_set_config_async(struct dc *dc,
				uint32_t link_index,
				struct set_config_cmd_payload *payload,
				struct dmub_notification *notify);
1483 1484 1485 1486 1487 1488

enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
				uint32_t link_index,
				uint8_t mst_alloc_slots,
				uint8_t *mst_slots_in_use);

1489 1490 1491 1492
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1493 1494 1495 1496 1497 1498

/*******************************************************************************
 * Disable acc mode Interfaces
 ******************************************************************************/
void dc_disable_accelerated_mode(struct dc *dc);

1499
#endif /* DC_INTERFACE_H_ */