dc.h 27.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
D
David Francis 已提交
39
#include "inc/hw/dmcu.h"
40 41
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
42
#define DC_VER "3.2.35"
43

44
#define MAX_SURFACES 3
45
#define MAX_PLANES 6
46
#define MAX_STREAMS 6
47 48 49 50 51
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
52 53 54 55 56
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

57 58 59 60 61 62 63 64 65 66 67 68
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
90 91
};

92
struct dc_caps {
93
	uint32_t max_streams;
94 95 96
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
97
	uint32_t max_planes;
98 99
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
100
	uint32_t dmdata_alloc_size;
101
	unsigned int max_cursor_size;
102
	unsigned int max_video_width;
103
	int linear_pitch_alignment;
104
	bool dcc_const_color;
105
	bool dynamic_audio;
106
	bool is_apu;
107
	bool dual_link_dvi;
108
	bool post_blend_color_processing;
109
	bool force_dp_tps4_for_cp2520;
110
	bool disable_dp_clk_share;
111
	bool psp_setup_panel_mode;
112 113 114
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
	bool hw_3d_lut;
#endif
115
	struct dc_plane_cap planes[MAX_PLANES];
116 117
};

118 119 120 121 122 123 124
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
};
#endif

125 126
struct dc_dcc_surface_param {
	struct dc_size surface_size;
127
	enum surface_pixel_format format;
128
	enum swizzle_mode_values swizzle_mode;
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
149 150 151

	bool capable;
	bool const_color_support;
152 153
};

S
Sylvia Tsai 已提交
154
struct dc_static_screen_events {
155
	bool force_trigger;
S
Sylvia Tsai 已提交
156 157 158 159 160
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

194 195
/* Forward declaration*/
struct dc;
196
struct dc_plane_state;
197
struct dc_state;
198

199

200
struct dc_cap_funcs {
201 202 203
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
204 205 206 207 208 209 210 211 212
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
213
	bool fbc_support;
214
	bool optimize_edp_link_rate;
215
	bool disable_fractional_pwm;
216
	bool allow_seamless_boot_optimization;
217
	bool power_down_display_on_boot;
218
	bool edp_not_connected;
219 220
};

221 222 223 224 225 226
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
};

227 228 229 230 231 232
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

233 234 235 236 237 238
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

239 240 241 242 243
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

244 245 246 247
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
248 249
struct dc_clocks {
	int dispclk_khz;
250
	int max_supported_dppclk_khz;
251
	int dppclk_khz;
252 253 254 255
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
256
	int phyclk_khz;
257
	int dramclk_khz;
258
	bool p_state_change_support;
259 260
};

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
311

312
struct dc_debug_options {
313
	enum visual_confirm visual_confirm;
314
	bool sanity_checks;
315 316
	bool max_disp_clk;
	bool surface_trace;
317
	bool timing_trace;
318
	bool clock_trace;
319
	bool validation_trace;
320
	bool bandwidth_calcs_trace;
321
	int max_downscale_src_width;
322 323

	/* stutter efficiency related */
324
	bool disable_stutter;
325
	bool use_max_lb;
326
	enum dcc_option disable_dcc;
327 328
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
329
	bool voltage_align_fclk;
330

331
	bool disable_dfs_bypass;
332 333
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
334 335 336
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
	bool disable_dsc_power_gate;
#endif
337
	bool disable_pplib_wm_range;
338
	enum wm_report_mode pplib_wm_report_mode;
339
	unsigned int min_disp_clk_khz;
340 341
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
342 343 344 345 346
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
347
	bool optimized_watermark;
348
	int always_scale;
349
	bool disable_pplib_clock_request;
350
	bool disable_clock_gate;
351
	bool disable_dmcu;
352
	bool disable_psr;
353
	bool force_abm_enable;
354
	bool disable_stereo_support;
355
	bool vsr_support;
356
	bool performance_trace;
357
	bool az_endpoint_mute_only;
358
	bool always_use_regamma;
359
	bool p010_mpo_support;
360
	bool recovery_enabled;
361
	bool avoid_vbios_exec_table;
362
	bool scl_reset_length10;
363
	bool hdmi20_disable;
364
	bool skip_detection_link_training;
365
	unsigned int force_odm_combine; //bit vector based on otg inst
366
	unsigned int force_fclk_khz;
367
	bool disable_tri_buf;
368
	struct dc_bw_validation_profile bw_val_profile;
369 370 371
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
	bool disable_fec;
#endif
372 373 374 375
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
376
};
377

378 379 380 381
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
382
};
383

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
	} gart_config;
};

struct dc_virtual_addr_space_config {
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

struct dc_addr_space_config {
	struct dc_phy_addr_space_config		pa_config;
	struct dc_virtual_addr_space_config	va_config;
	uint32_t	valid:1;
};

#endif

419 420 421 422 423 424
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
425 426 427 428
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
429
	int min_dcfclk_mhz;
430 431
};

432
struct dc_state;
433 434
struct resource_pool;
struct dce_hwseq;
435
struct gpu_info_soc_bounding_box_v1_0;
436
struct dc {
437
	struct dc_versions versions;
438 439 440
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
441
	struct dc_debug_options debug;
442
	struct dc_bounding_box_overrides bb_overrides;
443 444 445
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
	struct dc_bug_wa work_arounds;
#endif
446
	struct dc_context *ctx;
447 448 449
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
	struct dc_addr_space_config vm_config;
#endif
450 451 452 453

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

454
	struct dc_state *current_state;
455 456
	struct resource_pool *res_pool;

457 458
	struct clk_mgr *clk_mgr;

459 460 461 462 463 464
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
465
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
466 467 468 469 470 471 472 473 474
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

475
	/* Require to optimize clocks and bandwidth for added/removed planes */
476 477
	bool optimized_required;

478 479 480
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
	bool optimize_seamless_boot;

481 482
	/* FBC compressor */
	struct compressor *fbc_compressor;
483 484

	struct dc_debug_data debug_data;
485 486

	const char *build_id;
487 488 489 490
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
	struct vm_helper *vm_helper;
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
#endif
491 492
};

493 494 495 496 497 498 499 500 501 502 503
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
504 505
	bool dchub_initialzied;
	bool dchub_info_valid;
506 507
};

508 509 510 511
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
512
	struct dc_bounding_box_overrides bb_overrides;
513 514 515 516 517 518 519 520 521 522

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
523
	uint32_t log_mask;
524 525 526 527 528 529 530
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
	/**
	 * gpu_info FW provided soc bounding box struct or 0 if not
	 * available in FW
	 */
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
#endif
531 532
};

533 534 535
struct dc_callback_init {
	uint8_t reserved;
};
536

537
struct dc *dc_create(const struct dc_init_data *init_params);
538 539 540
#ifdef CONFIG_DRM_AMD_DC_DCN2_0
bool dc_init_memory_hub(struct dc *dc, struct dc_addr_space_config *config);
#endif
541 542
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
543 544 545 546 547 548 549
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
550
	TRANSFER_FUNC_POINTS = 1025
551 552
};

553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

570 571 572
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
573
	TF_TYPE_BYPASS,
574
	TF_TYPE_HWPWL
575 576 577
};

struct dc_transfer_func_distributed_points {
578 579 580 581
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

582
	uint16_t end_exponent;
583 584 585
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
586 587 588 589 590
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
591
	TRANSFER_FUNCTION_PQ,
592
	TRANSFER_FUNCTION_LINEAR,
593
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
594
	TRANSFER_FUNCTION_HLG,
595 596
	TRANSFER_FUNCTION_HLG12,
	TRANSFER_FUNCTION_GAMMA22
597 598 599
};

struct dc_transfer_func {
600
	struct kref refcount;
601 602
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
603 604
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
605
	struct dc_context *ctx;
606 607 608 609
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
610 611
};

612 613 614 615 616 617 618 619 620 621 622
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)


struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
	uint32_t hdr_multiplier;
	bool initialized;
	struct dc_context *ctx;
};
#endif
623 624 625 626 627
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
628
struct dc_plane_status {
629 630 631 632 633 634
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

635 636 637
union surface_update_flags {

	struct {
638
		uint32_t addr_update:1;
639
		/* Medium updates */
640
		uint32_t dcc_change:1;
641 642 643
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
644
		uint32_t global_alpha_change:1;
645
		uint32_t sdr_white_level:1;
646 647 648 649
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
650
		uint32_t in_transfer_func_change:1;
651
		uint32_t input_csc_change:1;
652
		uint32_t coeff_reduction_change:1;
653
		uint32_t output_tf_change:1;
654
		uint32_t pixel_format_change:1;
655
		uint32_t plane_size_change:1;
656 657 658 659

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
660
		uint32_t gamma_change:1;
661 662 663
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
664
		uint32_t full_update:1;
665 666 667 668 669
	} bits;

	uint32_t raw;
};

670
struct dc_plane_state {
671
	struct dc_plane_address address;
672
	struct dc_plane_flip_time time;
673 674 675
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
	bool triplebuffer_flips;
#endif
676 677 678 679 680 681 682
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
683

684
	struct dc_plane_dcc_param dcc;
685

686
	struct dc_gamma *gamma_correction;
687
	struct dc_transfer_func *in_transfer_func;
688
	struct dc_bias_and_scale *bias_and_scale;
689
	struct dc_csc_transform input_csc_color_matrix;
690
	struct fixed31_32 coeff_reduction_factor;
691
	uint32_t sdr_white_level;
692

693 694
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
695

696
	enum dc_color_space color_space;
697

698 699 700 701 702 703
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;
#endif

704 705 706 707
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

708
	bool is_tiling_rotated;
709
	bool per_pixel_alpha;
710 711
	bool global_alpha;
	int  global_alpha_value;
712 713 714
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
715

716
	union surface_update_flags update_flags;
717
	/* private to DC core */
718
	struct dc_plane_status status;
719 720
	struct dc_context *ctx;

721 722 723
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

724 725
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
726
	struct kref refcount;
727 728 729 730 731
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
732
	struct dc_plane_dcc_param dcc;
733 734 735
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
736
	enum dc_color_space color_space;
737
	unsigned int sdr_white_level;
738
	bool horizontal_mirror;
739
	bool visible;
740
	bool per_pixel_alpha;
741 742
	bool global_alpha;
	int  global_alpha_value;
743
	bool input_csc_enabled;
744 745 746
};

struct dc_scaling_info {
747 748 749 750
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
751 752 753
};

struct dc_surface_update {
754
	struct dc_plane_state *surface;
755 756

	/* isr safe update parameters.  null means no updates */
757 758 759
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
760

761 762 763
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
764 765
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
766

767 768
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
769 770 771
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
772
	const struct dc_transfer_func *blend_tf;
773
#endif
774 775 776 777 778
};

/*
 * Create a new surface with default parameters;
 */
779
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
780 781
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
782

783 784
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
785

786 787
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
788 789
struct dc_gamma *dc_create_gamma(void);

790 791
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
792
struct dc_transfer_func *dc_create_transfer_func(void);
793

794 795 796 797 798
#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
#endif
799 800 801 802 803 804 805
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
806
	unsigned int flip_timestamp_in_us;
807 808 809 810
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

811
bool dc_post_update_surfaces_to_stream(
812 813
		struct dc *dc);

814
#include "dc_stream.h"
815

816
/*
817
 * Structure to store surface/stream associations for validation
818 819
 */
struct dc_validation_set {
820
	struct dc_stream_state *stream;
821 822
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
823 824
};

825
bool dc_validate_seamless_boot_timing(const struct dc *dc,
826 827 828
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

829
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
830

831 832
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

833 834 835 836
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
837
enum dc_status dc_validate_global_state(
838
		struct dc *dc,
839 840
		struct dc_state *new_ctx,
		bool fast_validate);
841

842 843 844 845 846

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

847
void dc_resource_state_copy_construct(
848 849
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
850

851
void dc_resource_state_copy_construct_current(
852
		const struct dc *dc,
853
		struct dc_state *dst_ctx);
854

855
void dc_resource_state_destruct(struct dc_state *context);
856

857 858 859 860 861 862 863 864 865
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
866
bool dc_commit_state(struct dc *dc, struct dc_state *context);
867

868

869 870
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
871 872
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
873

874 875 876 877
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

878 879 880 881
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
882
	union dprx_feature dprx_feature;
883

884 885 886
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
887 888 889

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
890 891
	/* branch device or sink device */
	bool is_branch_dev;
892 893 894 895 896 897 898
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
899 900 901 902
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

903 904 905
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
906
	int8_t branch_fw_revision[2];
907 908 909

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
910
	bool dpcd_display_control_capable;
911
	bool ext_receiver_cap_field_present;
912 913 914 915
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
	union fec_capability fec_cap;
	struct dsc_dec_dpcd_caps dsc_sink_caps;
#endif
916 917
};

918
#include "dc_link.h"
919 920 921 922 923

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

924 925 926 927 928 929 930 931 932 933 934
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

935

936

937 938 939 940 941 942 943
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
944
	struct dc_container_id *dc_container_id;
945
	uint32_t dongle_max_pix_clk;
946
	void *priv;
947
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
948
	bool converter_disable_audio;
949

950 951 952 953 954 955 956 957
#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
	struct dc_sink_dsc_caps {
		// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
		// 'false' if they are sink's DSC caps
		bool is_virtual_dpcd_dsc;
		struct dsc_dec_dpcd_caps dsc_dec_caps;
	} sink_dsc_caps;
#endif
958

959 960 961 962
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

963 964
	uint32_t sink_id;

965
	/* private to dc_sink.c */
966 967 968
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
969
	struct kref refcount;
970 971
};

972 973
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
974 975 976

struct dc_sink_init_data {
	enum signal_type sink_signal;
977
	struct dc_link *link;
978 979 980 981 982 983 984 985 986 987 988 989
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

990

991 992 993 994 995 996 997
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
998
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
999 1000 1001 1002 1003 1004 1005 1006 1007 1008
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1009
		enum dc_acpi_cm_power_state power_state);
1010
void dc_resume(struct dc *dc);
1011 1012 1013
unsigned int dc_get_current_backlight_pwm(struct dc *dc);
unsigned int dc_get_target_backlight_pwm(struct dc *dc);

1014
bool dc_is_dmcu_initialized(struct dc *dc);
1015

1016 1017 1018 1019 1020 1021
#if defined(CONFIG_DRM_AMD_DC_DSC_SUPPORT)
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
#endif
1022
#endif /* DC_INTERFACE_H_ */