dc.h 21.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
D
David Francis 已提交
39
#include "inc/hw/dmcu.h"
40 41
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
42
#define DC_VER "3.2.25"
43

44
#define MAX_SURFACES 3
45
#define MAX_PLANES 6
46
#define MAX_STREAMS 6
47 48 49 50 51
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
52 53 54 55 56
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
	uint32_t supports_argb8888 : 1;
	uint32_t supports_nv12 : 1;
};

73
struct dc_caps {
74
	uint32_t max_streams;
75 76 77
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
78
	uint32_t max_planes;
79 80
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
81
	uint32_t dmdata_alloc_size;
82
	unsigned int max_cursor_size;
83
	unsigned int max_video_width;
84
	int linear_pitch_alignment;
85
	bool dcc_const_color;
86
	bool dynamic_audio;
87
	bool is_apu;
88
	bool dual_link_dvi;
89
	bool post_blend_color_processing;
90
	bool force_dp_tps4_for_cp2520;
91
	bool disable_dp_clk_share;
92
	bool psp_setup_panel_mode;
93
	struct dc_plane_cap planes[MAX_PLANES];
94 95 96 97
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
98
	enum surface_pixel_format format;
99
	enum swizzle_mode_values swizzle_mode;
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
120 121 122

	bool capable;
	bool const_color_support;
123 124
};

S
Sylvia Tsai 已提交
125
struct dc_static_screen_events {
126
	bool force_trigger;
S
Sylvia Tsai 已提交
127 128 129 130 131
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

165 166
/* Forward declaration*/
struct dc;
167
struct dc_plane_state;
168
struct dc_state;
169

170

171
struct dc_cap_funcs {
172 173 174
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
175 176 177 178 179 180 181 182 183
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
184
	bool fbc_support;
185
	bool optimize_edp_link_rate;
186
	bool allow_seamless_boot_optimization;
187 188
};

189 190 191 192 193 194
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
};

195 196 197 198 199 200
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

201 202 203 204 205 206
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

207 208 209 210 211
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

212 213 214 215
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
216 217
struct dc_clocks {
	int dispclk_khz;
218
	int max_supported_dppclk_khz;
219
	int dppclk_khz;
220 221 222 223
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
224
	int phyclk_khz;
225
	int dramclk_khz;
226
	bool p_state_change_support;
227 228
};

229
struct dc_debug_options {
230
	enum visual_confirm visual_confirm;
231
	bool sanity_checks;
232 233
	bool max_disp_clk;
	bool surface_trace;
234
	bool timing_trace;
235
	bool clock_trace;
236
	bool validation_trace;
237
	bool bandwidth_calcs_trace;
238
	int max_downscale_src_width;
239 240

	/* stutter efficiency related */
241
	bool disable_stutter;
242
	bool use_max_lb;
243
	enum dcc_option disable_dcc;
244 245
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
246
	bool voltage_align_fclk;
247

248
	bool disable_dfs_bypass;
249 250 251
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
252
	enum wm_report_mode pplib_wm_report_mode;
253
	unsigned int min_disp_clk_khz;
254 255
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
256 257 258 259 260
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
261
	bool optimized_watermark;
262
	int always_scale;
263
	bool disable_pplib_clock_request;
264
	bool disable_clock_gate;
265
	bool disable_dmcu;
266
	bool disable_psr;
267
	bool force_abm_enable;
268
	bool disable_stereo_support;
269
	bool vsr_support;
270
	bool performance_trace;
271
	bool az_endpoint_mute_only;
272
	bool always_use_regamma;
273
	bool p010_mpo_support;
274
	bool recovery_enabled;
275
	bool avoid_vbios_exec_table;
276
	bool scl_reset_length10;
277
	bool hdmi20_disable;
278
	bool skip_detection_link_training;
279
	unsigned int force_odm_combine; //bit vector based on otg inst
280
	unsigned int force_fclk_khz;
281
	bool disable_tri_buf;
282
};
283

284 285 286 287
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
288
};
289

290 291 292 293 294 295 296 297
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
};

298
struct dc_state;
299 300
struct resource_pool;
struct dce_hwseq;
301
struct dc {
302
	struct dc_versions versions;
303 304 305
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
306
	struct dc_debug_options debug;
307
	struct dc_bounding_box_overrides bb_overrides;
308 309 310 311 312
	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

313
	struct dc_state *current_state;
314 315 316 317 318 319 320 321
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
322
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
323 324 325 326 327 328 329 330 331
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

332
	/* Require to optimize clocks and bandwidth for added/removed planes */
333 334
	bool optimized_required;

335 336 337
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
	bool optimize_seamless_boot;

338 339
	/* FBC compressor */
	struct compressor *fbc_compressor;
340 341

	struct dc_debug_data debug_data;
342 343

	const char *build_id;
344 345
};

346 347 348 349 350 351 352 353 354 355 356
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
357 358
	bool dchub_initialzied;
	bool dchub_info_valid;
359 360
};

361 362 363 364
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
365
	struct dc_bounding_box_overrides bb_overrides;
366 367 368 369 370 371 372 373 374 375

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
376
	uint32_t log_mask;
377 378
};

379 380 381
struct dc_callback_init {
	uint8_t reserved;
};
382

383 384 385
struct dc *dc_create(const struct dc_init_data *init_params);
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
386 387 388 389 390 391 392
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
393
	TRANSFER_FUNC_POINTS = 1025
394 395
};

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

413 414 415
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
416
	TF_TYPE_BYPASS,
417
	TF_TYPE_HWPWL
418 419 420
};

struct dc_transfer_func_distributed_points {
421 422 423 424
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

425
	uint16_t end_exponent;
426 427 428
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
429 430 431 432 433
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
434
	TRANSFER_FUNCTION_PQ,
435
	TRANSFER_FUNCTION_LINEAR,
436
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
437
	TRANSFER_FUNCTION_HLG,
438 439
	TRANSFER_FUNCTION_HLG12,
	TRANSFER_FUNCTION_GAMMA22
440 441 442
};

struct dc_transfer_func {
443
	struct kref refcount;
444 445
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
446 447
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
448
	struct dc_context *ctx;
449 450 451 452
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
453 454
};

455 456 457 458 459
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
460
struct dc_plane_status {
461 462 463 464 465 466
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

467 468 469 470
union surface_update_flags {

	struct {
		/* Medium updates */
471
		uint32_t dcc_change:1;
472 473 474
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
475
		uint32_t global_alpha_change:1;
476 477 478 479
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
480
		uint32_t in_transfer_func_change:1;
481
		uint32_t input_csc_change:1;
482
		uint32_t coeff_reduction_change:1;
483
		uint32_t output_tf_change:1;
484
		uint32_t pixel_format_change:1;
485
		uint32_t plane_size_change:1;
486 487 488 489

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
490
		uint32_t gamma_change:1;
491 492 493
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
494
		uint32_t full_update:1;
495 496 497 498 499
	} bits;

	uint32_t raw;
};

500
struct dc_plane_state {
501
	struct dc_plane_address address;
502
	struct dc_plane_flip_time time;
503 504 505 506 507 508 509
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
510

511
	struct dc_plane_dcc_param dcc;
512

513
	struct dc_gamma *gamma_correction;
514
	struct dc_transfer_func *in_transfer_func;
515
	struct dc_bias_and_scale *bias_and_scale;
516
	struct dc_csc_transform input_csc_color_matrix;
517
	struct fixed31_32 coeff_reduction_factor;
518
	uint32_t sdr_white_level;
519

520 521
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
522

523
	enum dc_color_space color_space;
524

525 526 527 528
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

529
	bool is_tiling_rotated;
530
	bool per_pixel_alpha;
531 532
	bool global_alpha;
	int  global_alpha_value;
533 534 535
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
536

537
	union surface_update_flags update_flags;
538
	/* private to DC core */
539
	struct dc_plane_status status;
540 541 542 543
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
544
	struct kref refcount;
545 546 547 548 549
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
550
	struct dc_plane_dcc_param dcc;
551 552 553
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
554
	enum dc_color_space color_space;
555
	unsigned int sdr_white_level;
556
	bool horizontal_mirror;
557
	bool visible;
558
	bool per_pixel_alpha;
559 560
	bool global_alpha;
	int  global_alpha_value;
561
	bool input_csc_enabled;
562 563 564
};

struct dc_scaling_info {
565 566 567 568
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
569 570 571
};

struct dc_surface_update {
572
	struct dc_plane_state *surface;
573 574

	/* isr safe update parameters.  null means no updates */
575 576 577
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
578

579 580 581
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
582 583
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
584

585 586
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
587 588 589 590 591
};

/*
 * Create a new surface with default parameters;
 */
592
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
593 594
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
595

596 597
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
598

599 600
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
601 602
struct dc_gamma *dc_create_gamma(void);

603 604
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
605
struct dc_transfer_func *dc_create_transfer_func(void);
606

607 608 609 610 611 612 613
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
614
	unsigned int flip_timestamp_in_us;
615 616 617 618
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

619
bool dc_post_update_surfaces_to_stream(
620 621
		struct dc *dc);

622
#include "dc_stream.h"
623

624
/*
625
 * Structure to store surface/stream associations for validation
626 627
 */
struct dc_validation_set {
628
	struct dc_stream_state *stream;
629 630
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
631 632
};

633
bool dc_validate_seamless_boot_timing(const struct dc *dc,
634 635 636
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

637
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
638

639 640
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

641
enum dc_status dc_validate_global_state(
642
		struct dc *dc,
643
		struct dc_state *new_ctx);
644

645 646 647 648 649

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

650
void dc_resource_state_copy_construct(
651 652
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
653

654
void dc_resource_state_copy_construct_current(
655
		const struct dc *dc,
656
		struct dc_state *dst_ctx);
657

658
void dc_resource_state_destruct(struct dc_state *context);
659

660 661 662 663 664 665 666 667 668
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
669
bool dc_commit_state(struct dc *dc, struct dc_state *context);
670

671

672 673
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
674 675
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
676

677 678 679 680
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

681 682 683 684
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
685
	union dprx_feature dprx_feature;
686

687 688 689 690
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];

691 692
	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
693 694
	/* branch device or sink device */
	bool is_branch_dev;
695 696 697 698 699 700 701
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
702 703 704 705
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

706 707 708
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
709
	int8_t branch_fw_revision[2];
710 711 712

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
713
	bool dpcd_display_control_capable;
714
	bool ext_receiver_cap_field_present;
715 716
};

717
#include "dc_link.h"
718 719 720 721 722

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

723 724 725 726 727 728 729 730 731 732 733
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

734

735

736 737 738 739 740 741 742
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
743
	struct dc_container_id *dc_container_id;
744
	uint32_t dongle_max_pix_clk;
745
	void *priv;
746
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
747
	bool converter_disable_audio;
748 749 750 751 752

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

753 754
	uint32_t sink_id;

755
	/* private to dc_sink.c */
756 757 758
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
759
	struct kref refcount;
760 761
};

762 763
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
764 765 766

struct dc_sink_init_data {
	enum signal_type sink_signal;
767
	struct dc_link *link;
768 769 770 771 772 773 774 775 776 777 778 779
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

780

781 782 783 784 785 786 787
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
788
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
789 790 791 792 793 794 795 796 797 798
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
799
		enum dc_acpi_cm_power_state power_state);
800
void dc_resume(struct dc *dc);
801 802 803
unsigned int dc_get_current_backlight_pwm(struct dc *dc);
unsigned int dc_get_target_backlight_pwm(struct dc *dc);

804
bool dc_is_dmcu_initialized(struct dc *dc);
805 806

#endif /* DC_INTERFACE_H_ */