dc.h 19.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

H
Harry Wentland 已提交
41
#define DC_VER "3.1.59"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
51 52 53 54 55 56 57 58 59 60 61 62
struct dmcu_version {
	unsigned int date;
	unsigned int month;
	unsigned int year;
	unsigned int interface_version;
};

struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

63
struct dc_caps {
64
	uint32_t max_streams;
65 66 67
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
68
	uint32_t max_planes;
69 70
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
71
	uint32_t dmdata_alloc_size;
72
	unsigned int max_cursor_size;
73
	unsigned int max_video_width;
74
	int linear_pitch_alignment;
75
	bool dcc_const_color;
76
	bool dynamic_audio;
77
	bool is_apu;
78
	bool dual_link_dvi;
79
	bool post_blend_color_processing;
80 81 82 83
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
84
	enum surface_pixel_format format;
85
	enum swizzle_mode_values swizzle_mode;
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
106 107 108

	bool capable;
	bool const_color_support;
109 110
};

S
Sylvia Tsai 已提交
111
struct dc_static_screen_events {
112
	bool force_trigger;
S
Sylvia Tsai 已提交
113 114 115 116 117
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

151 152
/* Forward declaration*/
struct dc;
153
struct dc_plane_state;
154
struct dc_state;
155

156

157
struct dc_cap_funcs {
158 159 160
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
161 162 163 164 165 166 167 168 169 170 171
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

172 173 174 175 176 177
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
};

178 179 180 181 182 183
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

184 185 186 187 188 189
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

190 191 192 193 194
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

195 196 197 198
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
199 200
struct dc_clocks {
	int dispclk_khz;
201
	int max_supported_dppclk_khz;
202
	int dppclk_khz;
203 204 205 206
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
207
	int phyclk_khz;
208 209
};

210
struct dc_debug_options {
211
	enum visual_confirm visual_confirm;
212
	bool sanity_checks;
213 214
	bool max_disp_clk;
	bool surface_trace;
215
	bool timing_trace;
216
	bool clock_trace;
217
	bool validation_trace;
218
	bool bandwidth_calcs_trace;
219
	int max_downscale_src_width;
220 221

	/* stutter efficiency related */
222
	bool disable_stutter;
223
	bool use_max_lb;
224
	enum dcc_option disable_dcc;
225 226
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
227
	bool voltage_align_fclk;
228

229
	bool disable_dfs_bypass;
230 231 232
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
233
	enum wm_report_mode pplib_wm_report_mode;
234
	unsigned int min_disp_clk_khz;
235 236
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
237 238 239 240 241
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
242
	bool optimized_watermark;
243
	int always_scale;
244
	bool disable_pplib_clock_request;
245
	bool disable_clock_gate;
246
	bool disable_dmcu;
247
	bool disable_psr;
248
	bool force_abm_enable;
249 250
	bool disable_hbup_pg;
	bool disable_dpp_pg;
251
	bool disable_stereo_support;
252
	bool vsr_support;
253
	bool performance_trace;
254
	bool az_endpoint_mute_only;
255
	bool always_use_regamma;
256
	bool p010_mpo_support;
257
	bool recovery_enabled;
258
	bool avoid_vbios_exec_table;
259
	bool scl_reset_length10;
260
	bool hdmi20_disable;
261
	bool skip_detection_link_training;
262
};
263

264 265 266 267
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
268
};
269 270


271
struct dc_state;
272 273
struct resource_pool;
struct dce_hwseq;
274
struct dc {
275
	struct dc_versions versions;
276 277 278
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
279
	struct dc_debug_options debug;
280 281 282 283 284
	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

285
	struct dc_state *current_state;
286 287 288 289 290 291 292 293
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
294
#ifdef CONFIG_X86
295 296 297 298 299 300 301 302 303 304 305 306 307 308
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

309 310
	bool optimized_required;

311 312
	bool apply_edp_fast_boot_optimization;

313 314
	/* FBC compressor */
	struct compressor *fbc_compressor;
315 316

	struct dc_debug_data debug_data;
317 318
};

319 320 321 322 323 324 325 326 327 328 329
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
330 331
	bool dchub_initialzied;
	bool dchub_info_valid;
332 333
};

334 335 336 337 338 339 340 341 342 343 344 345 346 347
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
348
	uint32_t log_mask;
349 350 351 352 353 354 355 356 357 358 359
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
360
	TRANSFER_FUNC_POINTS = 1025
361 362
};

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

380 381 382
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
383
	TF_TYPE_BYPASS,
384
	TF_TYPE_HWPWL
385 386 387
};

struct dc_transfer_func_distributed_points {
388 389 390 391
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

392
	uint16_t end_exponent;
393 394 395
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
396 397 398 399 400
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
401
	TRANSFER_FUNCTION_PQ,
402
	TRANSFER_FUNCTION_LINEAR,
403
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
404
	TRANSFER_FUNCTION_HLG,
405 406
	TRANSFER_FUNCTION_HLG12,
	TRANSFER_FUNCTION_GAMMA22
407 408 409
};

struct dc_transfer_func {
410
	struct kref refcount;
411 412
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
413 414
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
415
	struct dc_context *ctx;
416 417 418 419
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
420 421
};

422 423 424 425 426
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
427
struct dc_plane_status {
428 429 430 431 432 433
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

434 435 436 437
union surface_update_flags {

	struct {
		/* Medium updates */
438
		uint32_t dcc_change:1;
439 440 441 442 443 444 445
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
446
		uint32_t in_transfer_func_change:1;
447
		uint32_t input_csc_change:1;
448
		uint32_t coeff_reduction_change:1;
449
		uint32_t output_tf_change:1;
450
		uint32_t pixel_format_change:1;
451 452 453 454

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
455
		uint32_t gamma_change:1;
456 457 458
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
459
		uint32_t full_update:1;
460 461 462 463 464
	} bits;

	uint32_t raw;
};

465
struct dc_plane_state {
466
	struct dc_plane_address address;
467
	struct dc_plane_flip_time time;
468 469 470 471 472 473 474
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
475

476
	struct dc_plane_dcc_param dcc;
477

478
	struct dc_gamma *gamma_correction;
479
	struct dc_transfer_func *in_transfer_func;
480
	struct dc_bias_and_scale *bias_and_scale;
481
	struct dc_csc_transform input_csc_color_matrix;
482
	struct fixed31_32 coeff_reduction_factor;
483
	uint32_t sdr_white_level;
484

485 486
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
487

488
	enum dc_color_space color_space;
489

490 491 492 493
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

494
	bool is_tiling_rotated;
495 496 497 498
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
499

500
	union surface_update_flags update_flags;
501
	/* private to DC core */
502
	struct dc_plane_status status;
503 504 505 506
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
507
	struct kref refcount;
508 509 510 511 512
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
513
	struct dc_plane_dcc_param dcc;
514 515 516
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
517
	enum dc_color_space color_space;
518
	unsigned int sdr_white_level;
519
	bool horizontal_mirror;
520
	bool visible;
521
	bool per_pixel_alpha;
522
	bool input_csc_enabled;
523 524 525
};

struct dc_scaling_info {
526 527 528 529
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
530 531 532
};

struct dc_surface_update {
533
	struct dc_plane_state *surface;
534 535

	/* isr safe update parameters.  null means no updates */
536 537 538
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
539

540 541 542
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
543 544
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
545

546 547
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
548 549 550 551 552
};

/*
 * Create a new surface with default parameters;
 */
553
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
554 555
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
556

557 558
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
559

560 561
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
562 563
struct dc_gamma *dc_create_gamma(void);

564 565
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
566
struct dc_transfer_func *dc_create_transfer_func(void);
567

568 569 570 571 572 573 574
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
575
	unsigned int flip_timestamp_in_us;
576 577 578 579
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

580
bool dc_post_update_surfaces_to_stream(
581 582
		struct dc *dc);

583
#include "dc_stream.h"
584

585
/*
586
 * Structure to store surface/stream associations for validation
587 588
 */
struct dc_validation_set {
589
	struct dc_stream_state *stream;
590 591
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
592 593
};

594
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
595

596
enum dc_status dc_validate_global_state(
597
		struct dc *dc,
598
		struct dc_state *new_ctx);
599

600 601 602 603 604

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

605
void dc_resource_state_copy_construct(
606 607
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
608

609
void dc_resource_state_copy_construct_current(
610
		const struct dc *dc,
611
		struct dc_state *dst_ctx);
612

613
void dc_resource_state_destruct(struct dc_state *context);
614

615 616 617 618 619 620 621 622 623
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
624
bool dc_commit_state(struct dc *dc, struct dc_state *context);
625

626

627 628 629
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
630

631 632 633 634
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

635 636 637 638 639 640 641 642 643 644 645 646 647 648
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
649 650 651 652
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

653 654 655
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
656
	int8_t branch_fw_revision[2];
657 658 659

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
660
	bool dpcd_display_control_capable;
661 662
};

663
#include "dc_link.h"
664 665 666 667 668

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

669 670 671 672 673 674 675 676 677 678 679
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

680

681

682 683 684 685 686 687 688
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
689
	struct dc_container_id *dc_container_id;
690
	uint32_t dongle_max_pix_clk;
691
	void *priv;
692
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
693
	bool converter_disable_audio;
694 695 696 697 698

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

699 700
	uint32_t sink_id;

701
	/* private to dc_sink.c */
702 703 704
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
705
	struct kref refcount;
706 707
};

708 709
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
710 711 712

struct dc_sink_init_data {
	enum signal_type sink_signal;
713
	struct dc_link *link;
714 715 716 717 718 719 720 721 722 723 724 725
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

726

727 728 729 730 731 732 733
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
734
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
735 736 737 738 739 740 741 742 743 744
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
745
		enum dc_acpi_cm_power_state power_state);
746
void dc_resume(struct dc *dc);
747 748

#endif /* DC_INTERFACE_H_ */