dc.h 30.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

T
Tony Cheng 已提交
41
#define DC_VER "3.1.16"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50 51
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
struct dc_caps {
52
	uint32_t max_streams;
53 54 55
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
56
	uint32_t max_planes;
57 58
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
59
	unsigned int max_cursor_size;
60
	unsigned int max_video_width;
61
	int pitch_alignment;
62
	bool dcc_const_color;
63
	bool dynamic_audio;
64
	bool is_apu;
65 66 67 68
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
69
	enum surface_pixel_format format;
70
	enum swizzle_mode_values swizzle_mode;
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
91 92 93

	bool capable;
	bool const_color_support;
94 95
};

S
Sylvia Tsai 已提交
96 97 98 99 100 101
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

135 136
/* Forward declaration*/
struct dc;
137
struct dc_plane_state;
138
struct dc_state;
139 140

struct dc_cap_funcs {
141 142 143
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
144 145
};

146
struct dc_stream_state_funcs {
147
	bool (*adjust_vmin_vmax)(struct dc *dc,
148
			struct dc_stream_state **stream,
149 150 151
			int num_streams,
			int vmin,
			int vmax);
152
	bool (*get_crtc_position)(struct dc *dc,
153
			struct dc_stream_state **stream,
154 155 156 157
			int num_streams,
			unsigned int *v_pos,
			unsigned int *nom_v_pos);

158
	bool (*set_gamut_remap)(struct dc *dc,
159
			const struct dc_stream_state *stream);
S
Sylvia Tsai 已提交
160

161
	bool (*program_csc_matrix)(struct dc *dc,
162
			struct dc_stream_state *stream);
163

S
Sylvia Tsai 已提交
164
	void (*set_static_screen_events)(struct dc *dc,
165
			struct dc_stream_state **stream,
S
Sylvia Tsai 已提交
166 167
			int num_streams,
			const struct dc_static_screen_events *events);
168

169
	void (*set_dither_option)(struct dc_stream_state *stream,
170
			enum dc_dither_option option);
H
Hersen Wu 已提交
171 172 173 174

	void (*set_dpms)(struct dc *dc,
			struct dc_stream_state *stream,
			bool dpms_off);
175 176 177 178 179 180
};

struct link_training_settings;

struct dc_link_funcs {
	void (*set_drive_settings)(struct dc *dc,
181 182
			struct link_training_settings *lt_settings,
			const struct dc_link *link);
183 184 185 186
	void (*perform_link_training)(struct dc *dc,
			struct dc_link_settings *link_setting,
			bool skip_video_pattern);
	void (*set_preferred_link_settings)(struct dc *dc,
187
			struct dc_link_settings *link_setting,
188
			struct dc_link *link);
189 190 191
	void (*enable_hpd)(const struct dc_link *link);
	void (*disable_hpd)(const struct dc_link *link);
	void (*set_test_pattern)(
192
			struct dc_link *link,
193 194 195 196 197 198 199 200 201 202 203 204
			enum dp_test_pattern test_pattern,
			const struct link_training_settings *p_link_settings,
			const unsigned char *p_custom_pattern,
			unsigned int cust_pattern_size);
};

/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

205 206 207 208 209 210
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

211 212 213 214 215 216
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

217 218 219 220 221
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

222 223
struct dc_debug {
	bool surface_visual_confirm;
224
	bool sanity_checks;
225 226
	bool max_disp_clk;
	bool surface_trace;
227
	bool timing_trace;
228
	bool clock_trace;
229
	bool validation_trace;
230 231

	/* stutter efficiency related */
232
	bool disable_stutter;
233
	bool use_max_lb;
234
	enum dcc_option disable_dcc;
235 236
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
237
	bool voltage_align_fclk;
238

239
	bool disable_dfs_bypass;
240 241 242
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
243
	enum wm_report_mode pplib_wm_report_mode;
244
	unsigned int min_disp_clk_khz;
245 246
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
247 248 249 250 251
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
252
	int always_scale;
253
	bool disable_pplib_clock_request;
254
	bool disable_clock_gate;
255
	bool disable_dmcu;
256
	bool disable_psr;
257
	bool force_abm_enable;
258 259
	bool disable_hbup_pg;
	bool disable_dpp_pg;
260
	bool disable_stereo_support;
261
	bool vsr_support;
262
	bool performance_trace;
263
};
264
struct dc_state;
265 266
struct resource_pool;
struct dce_hwseq;
267 268 269
struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
270
	struct dc_stream_state_funcs stream_funcs;
271 272 273
	struct dc_link_funcs link_funcs;
	struct dc_config config;
	struct dc_debug debug;
274 275 276 277 278 279

	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

280
	struct dc_state *current_state;
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

	/* FBC compressor */
305
#if defined(CONFIG_DRM_AMD_DC_FBC)
306 307
	struct compressor *fbc_compressor;
#endif
308 309
};

310 311 312 313 314 315 316 317 318 319 320
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
321 322
	bool dchub_initialzied;
	bool dchub_info_valid;
323 324
};

325 326 327 328 329 330 331 332 333 334 335 336 337 338
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
339
	uint32_t log_mask;
340
#if defined(CONFIG_DRM_AMD_DC_FBC)
341 342
	uint64_t fbc_gpu_addr;
#endif
343 344 345 346 347 348 349 350 351 352 353
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
354
	TRANSFER_FUNC_POINTS = 1025
355 356
};

357 358 359 360 361 362 363 364 365 366 367 368 369 370
// Moved here from color module for linux
enum color_transfer_func {
	transfer_func_unknown,
	transfer_func_srgb,
	transfer_func_bt709,
	transfer_func_pq2084,
	transfer_func_pq2084_interim,
	transfer_func_linear_0_1,
	transfer_func_linear_0_125,
	transfer_func_dolbyvision,
	transfer_func_gamma_22,
	transfer_func_gamma_26
};

371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
386 387 388

	bool hdr_supported;
	bool is_hdr;
389 390
};

391 392 393
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
394
	TF_TYPE_BYPASS
395 396 397
};

struct dc_transfer_func_distributed_points {
398 399 400 401
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

402
	uint16_t end_exponent;
403 404 405
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
406 407 408 409 410
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
411
	TRANSFER_FUNCTION_PQ,
412 413 414 415
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
416
	struct kref refcount;
417
	struct dc_transfer_func_distributed_points tf_pts;
418 419
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
420
	struct dc_context *ctx;
421 422
};

423 424 425 426 427
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
428
struct dc_plane_status {
429 430 431 432 433 434
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
union surface_update_flags {

	struct {
		/* Medium updates */
		uint32_t color_space_change:1;
		uint32_t input_tf_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
		uint32_t in_transfer_func:1;
		uint32_t input_csc_change:1;

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
	} bits;

	uint32_t raw;
};

461
struct dc_plane_state {
462 463 464 465 466 467 468 469
	struct dc_plane_address address;
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
470

471
	struct dc_plane_dcc_param dcc;
472

473
	struct dc_gamma *gamma_correction;
474
	struct dc_transfer_func *in_transfer_func;
475 476 477
	struct dc_bias_and_scale *bias_and_scale;
	struct csc_transform input_csc_color_matrix;
	struct fixed31_32 coeff_reduction_factor;
478

479 480
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
481

482
	enum dc_color_space color_space;
483 484
	enum color_transfer_func input_tf;

485 486 487 488
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

489 490 491 492
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
493

494 495
	union surface_update_flags update_flags;
	enum surface_update_type update_type;
496
	/* private to DC core */
497
	struct dc_plane_status status;
498 499 500 501
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
502
	struct kref refcount;
503 504 505 506 507
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
508
	struct dc_plane_dcc_param dcc;
509 510 511
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
512 513
	enum dc_color_space color_space;
	enum color_transfer_func input_tf;
514
	bool horizontal_mirror;
515
	bool visible;
516
	bool per_pixel_alpha;
517
	bool input_csc_enabled;
518 519 520
};

struct dc_scaling_info {
521 522 523 524
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
525 526 527
};

struct dc_surface_update {
528
	struct dc_plane_state *surface;
529 530 531 532 533

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
534

535 536 537
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
538
	/* gamma TO BE REMOVED */
539
	struct dc_gamma *gamma;
540 541
	enum color_transfer_func color_input_tf;
	enum color_transfer_func color_output_tf;
542
	struct dc_transfer_func *in_transfer_func;
543 544 545

	struct csc_transform *input_csc_color_matrix;
	struct fixed31_32 *coeff_reduction_factor;
546 547 548 549 550
};

/*
 * Create a new surface with default parameters;
 */
551
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
552 553
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
554

555 556
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
557

558 559
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
560 561
struct dc_gamma *dc_create_gamma(void);

562 563
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
564
struct dc_transfer_func *dc_create_transfer_func(void);
565

566 567 568 569 570 571 572 573 574 575 576
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

577
bool dc_post_update_surfaces_to_stream(
578 579 580
		struct dc *dc);

/*******************************************************************************
581
 * Stream Interfaces
582
 ******************************************************************************/
583 584 585

struct dc_stream_status {
	int primary_otg_inst;
586
	int stream_enc_inst;
587 588
	int plane_count;
	struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
589 590 591 592 593 594 595

	/*
	 * link this stream passes through
	 */
	struct dc_link *link;
};

596
struct dc_stream_state {
597
	struct dc_sink *sink;
598
	struct dc_crtc_timing timing;
599

600 601
	struct rect src; /* composition area */
	struct rect dst; /* stream addressable area */
602

603 604 605 606
	struct audio_info audio_info;

	struct freesync_context freesync_ctx;

607
	struct dc_hdr_static_metadata hdr_static_metadata;
608
	struct dc_transfer_func *out_transfer_func;
609 610
	struct colorspace_transform gamut_remap_matrix;
	struct csc_transform csc_color_matrix;
611 612 613 614

	enum dc_color_space output_color_space;
	enum dc_dither_option dither_option;

615
	enum view_3d_format view_format;
616 617

	bool ignore_msa_timing_param;
618 619 620 621
	/* TODO: custom INFO packets */
	/* TODO: ABM info (DMCU) */
	/* TODO: PSR info */
	/* TODO: CEA VIC */
622 623 624 625 626 627 628 629 630 631

	/* from core_stream struct */
	struct dc_context *ctx;

	/* used by DCP and FMT */
	struct bit_depth_reduction_params bit_depth_params;
	struct clamping_and_pixel_encoding_params clamping;

	int phy_pix_clk;
	enum signal_type signal;
H
Hersen Wu 已提交
632
	bool dpms_off;
633 634 635

	struct dc_stream_status status;

636 637
	struct dc_cursor_attributes cursor_attributes;

638
	/* from stream struct */
639
	struct kref refcount;
640 641 642

	struct crtc_trigger_info triggered_crtc_reset;

643
};
644

645 646 647
struct dc_stream_update {
	struct rect src;
	struct rect dst;
648
	struct dc_transfer_func *out_transfer_func;
649
	struct dc_hdr_static_metadata *hdr_static_metadata;
650 651
};

652
bool dc_is_stream_unchanged(
653
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
654 655
bool dc_is_stream_scaling_unchanged(
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
656 657 658 659 660 661 662 663 664 665 666 667

/*
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
 *   Surfaces attributes are programmed and configured to be composed into stream.
 *   This does not trigger a flip.  No surface address is programmed.
 */

668 669 670 671
bool dc_commit_planes_to_stream(
		struct dc *dc,
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
672
		struct dc_stream_state *dc_stream,
673
		struct dc_state *state);
674

675 676 677 678 679 680 681
void dc_commit_updates_for_stream(struct dc *dc,
		struct dc_surface_update *srf_updates,
		int surface_count,
		struct dc_stream_state *stream,
		struct dc_stream_update *stream_update,
		struct dc_plane_state **plane_states,
		struct dc_state *state);
682
/*
683
 * Log the current stream state.
684
 */
685
void dc_stream_log(
686
	const struct dc_stream_state *stream,
687 688 689
	struct dal_logger *dc_logger,
	enum dc_log_type log_type);

690 691
uint8_t dc_get_current_stream_count(struct dc *dc);
struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
692

693 694 695
/*
 * Return the current frame counter.
 */
696
uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
697 698 699 700 701

/* TODO: Return parsed values rather than direct register read
 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
 * being refactored properly to be dce-specific
 */
702
bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
703 704 705 706
				  uint32_t *v_blank_start,
				  uint32_t *v_blank_end,
				  uint32_t *h_position,
				  uint32_t *v_position);
707

708
enum dc_status dc_add_stream_to_ctx(
709
			struct dc *dc,
710
		struct dc_state *new_ctx,
711 712
		struct dc_stream_state *stream);

713
enum dc_status dc_remove_stream_from_ctx(
714
		struct dc *dc,
715
			struct dc_state *new_ctx,
716 717
			struct dc_stream_state *stream);

718 719 720 721 722

bool dc_add_plane_to_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
723
		struct dc_state *context);
724 725 726 727 728

bool dc_remove_plane_from_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
729
		struct dc_state *context);
730 731 732 733

bool dc_rem_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
734
		struct dc_state *context);
735 736 737 738 739 740

bool dc_add_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state * const *plane_states,
		int plane_count,
741
		struct dc_state *context);
742

743
/*
744
 * Structure to store surface/stream associations for validation
745 746
 */
struct dc_validation_set {
747
	struct dc_stream_state *stream;
748 749
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
750 751
};

752
enum dc_status dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
753

754
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
755

756
enum dc_status dc_validate_global_state(
757
		struct dc *dc,
758
		struct dc_state *new_ctx);
759

760
/*
761 762
 * This function takes a stream and checks if it is guaranteed to be supported.
 * Guaranteed means that MAX_COFUNC similar streams are supported.
763 764 765 766 767
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */

768 769 770 771 772

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

773
void dc_resource_state_copy_construct(
774 775
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
776

777
void dc_resource_state_copy_construct_current(
778
		const struct dc *dc,
779
		struct dc_state *dst_ctx);
780

781
void dc_resource_state_destruct(struct dc_state *context);
782

783 784 785 786 787 788 789 790 791
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
792
bool dc_commit_state(struct dc *dc, struct dc_state *context);
793

794
/*
795 796
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
797 798 799
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
800
 *   New streams are enabled with blank stream; no memory read.
801
 */
802 803 804 805 806 807
/*
 * Enable stereo when commit_streams is not required,
 * for example, frame alternate.
 */
bool dc_enable_stereo(
	struct dc *dc,
808
	struct dc_state *context,
809
	struct dc_stream_state *streams[],
810
	uint8_t stream_count);
811 812 813 814

/**
 * Create a new default stream for the requested sink
 */
815
struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
816

817 818
void dc_stream_retain(struct dc_stream_state *dc_stream);
void dc_stream_release(struct dc_stream_state *dc_stream);
819

820
struct dc_stream_status *dc_stream_get_status(
821
	struct dc_stream_state *dc_stream);
822

823 824 825 826
enum surface_update_type dc_check_update_surfaces_for_stream(
		struct dc *dc,
		struct dc_surface_update *updates,
		int surface_count,
827
		struct dc_stream_update *stream_update,
828 829
		const struct dc_stream_status *stream_status);

830

831 832 833
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
834

835 836 837 838
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
859
	bool dpcd_display_control_capable;
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
};

struct dc_link_status {
	struct dpcd_caps *dpcd_caps;
};

/* DP MST stream allocation (payload bandwidth number) */
struct link_mst_stream_allocation {
	/* DIG front */
	const struct stream_encoder *stream_enc;
	/* associate DRM payload table with DC stream encoder */
	uint8_t vcp_id;
	/* number of slots required for the DP stream in transport packet */
	uint8_t slot_count;
};

/* DP MST stream allocation table */
struct link_mst_stream_allocation_table {
	/* number of DP video streams */
	int stream_count;
	/* array of stream allocations */
	struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
};

884 885 886 887 888
/*
 * A link contains one or more sinks and their connected status.
 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
 */
struct dc_link {
889
	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
890
	unsigned int sink_count;
891
	struct dc_sink *local_sink;
892 893 894 895 896 897 898 899 900 901 902 903
	unsigned int link_index;
	enum dc_connection_type type;
	enum signal_type connector_signal;
	enum dc_irq_source irq_source_hpd;
	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
	/* caps is the same as reported_link_cap. link_traing use
	 * reported_link_cap. Will clean up.  TODO
	 */
	struct dc_link_settings reported_link_cap;
	struct dc_link_settings verified_link_cap;
	struct dc_link_settings cur_link_settings;
	struct dc_lane_settings cur_lane_setting;
904
	struct dc_link_settings preferred_link_setting;
905 906

	uint8_t ddc_hw_inst;
907 908 909

	uint8_t hpd_src;

910 911 912 913
	uint8_t link_enc_hw_inst;

	bool test_pattern_enabled;
	union compliance_test_state compliance_test_state;
914 915

	void *priv;
916 917

	struct ddc_service *ddc;
918 919

	bool aux_mode;
920

921
	/* Private to DC core */
922

923
	const struct dc *dc;
924

925
	struct dc_context *ctx;
926

927 928 929 930 931
	struct link_encoder *link_enc;
	struct graphics_object_id link_id;
	union ddi_channel_mapping ddi_channel_mapping;
	struct connector_device_tag_info device_tag;
	struct dpcd_caps dpcd_caps;
932
	unsigned short chip_caps;
933 934 935 936 937 938 939 940 941 942 943
	unsigned int dpcd_sink_count;
	enum edp_revision edp_revision;
	bool psr_enabled;

	/* MST record stream using this link */
	struct link_flags {
		bool dp_keep_receiver_powered;
	} wa_flags;
	struct link_mst_stream_allocation_table mst_stream_alloc_table;

	struct dc_link_status link_status;
944 945 946 947 948 949 950 951 952 953

};

const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);

/*
 * Return an enumerated dc_link.  dc_link order is constant and determined at
 * boot time.  They cannot be created or destroyed.
 * Use dc_get_caps() to get number of links.
 */
954 955 956 957
static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
{
	return dc->links[link_index];
}
958 959 960

/* Set backlight level of an embedded panel (eDP, LVDS). */
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
961
		uint32_t frame_ramp, const struct dc_stream_state *stream);
962

963
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
964

965 966
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);

967
bool dc_link_setup_psr(struct dc_link *dc_link,
968
		const struct dc_stream_state *stream, struct psr_config *psr_config,
969
		struct psr_context *psr_context);
970 971 972 973 974 975 976

/* Request DC to detect if there is a Panel connected.
 * boot - If this call is during initial boot.
 * Return false for any type of detection failure or MST detection
 * true otherwise. True meaning further action is required (status update
 * and OS notification).
 */
977 978 979 980 981 982 983
enum dc_detect_reason {
	DETECT_REASON_BOOT,
	DETECT_REASON_HPD,
	DETECT_REASON_HPDRX,
};

bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
984 985 986 987 988 989 990

/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
 * Return:
 * true - Downstream port status changed. DM should call DC to do the
 * detection.
 * false - no change in Downstream port status. No further action required
 * from DM. */
991
bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
992
		union hpd_irq_data *hpd_irq_dpcd_data);
993 994 995 996

struct dc_sink_init_data;

struct dc_sink *dc_link_add_remote_sink(
997
		struct dc_link *dc_link,
998 999 1000 1001 1002
		const uint8_t *edid,
		int len,
		struct dc_sink_init_data *init_data);

void dc_link_remove_remote_sink(
1003
	struct dc_link *link,
1004
	struct dc_sink *sink);
1005 1006 1007 1008

/* Used by diagnostics for virtual link at the moment */

void dc_link_dp_set_drive_settings(
1009
	struct dc_link *link,
1010 1011
	struct link_training_settings *lt_settings);

1012
enum link_training_result dc_link_dp_perform_link_training(
1013 1014 1015 1016 1017 1018 1019 1020 1021
	struct dc_link *link,
	const struct dc_link_settings *link_setting,
	bool skip_video_pattern);

void dc_link_dp_enable_hpd(const struct dc_link *link);

void dc_link_dp_disable_hpd(const struct dc_link *link);

bool dc_link_dp_set_test_pattern(
1022
	struct dc_link *link,
1023 1024 1025 1026 1027 1028 1029 1030 1031
	enum dp_test_pattern test_pattern,
	const struct link_training_settings *p_link_settings,
	const unsigned char *p_custom_pattern,
	unsigned int cust_pattern_size);

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1043

1044

1045 1046 1047 1048 1049 1050 1051
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1052
	struct dc_container_id *dc_container_id;
1053
	uint32_t dongle_max_pix_clk;
1054
	void *priv;
1055
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1056
	bool converter_disable_audio;
1057 1058 1059 1060 1061 1062

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
D
Dave Airlie 已提交
1063
	struct kref refcount;
1064

1065 1066
};

1067 1068
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1069 1070 1071

struct dc_sink_init_data {
	enum signal_type sink_signal;
1072
	struct dc_link *link;
1073 1074 1075 1076 1077 1078 1079
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/*******************************************************************************
1080
 * Cursor interfaces - To manages the cursor within a stream
1081 1082
 ******************************************************************************/
/* TODO: Deprecated once we switch to dc_set_cursor_position */
1083
bool dc_stream_set_cursor_attributes(
1084
	struct dc_stream_state *stream,
1085 1086
	const struct dc_cursor_attributes *attributes);

1087
bool dc_stream_set_cursor_position(
1088
	struct dc_stream_state *stream,
1089
	const struct dc_cursor_position *position);
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1104
void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1115
		enum dc_acpi_cm_power_state power_state);
1116
void dc_resume(struct dc *dc);
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126

/*
 * DPCD access interfaces
 */

bool dc_submit_i2c(
		struct dc *dc,
		uint32_t link_index,
		struct i2c_command *cmd);

1127

1128
#endif /* DC_INTERFACE_H_ */