dc.h 39.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

45 46
/* forward declaration */
struct aux_payload;
47 48
struct set_config_cmd_payload;
struct dmub_notification;
49

A
Aric Cyr 已提交
50
#define DC_VER "3.2.185"
51

52
#define MAX_SURFACES 3
53
#define MAX_PLANES 6
54
#define MAX_STREAMS 6
55
#define MAX_SINKS_PER_LINK 4
56
#define MIN_VIEWPORT_SIZE 12
57
#define MAX_NUM_EDP 2
58 59 60 61

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
62 63 64 65 66
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

67 68 69 70
enum dp_protocol_version {
	DP_VERSION_1_4,
};

71 72 73 74 75 76 77
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

78 79 80 81 82 83 84 85 86 87
// Sizes defined as multiples of 64KB
enum det_size {
	DET_SIZE_DEFAULT = 0,
	DET_SIZE_192KB = 3,
	DET_SIZE_256KB = 4,
	DET_SIZE_320KB = 5,
	DET_SIZE_384KB = 6
};


88 89 90 91 92
struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
93 94 95 96
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
97 98
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
116 117 118
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
119 120
};

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
145
	uint16_t dgam_rom_for_yuv : 1;
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

165
struct dc_caps {
166
	uint32_t max_streams;
167 168 169
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
170 171
	uint32_t max_slave_yuv_planes;
	uint32_t max_slave_rgb_planes;
172
	uint32_t max_planes;
173 174
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
175
	uint32_t i2c_speed_in_khz_hdcp;
176
	uint32_t dmdata_alloc_size;
177
	unsigned int max_cursor_size;
178
	unsigned int max_video_width;
179
	unsigned int min_horizontal_blanking_period;
180
	int linear_pitch_alignment;
181
	bool dcc_const_color;
182
	bool dynamic_audio;
183
	bool is_apu;
184
	bool dual_link_dvi;
185
	bool post_blend_color_processing;
186
	bool force_dp_tps4_for_cp2520;
187
	bool disable_dp_clk_share;
188
	bool psp_setup_panel_mode;
189
	bool extended_aux_timeout_support;
190
	bool dmcub_support;
191
	bool zstate_support;
192
	uint32_t num_of_internal_disp;
193
	enum dp_protocol_version max_dp_protocol_version;
194 195 196
	unsigned int mall_size_per_mem_channel;
	unsigned int mall_size_total;
	unsigned int cursor_cache_size;
197
	struct dc_plane_cap planes[MAX_PLANES];
198
	struct dc_color_caps color;
199
	bool dp_hpo;
200
	bool hdmi_frl_pcon_support;
201
	bool edp_dsc_support;
202 203
	bool vbios_lttpr_aware;
	bool vbios_lttpr_enable;
204
	uint32_t max_otg_num;
205 206
};

207 208 209
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
210
	bool skip_clock_update;
211
	bool lt_early_cr_pattern;
212 213
};

214 215
struct dc_dcc_surface_param {
	struct dc_size surface_size;
216
	enum surface_pixel_format format;
217
	enum swizzle_mode_values swizzle_mode;
218 219 220 221 222 223 224
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
225
	//These bitfields to be used starting with DCN
226
	struct {
227 228 229 230
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN (the best compression case)
231
	} dcc_controls;
232 233 234 235 236 237 238 239 240 241 242 243 244
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
245 246 247

	bool capable;
	bool const_color_support;
248 249
};

250 251 252 253 254 255 256 257
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
258 259
};

260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

293 294
/* Forward declaration*/
struct dc;
295
struct dc_plane_state;
296
struct dc_state;
297

298

299
struct dc_cap_funcs {
300 301 302
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
303 304 305 306
};

struct link_training_settings;

307 308 309 310 311 312 313
union allow_lttpr_non_transparent_mode {
	struct {
		bool DP1_4A : 1;
		bool DP2_0 : 1;
	} bits;
	unsigned char raw;
};
314

315 316 317 318
/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
319
	bool fbc_support;
320
	bool disable_fractional_pwm;
321
	bool allow_seamless_boot_optimization;
322
	bool seamless_boot_edp_requested;
323
	bool edp_not_connected;
324
	bool edp_no_power_sequencing;
325
	bool force_enum_edp;
326
	bool forced_clocks;
327
	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
328
	bool multi_mon_pp_mclk_switch;
329
	bool disable_dmcu;
330
	bool enable_4to1MPC;
331
	bool enable_windowed_mpo_odm;
332
	bool allow_edp_hotplug_detection;
333
	bool clamp_min_dcfclk;
334 335
	uint64_t vblank_alignment_dto_params;
	uint8_t  vblank_alignment_max_frame_time_diff;
336 337
	bool is_asymmetric_memory;
	bool is_single_rank_dimm;
338
	bool use_pipe_ctx_sync_logic;
339
	bool ignore_dpref_ss;
340 341
};

342 343 344 345
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
346
	VISUAL_CONFIRM_MPCTREE = 4,
347
	VISUAL_CONFIRM_PSR = 5,
348
	VISUAL_CONFIRM_SWIZZLE = 9,
349 350
};

351 352 353 354
enum dc_psr_power_opts {
	psr_power_opt_invalid = 0x0,
	psr_power_opt_smu_opt_static_screen = 0x1,
	psr_power_opt_z10_static_screen = 0x10,
355
	psr_power_opt_ds_disable_allow = 0x100,
356 357
};

358 359 360 361 362 363
enum dml_hostvm_override_opts {
	DML_HOSTVM_NO_OVERRIDE = 0x0,
	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
};

364 365 366 367 368 369
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

370 371 372 373 374 375
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

376 377 378 379
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
380 381 382 383 384 385 386
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
387

388
enum dcn_pwr_state {
389 390 391
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
392 393
};

394 395 396
enum dcn_zstate_support_state {
	DCN_ZSTATE_SUPPORT_UNKNOWN,
	DCN_ZSTATE_SUPPORT_ALLOW,
397
	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
398
	DCN_ZSTATE_SUPPORT_DISALLOW,
399
};
400 401 402 403
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
404 405
struct dc_clocks {
	int dispclk_khz;
406
	int actual_dispclk_khz;
407
	int dppclk_khz;
408
	int actual_dppclk_khz;
409
	int disp_dpp_voltage_level_khz;
410 411 412 413
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
414
	int phyclk_khz;
415
	int dramclk_khz;
416
	bool p_state_change_support;
417
	enum dcn_zstate_support_state zstate_support;
418
	bool dtbclk_en;
419
	enum dcn_pwr_state pwr_state;
420 421 422 423 424
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
425
	enum dtm_pstate dtm_level;
426 427 428 429
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
430 431
};

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
482

483 484
union mem_low_power_enable_options {
	struct {
485
		bool vga: 1;
486
		bool i2c: 1;
487
		bool dmcu: 1;
488
		bool dscl: 1;
489
		bool cm: 1;
490 491
		bool mpc: 1;
		bool optc: 1;
492 493
		bool vpg: 1;
		bool afmt: 1;
494 495 496 497
	} bits;
	uint32_t u32All;
};

498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
union root_clock_optimization_options {
	struct {
		bool dpp: 1;
		bool dsc: 1;
		bool hdmistream: 1;
		bool hdmichar: 1;
		bool dpstream: 1;
		bool symclk32_se: 1;
		bool symclk32_le: 1;
		bool symclk_fe: 1;
		bool physymclk: 1;
		bool dpiasymclk: 1;
		uint32_t reserved: 22;
	} bits;
	uint32_t u32All;
};

515 516
union dpia_debug_options {
	struct {
517 518 519 520 521 522 523
		uint32_t disable_dpia:1; /* bit 0 */
		uint32_t force_non_lttpr:1; /* bit 1 */
		uint32_t extend_aux_rd_interval:1; /* bit 2 */
		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
		uint32_t hpd_delay_in_ms:12; /* bits 4-15 */
		uint32_t disable_force_tbt3_work_around:1; /* bit 16 */
		uint32_t reserved:15;
524 525 526 527
	} bits;
	uint32_t raw;
};

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
/* AUX wake work around options
 * 0: enable/disable work around
 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
 * 15-2: reserved
 * 31-16: timeout in ms
 */
union aux_wake_wa_options {
	struct {
		uint32_t enable_wa : 1;
		uint32_t use_default_timeout : 1;
		uint32_t rsvd: 14;
		uint32_t timeout_ms : 16;
	} bits;
	uint32_t raw;
};

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
};

struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
		bool base_addr_is_mc_addr;
	} gart_config;

	bool valid;
	bool is_hvm_enabled;
	uint64_t page_table_default_page_addr;
};

struct dc_virtual_addr_space_config {
	uint64_t	page_table_base_addr;
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
	int dummy_clock_change_latency_ns;
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
	int min_dcfclk_mhz;
};

struct dc_state;
struct resource_pool;
struct dce_hwseq;

600
struct dc_debug_options {
601 602
	bool native422_support;
	bool disable_dsc;
603
	enum visual_confirm visual_confirm;
604 605
	int visual_confirm_rect_height;

606
	bool sanity_checks;
607 608
	bool max_disp_clk;
	bool surface_trace;
609
	bool timing_trace;
610
	bool clock_trace;
611
	bool validation_trace;
612
	bool bandwidth_calcs_trace;
613
	int max_downscale_src_width;
614 615

	/* stutter efficiency related */
616
	bool disable_stutter;
617
	bool use_max_lb;
618
	enum dcc_option disable_dcc;
619 620
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
621
	bool voltage_align_fclk;
622
	bool disable_min_fclk;
623

624
	bool disable_dfs_bypass;
625 626
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
627
	bool disable_dsc_power_gate;
628
	int dsc_min_slice_height_override;
629
	int dsc_bpp_increment_div;
630
	bool disable_pplib_wm_range;
631
	enum wm_report_mode pplib_wm_report_mode;
632
	unsigned int min_disp_clk_khz;
633
	unsigned int min_dpp_clk_khz;
634
	unsigned int min_dram_clk_khz;
635 636
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
637 638 639
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
640
	uint32_t underflow_assert_delay_us;
641 642
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
643
	bool optimized_watermark;
644
	int always_scale;
645
	bool disable_pplib_clock_request;
646
	bool disable_clock_gate;
647
	bool disable_mem_low_power;
648
	bool pstate_enabled;
649
	bool disable_dmcu;
650
	bool disable_psr;
651
	bool force_abm_enable;
652
	bool disable_stereo_support;
653
	bool vsr_support;
654
	bool performance_trace;
655
	bool az_endpoint_mute_only;
656
	bool always_use_regamma;
657
	bool recovery_enabled;
658
	bool avoid_vbios_exec_table;
659
	bool scl_reset_length10;
660
	bool hdmi20_disable;
661
	bool skip_detection_link_training;
R
Raymond Yang 已提交
662
	uint32_t edid_read_retry_times;
663
	bool remove_disconnect_edp;
664
	unsigned int force_odm_combine; //bit vector based on otg inst
665
	unsigned int seamless_boot_odm_combine;
666
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
667
	bool disable_z9_mpc;
668
	unsigned int force_fclk_khz;
669
	bool enable_tri_buf;
670 671
	bool dmub_offload_enabled;
	bool dmcub_emulation;
672
	bool disable_idle_power_optimizations;
673
	unsigned int mall_size_override;
674 675
	unsigned int mall_additional_timer_percent;
	bool mall_error_as_fatal;
676
	bool dmub_command_table; /* for testing only */
677
	struct dc_bw_validation_profile bw_val_profile;
678
	bool disable_fec;
679
	bool disable_48mhz_pwrdwn;
680 681 682 683
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
684
	int dwb_fi_phase;
685
	bool disable_timing_sync;
686
	bool cm_in_bypass;
687
	int force_clock_mode;/*every mode change.*/
688

689
	bool disable_dram_clock_change_vactive_support;
690
	bool validate_dml_output;
691
	bool enable_dmcub_surface_flip;
692
	bool usbc_combo_phy_reset_wa;
693 694
	bool disable_dsc_edp;
	unsigned int  force_dsc_edp_policy;
695
	bool enable_dram_clock_change_one_display_vactive;
696 697
	/* TODO - remove once tested */
	bool legacy_dp2_lt;
698
	bool set_mst_en_for_sst;
699
	bool disable_uhbr;
700
	bool force_dp2_lt_fallback_method;
701
	bool ignore_cable_id;
702
	union mem_low_power_enable_options enable_mem_low_power;
703
	union root_clock_optimization_options root_clock_optimization;
704
	bool hpo_optimization;
705
	bool force_vblank_alignment;
706 707 708

	/* Enable dmub aux for legacy ddc */
	bool enable_dmub_aux_for_legacy_ddc;
709
	bool optimize_edp_link_rate; /* eDP ILR */
710 711
	/* FEC/PSR1 sequence enable delay in 100us */
	uint8_t fec_enable_delay_in100us;
712
	bool enable_driver_sequence_debug;
713 714
	enum det_size crb_alloc_policy;
	int crb_alloc_policy_min_disp_count;
715
	bool disable_z10;
716
	bool enable_z9_disable_interface;
717
	bool enable_sw_cntl_psr;
718
	union dpia_debug_options dpia_debug;
719
	bool apply_vendor_specific_lttpr_wa;
720
	bool extended_blank_optimization;
721
	union aux_wake_wa_options aux_wake_wa;
722
	uint8_t psr_power_use_phy_fsm;
723
	enum dml_hostvm_override_opts dml_hostvm_override;
724
};
725

726
struct gpu_info_soc_bounding_box_v1_0;
727
struct dc {
728
	struct dc_debug_options debug;
729
	struct dc_versions versions;
730 731 732
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
733
	struct dc_bounding_box_overrides bb_overrides;
734
	struct dc_bug_wa work_arounds;
735
	struct dc_context *ctx;
736
	struct dc_phy_addr_space_config vm_pa_config;
737 738 739 740

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

741
	struct dc_state *current_state;
742 743
	struct resource_pool *res_pool;

744 745
	struct clk_mgr *clk_mgr;

746 747 748 749 750 751 752 753 754 755 756 757 758 759
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

760
	/* Require to optimize clocks and bandwidth for added/removed planes */
761
	bool optimized_required;
762
	bool wm_optimized_required;
763
	bool idle_optimizations_allowed;
764
	bool enable_c20_dtm_b0;
765

766 767
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */

768 769
	/* FBC compressor */
	struct compressor *fbc_compressor;
770 771

	struct dc_debug_data debug_data;
772
	struct dpcd_vendor_signature vendor_signature;
773 774

	const char *build_id;
775
	struct vm_helper *vm_helper;
776 777
};

778 779 780 781 782 783 784 785 786 787 788
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
789 790
	bool dchub_initialzied;
	bool dchub_info_valid;
791 792
};

793 794 795 796
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
797
	struct dc_bounding_box_overrides bb_overrides;
798 799 800 801 802 803 804 805 806

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

807 808
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
809

810
	struct dc_config flags;
811 812
	uint64_t log_mask;

813
	struct dpcd_vendor_signature vendor_signature;
814
	bool force_smu_not_present;
815 816
};

817
struct dc_callback_init {
818 819 820
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
821
	uint8_t reserved;
822
#endif
823
};
824

825
struct dc *dc_create(const struct dc_init_data *init_params);
826 827
void dc_hardware_init(struct dc *dc);

828 829 830 831
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
832 833
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
834
void dc_deinit_callbacks(struct dc *dc);
835 836 837 838 839 840 841
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
842
	TRANSFER_FUNC_POINTS = 1025
843 844
};

845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

862 863 864
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
865
	TF_TYPE_BYPASS,
866
	TF_TYPE_HWPWL
867 868 869
};

struct dc_transfer_func_distributed_points {
870 871 872 873
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

874
	uint16_t end_exponent;
875 876 877
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
878 879 880 881 882
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
883
	TRANSFER_FUNCTION_PQ,
884
	TRANSFER_FUNCTION_LINEAR,
885
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
886
	TRANSFER_FUNCTION_HLG,
887
	TRANSFER_FUNCTION_HLG12,
888 889 890
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
891 892
};

893

894
struct dc_transfer_func {
895
	struct kref refcount;
896 897
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
898 899
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
900 901 902 903
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
904 905
};

906

907 908 909 910 911 912 913 914 915 916 917 918 919
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

920 921 922 923

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
924
	struct fixed31_32 hdr_multiplier;
925
	union dc_3dlut_state state;
926
};
927 928 929 930 931
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
932
struct dc_plane_status {
933 934 935 936 937 938
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

939 940 941
union surface_update_flags {

	struct {
942
		uint32_t addr_update:1;
943
		/* Medium updates */
944
		uint32_t dcc_change:1;
945 946 947
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
948
		uint32_t global_alpha_change:1;
949
		uint32_t hdr_mult:1;
950 951 952 953
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
954
		uint32_t in_transfer_func_change:1;
955
		uint32_t input_csc_change:1;
956
		uint32_t coeff_reduction_change:1;
957
		uint32_t output_tf_change:1;
958
		uint32_t pixel_format_change:1;
959
		uint32_t plane_size_change:1;
960
		uint32_t gamut_remap_change:1;
961 962 963 964

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
965
		uint32_t gamma_change:1;
966 967 968
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
969
		uint32_t lut_3d:1;
970
		uint32_t full_update:1;
971 972 973 974 975
	} bits;

	uint32_t raw;
};

976
struct dc_plane_state {
977
	struct dc_plane_address address;
978
	struct dc_plane_flip_time time;
979
	bool triplebuffer_flips;
980 981 982 983 984
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

985
	struct plane_size plane_size;
986
	union dc_tiling_info tiling_info;
987

988
	struct dc_plane_dcc_param dcc;
989

990
	struct dc_gamma *gamma_correction;
991
	struct dc_transfer_func *in_transfer_func;
992
	struct dc_bias_and_scale *bias_and_scale;
993
	struct dc_csc_transform input_csc_color_matrix;
994
	struct fixed31_32 coeff_reduction_factor;
995
	struct fixed31_32 hdr_mult;
996
	struct colorspace_transform gamut_remap_matrix;
997

998 999
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
1000

1001
	enum dc_color_space color_space;
1002

1003 1004 1005 1006
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

1007
	struct dc_transfer_func *gamcor_tf;
1008 1009 1010 1011
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

1012
	bool is_tiling_rotated;
1013
	bool per_pixel_alpha;
1014 1015
	bool global_alpha;
	int  global_alpha_value;
1016 1017 1018
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
1019
	int layer_index;
1020

1021
	union surface_update_flags update_flags;
1022
	bool flip_int_enabled;
1023 1024
	bool skip_manual_trigger;

1025
	/* private to DC core */
1026
	struct dc_plane_status status;
1027 1028
	struct dc_context *ctx;

1029 1030 1031
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

1032 1033
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
1034
	struct kref refcount;
1035 1036 1037
};

struct dc_plane_info {
1038
	struct plane_size plane_size;
1039
	union dc_tiling_info tiling_info;
1040
	struct dc_plane_dcc_param dcc;
1041 1042 1043
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
1044
	enum dc_color_space color_space;
1045
	bool horizontal_mirror;
1046
	bool visible;
1047
	bool per_pixel_alpha;
1048 1049
	bool global_alpha;
	int  global_alpha_value;
1050
	bool input_csc_enabled;
1051
	int layer_index;
1052 1053 1054
};

struct dc_scaling_info {
1055 1056 1057 1058
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
1059 1060 1061
};

struct dc_surface_update {
1062
	struct dc_plane_state *surface;
1063 1064

	/* isr safe update parameters.  null means no updates */
1065 1066 1067
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
1068
	struct fixed31_32 hdr_mult;
1069 1070 1071
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
1072 1073
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
1074

1075 1076
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
1077 1078
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
1079
	const struct dc_transfer_func *blend_tf;
1080
	const struct colorspace_transform *gamut_remap_matrix;
1081 1082 1083 1084 1085
};

/*
 * Create a new surface with default parameters;
 */
1086
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
1087 1088
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
1089

1090 1091
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
1092

1093 1094
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
1095 1096
struct dc_gamma *dc_create_gamma(void);

1097 1098
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1099
struct dc_transfer_func *dc_create_transfer_func(void);
1100

1101 1102 1103
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
1104

1105
void dc_post_update_surfaces_to_stream(
1106 1107
		struct dc *dc);

1108
#include "dc_stream.h"
1109

1110
/*
1111
 * Structure to store surface/stream associations for validation
1112 1113
 */
struct dc_validation_set {
1114
	struct dc_stream_state *stream;
1115 1116
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
1117 1118
};

1119
bool dc_validate_boot_timing(const struct dc *dc,
1120 1121 1122
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1123
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1124

1125 1126
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1127 1128 1129
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1130 1131 1132 1133
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1134
enum dc_status dc_validate_global_state(
1135
		struct dc *dc,
1136 1137
		struct dc_state *new_ctx,
		bool fast_validate);
1138

1139 1140 1141 1142 1143

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1144 1145 1146 1147 1148 1149
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);

1150
void dc_resource_state_copy_construct(
1151 1152
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1153

1154
void dc_resource_state_copy_construct_current(
1155
		const struct dc *dc,
1156
		struct dc_state *dst_ctx);
1157

1158
void dc_resource_state_destruct(struct dc_state *context);
1159

1160 1161
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1162 1163 1164 1165 1166 1167 1168 1169 1170
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1171
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1172

1173 1174
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1175 1176
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1177

1178 1179 1180 1181
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1182 1183 1184 1185
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1186
	union dprx_feature dprx_feature;
1187

1188 1189 1190
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1191 1192 1193

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1194
	bool is_dongle_type_one;
1195 1196
	/* branch device or sink device */
	bool is_branch_dev;
1197 1198
	/* Dongle's downstream count. */
	union sink_count sink_count;
1199
	bool is_mst_capable;
1200 1201 1202 1203 1204
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1205 1206 1207 1208
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1209 1210 1211
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1212
	int8_t branch_fw_revision[2];
1213 1214 1215

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1216
	bool dpcd_display_control_capable;
1217
	bool ext_receiver_cap_field_present;
1218
	bool dynamic_backlight_capable_edp;
1219 1220
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1221
	struct dc_lttpr_caps lttpr_caps;
1222
	struct dpcd_usb4_dp_tunneling_info usb4_dp_tun_info;
1223

1224 1225 1226 1227
	union dp_128b_132b_supported_link_rates dp_128b_132b_supported_link_rates;
	union dp_main_line_channel_coding_cap channel_coding_cap;
	union dp_sink_video_fallback_formats fallback_formats;
	union dp_fec_capability1 fec_cap1;
1228
	union dp_cable_id cable_id;
1229 1230 1231
	uint8_t edp_rev;
	union edp_alpm_caps alpm_caps;
	struct edp_psr_info psr_info;
1232 1233
};

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1277
#include "dc_link.h"
1278

1279 1280
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

1281 1282 1283 1284
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1296

1297 1298 1299 1300
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
1301 1302 1303 1304 1305
#if defined(CONFIG_DRM_AMD_DC_DCN)
	// 'true' if MST topology supports DSC passthrough for sink
	// 'false' if MST topology does not support DSC passthrough
	bool is_dsc_passthrough_supported;
#endif
1306 1307
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1308

1309 1310 1311 1312 1313
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1314 1315 1316 1317 1318 1319 1320
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1321
	struct dc_container_id *dc_container_id;
1322
	uint32_t dongle_max_pix_clk;
1323
	void *priv;
1324
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1325
	bool converter_disable_audio;
1326

1327 1328
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1329

1330 1331
	bool is_vsc_sdp_colorimetry_supported;

1332 1333 1334 1335
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1336 1337
	uint32_t sink_id;

1338
	/* private to dc_sink.c */
1339 1340 1341
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1342
	struct kref refcount;
1343 1344
};

1345 1346
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1347 1348 1349

struct dc_sink_init_data {
	enum signal_type sink_signal;
1350
	struct dc_link *link;
1351 1352 1353 1354
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

1355 1356
bool dc_extended_blank_supported(struct dc *dc);

1357 1358 1359 1360 1361 1362 1363 1364
struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1365

1366 1367 1368 1369 1370 1371 1372
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1373
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1374 1375 1376 1377
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

1378 1379
void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);

1380 1381 1382 1383 1384 1385
/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1386
		enum dc_acpi_cm_power_state power_state);
1387
void dc_resume(struct dc *dc);
1388

1389 1390
void dc_power_down_on_boot(struct dc *dc);

1391 1392 1393 1394 1395 1396 1397 1398 1399
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1400
bool dc_is_dmcu_initialized(struct dc *dc);
1401

1402 1403
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1404

1405 1406
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
				struct dc_cursor_attributes *cursor_attr);
1407

1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

/*
 * blank all streams, and set min and max memory clock to
 * lowest and highest DPM level, respectively
 */
void dc_unlock_memory_clock_frequency(struct dc *dc);

/*
 * set min memory clock to the min required for current mode,
 * max to maxDPM, and unblank streams
 */
void dc_lock_memory_clock_frequency(struct dc *dc);

1422 1423 1424
/* set soft max for memclk, to be used for AC/DC switching clock limitations */
void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);

1425 1426 1427
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1428
bool dc_set_psr_allow_active(struct dc *dc, bool enable);
1429
void dc_z10_restore(const struct dc *dc);
1430
void dc_z10_save_init(struct dc *dc);
1431

1432
bool dc_is_dmub_outbox_supported(struct dc *dc);
1433 1434
bool dc_enable_dmub_notifications(struct dc *dc);

1435 1436
void dc_enable_dmub_outbox(struct dc *dc);

1437 1438 1439 1440
bool dc_process_dmub_aux_transfer_async(struct dc *dc,
				uint32_t link_index,
				struct aux_payload *payload);

1441 1442 1443
/* Get dc link index from dpia port index */
uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
				uint8_t dpia_port_index);
1444 1445 1446 1447 1448

bool dc_process_dmub_set_config_async(struct dc *dc,
				uint32_t link_index,
				struct set_config_cmd_payload *payload,
				struct dmub_notification *notify);
1449 1450 1451 1452 1453 1454

enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
				uint32_t link_index,
				uint8_t mst_alloc_slots,
				uint8_t *mst_slots_in_use);

1455 1456 1457 1458
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1459 1460 1461 1462 1463 1464

/*******************************************************************************
 * Disable acc mode Interfaces
 ******************************************************************************/
void dc_disable_accelerated_mode(struct dc *dc);

1465
#endif /* DC_INTERFACE_H_ */