dc.h 40.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

45 46
/* forward declaration */
struct aux_payload;
47 48
struct set_config_cmd_payload;
struct dmub_notification;
49

A
Aric Cyr 已提交
50
#define DC_VER "3.2.191"
51

52
#define MAX_SURFACES 3
53
#define MAX_PLANES 6
54
#define MAX_STREAMS 6
55
#define MAX_SINKS_PER_LINK 4
56
#define MIN_VIEWPORT_SIZE 12
57
#define MAX_NUM_EDP 2
58 59 60 61

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
62 63 64 65 66
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

67 68 69 70
enum dp_protocol_version {
	DP_VERSION_1_4,
};

71 72 73 74 75 76 77
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

78 79 80 81 82 83 84 85 86 87
// Sizes defined as multiples of 64KB
enum det_size {
	DET_SIZE_DEFAULT = 0,
	DET_SIZE_192KB = 3,
	DET_SIZE_256KB = 4,
	DET_SIZE_320KB = 5,
	DET_SIZE_384KB = 6
};


88 89 90 91 92
struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
93 94 95 96
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
97 98
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
116 117 118
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
119 120
};

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
145
	uint16_t dgam_rom_for_yuv : 1;
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

165 166 167 168
struct dc_dmub_caps {
    bool psr;
};

169
struct dc_caps {
170
	uint32_t max_streams;
171 172 173
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
174 175
	uint32_t max_slave_yuv_planes;
	uint32_t max_slave_rgb_planes;
176
	uint32_t max_planes;
177 178
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
179
	uint32_t i2c_speed_in_khz_hdcp;
180
	uint32_t dmdata_alloc_size;
181
	unsigned int max_cursor_size;
182
	unsigned int max_video_width;
183
	unsigned int min_horizontal_blanking_period;
184
	int linear_pitch_alignment;
185
	bool dcc_const_color;
186
	bool dynamic_audio;
187
	bool is_apu;
188
	bool dual_link_dvi;
189
	bool post_blend_color_processing;
190
	bool force_dp_tps4_for_cp2520;
191
	bool disable_dp_clk_share;
192
	bool psp_setup_panel_mode;
193
	bool extended_aux_timeout_support;
194
	bool dmcub_support;
195
	bool zstate_support;
196
	uint32_t num_of_internal_disp;
197
	enum dp_protocol_version max_dp_protocol_version;
198 199 200
	unsigned int mall_size_per_mem_channel;
	unsigned int mall_size_total;
	unsigned int cursor_cache_size;
201
	struct dc_plane_cap planes[MAX_PLANES];
202
	struct dc_color_caps color;
203
	struct dc_dmub_caps dmub_caps;
204
	bool dp_hpo;
205
	bool hdmi_frl_pcon_support;
206
	bool edp_dsc_support;
207 208
	bool vbios_lttpr_aware;
	bool vbios_lttpr_enable;
209
	uint32_t max_otg_num;
210 211 212 213 214 215 216
	uint32_t max_cab_allocation_bytes;
	uint32_t cache_line_size;
	uint32_t cache_num_ways;
	uint16_t subvp_fw_processing_delay_us;
	uint16_t subvp_prefetch_end_to_mall_start_us;
	uint16_t subvp_pstate_allow_width_us;
	uint16_t subvp_vertical_int_margin_us;
217
	bool seamless_odm;
218 219
};

220 221 222
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
223
	bool skip_clock_update;
224
	bool lt_early_cr_pattern;
225 226
};

227 228
struct dc_dcc_surface_param {
	struct dc_size surface_size;
229
	enum surface_pixel_format format;
230
	enum swizzle_mode_values swizzle_mode;
231 232 233 234 235 236 237
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
238
	//These bitfields to be used starting with DCN
239
	struct {
240 241 242 243
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN (the best compression case)
244
	} dcc_controls;
245 246 247 248 249 250 251 252 253 254 255 256 257
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
258 259 260

	bool capable;
	bool const_color_support;
261 262
};

263 264 265 266 267 268 269 270
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
271 272
};

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

306 307
/* Forward declaration*/
struct dc;
308
struct dc_plane_state;
309
struct dc_state;
310

311

312
struct dc_cap_funcs {
313 314 315
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
316 317 318 319
};

struct link_training_settings;

320 321 322 323 324 325 326
union allow_lttpr_non_transparent_mode {
	struct {
		bool DP1_4A : 1;
		bool DP2_0 : 1;
	} bits;
	unsigned char raw;
};
327

328 329 330 331
/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
332
	bool fbc_support;
333
	bool disable_fractional_pwm;
334
	bool allow_seamless_boot_optimization;
335
	bool seamless_boot_edp_requested;
336
	bool edp_not_connected;
337
	bool edp_no_power_sequencing;
338
	bool force_enum_edp;
339
	bool forced_clocks;
340
	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
341
	bool multi_mon_pp_mclk_switch;
342
	bool disable_dmcu;
343
	bool enable_4to1MPC;
344
	bool enable_windowed_mpo_odm;
345
	uint32_t allow_edp_hotplug_detection;
346
	bool clamp_min_dcfclk;
347 348
	uint64_t vblank_alignment_dto_params;
	uint8_t  vblank_alignment_max_frame_time_diff;
349 350
	bool is_asymmetric_memory;
	bool is_single_rank_dimm;
351
	bool use_pipe_ctx_sync_logic;
352
	bool ignore_dpref_ss;
353
	bool enable_mipi_converter_optimization;
354 355
};

356 357 358 359
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
360
	VISUAL_CONFIRM_MPCTREE = 4,
361
	VISUAL_CONFIRM_PSR = 5,
362
	VISUAL_CONFIRM_SWIZZLE = 9,
363 364
};

365 366 367 368
enum dc_psr_power_opts {
	psr_power_opt_invalid = 0x0,
	psr_power_opt_smu_opt_static_screen = 0x1,
	psr_power_opt_z10_static_screen = 0x10,
369
	psr_power_opt_ds_disable_allow = 0x100,
370 371
};

372 373 374 375 376 377
enum dml_hostvm_override_opts {
	DML_HOSTVM_NO_OVERRIDE = 0x0,
	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
};

378 379 380 381 382 383
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

384 385 386 387 388 389
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

390 391 392 393
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
394 395 396 397 398 399 400
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
401

402
enum dcn_pwr_state {
403 404 405
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
406 407
};

408 409 410
enum dcn_zstate_support_state {
	DCN_ZSTATE_SUPPORT_UNKNOWN,
	DCN_ZSTATE_SUPPORT_ALLOW,
411
	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
412
	DCN_ZSTATE_SUPPORT_DISALLOW,
413
};
414 415 416 417
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
418 419
struct dc_clocks {
	int dispclk_khz;
420
	int actual_dispclk_khz;
421
	int dppclk_khz;
422
	int actual_dppclk_khz;
423
	int disp_dpp_voltage_level_khz;
424 425 426 427
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
428
	int phyclk_khz;
429
	int dramclk_khz;
430
	bool p_state_change_support;
431
	enum dcn_zstate_support_state zstate_support;
432
	bool dtbclk_en;
433
	int ref_dtbclk_khz;
434
	bool fclk_p_state_change_support;
435
	enum dcn_pwr_state pwr_state;
436 437 438 439 440
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
441
	bool fclk_prev_p_state_change_support;
442
	int num_ways;
443
	bool fw_based_mclk_switching;
444
	int prev_num_ways;
445
	enum dtm_pstate dtm_level;
446 447 448 449
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
450 451
};

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
502

503 504
union mem_low_power_enable_options {
	struct {
505
		bool vga: 1;
506
		bool i2c: 1;
507
		bool dmcu: 1;
508
		bool dscl: 1;
509
		bool cm: 1;
510 511
		bool mpc: 1;
		bool optc: 1;
512 513
		bool vpg: 1;
		bool afmt: 1;
514 515 516 517
	} bits;
	uint32_t u32All;
};

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
union root_clock_optimization_options {
	struct {
		bool dpp: 1;
		bool dsc: 1;
		bool hdmistream: 1;
		bool hdmichar: 1;
		bool dpstream: 1;
		bool symclk32_se: 1;
		bool symclk32_le: 1;
		bool symclk_fe: 1;
		bool physymclk: 1;
		bool dpiasymclk: 1;
		uint32_t reserved: 22;
	} bits;
	uint32_t u32All;
};

535 536
union dpia_debug_options {
	struct {
537 538 539 540 541 542 543
		uint32_t disable_dpia:1; /* bit 0 */
		uint32_t force_non_lttpr:1; /* bit 1 */
		uint32_t extend_aux_rd_interval:1; /* bit 2 */
		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
		uint32_t hpd_delay_in_ms:12; /* bits 4-15 */
		uint32_t disable_force_tbt3_work_around:1; /* bit 16 */
		uint32_t reserved:15;
544 545 546 547
	} bits;
	uint32_t raw;
};

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
/* AUX wake work around options
 * 0: enable/disable work around
 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
 * 15-2: reserved
 * 31-16: timeout in ms
 */
union aux_wake_wa_options {
	struct {
		uint32_t enable_wa : 1;
		uint32_t use_default_timeout : 1;
		uint32_t rsvd: 14;
		uint32_t timeout_ms : 16;
	} bits;
	uint32_t raw;
};

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
};

struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
		bool base_addr_is_mc_addr;
	} gart_config;

	bool valid;
	bool is_hvm_enabled;
	uint64_t page_table_default_page_addr;
};

struct dc_virtual_addr_space_config {
	uint64_t	page_table_base_addr;
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
	int dummy_clock_change_latency_ns;
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
	int min_dcfclk_mhz;
};

struct dc_state;
struct resource_pool;
struct dce_hwseq;

620
struct dc_debug_options {
621 622
	bool native422_support;
	bool disable_dsc;
623
	enum visual_confirm visual_confirm;
624 625
	int visual_confirm_rect_height;

626
	bool sanity_checks;
627 628
	bool max_disp_clk;
	bool surface_trace;
629
	bool timing_trace;
630
	bool clock_trace;
631
	bool validation_trace;
632
	bool bandwidth_calcs_trace;
633
	int max_downscale_src_width;
634 635

	/* stutter efficiency related */
636
	bool disable_stutter;
637
	bool use_max_lb;
638
	enum dcc_option disable_dcc;
639 640
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
641
	bool voltage_align_fclk;
642
	bool disable_min_fclk;
643

644
	bool disable_dfs_bypass;
645 646
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
647
	bool disable_dsc_power_gate;
648
	int dsc_min_slice_height_override;
649
	int dsc_bpp_increment_div;
650
	bool disable_pplib_wm_range;
651
	enum wm_report_mode pplib_wm_report_mode;
652
	unsigned int min_disp_clk_khz;
653
	unsigned int min_dpp_clk_khz;
654
	unsigned int min_dram_clk_khz;
655 656
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
657 658 659
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
660
	uint32_t underflow_assert_delay_us;
661 662
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
663
	bool optimized_watermark;
664
	int always_scale;
665
	bool disable_pplib_clock_request;
666
	bool disable_clock_gate;
667
	bool disable_mem_low_power;
668
	bool pstate_enabled;
669
	bool disable_dmcu;
670
	bool disable_psr;
671
	bool force_abm_enable;
672
	bool disable_stereo_support;
673
	bool vsr_support;
674
	bool performance_trace;
675
	bool az_endpoint_mute_only;
676
	bool always_use_regamma;
677
	bool recovery_enabled;
678
	bool avoid_vbios_exec_table;
679
	bool scl_reset_length10;
680
	bool hdmi20_disable;
681
	bool skip_detection_link_training;
R
Raymond Yang 已提交
682
	uint32_t edid_read_retry_times;
683
	bool remove_disconnect_edp;
684
	unsigned int force_odm_combine; //bit vector based on otg inst
685
	unsigned int seamless_boot_odm_combine;
686
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
687
	bool disable_z9_mpc;
688
	unsigned int force_fclk_khz;
689
	bool enable_tri_buf;
690 691
	bool dmub_offload_enabled;
	bool dmcub_emulation;
692
	bool disable_idle_power_optimizations;
693
	unsigned int mall_size_override;
694 695
	unsigned int mall_additional_timer_percent;
	bool mall_error_as_fatal;
696
	bool dmub_command_table; /* for testing only */
697
	struct dc_bw_validation_profile bw_val_profile;
698
	bool disable_fec;
699
	bool disable_48mhz_pwrdwn;
700 701 702 703
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
704
	int dwb_fi_phase;
705
	bool disable_timing_sync;
706
	bool cm_in_bypass;
707
	int force_clock_mode;/*every mode change.*/
708

709
	bool disable_dram_clock_change_vactive_support;
710
	bool validate_dml_output;
711
	bool enable_dmcub_surface_flip;
712
	bool usbc_combo_phy_reset_wa;
713 714
	bool disable_dsc_edp;
	unsigned int  force_dsc_edp_policy;
715
	bool enable_dram_clock_change_one_display_vactive;
716 717
	/* TODO - remove once tested */
	bool legacy_dp2_lt;
718
	bool set_mst_en_for_sst;
719
	bool disable_uhbr;
720
	bool force_dp2_lt_fallback_method;
721
	bool ignore_cable_id;
722
	union mem_low_power_enable_options enable_mem_low_power;
723
	union root_clock_optimization_options root_clock_optimization;
724
	bool hpo_optimization;
725
	bool force_vblank_alignment;
726 727 728

	/* Enable dmub aux for legacy ddc */
	bool enable_dmub_aux_for_legacy_ddc;
729
	bool optimize_edp_link_rate; /* eDP ILR */
730 731
	/* FEC/PSR1 sequence enable delay in 100us */
	uint8_t fec_enable_delay_in100us;
732
	bool enable_driver_sequence_debug;
733 734
	enum det_size crb_alloc_policy;
	int crb_alloc_policy_min_disp_count;
735
	bool disable_z10;
736
	bool enable_z9_disable_interface;
737
	bool enable_sw_cntl_psr;
738
	union dpia_debug_options dpia_debug;
739 740
	bool disable_fixed_vs_aux_timeout_wa;
	uint32_t fixed_vs_aux_delay_config_wa;
741 742 743
	bool force_disable_subvp;
	bool force_subvp_mclk_switch;
	bool force_usr_allow;
744 745
	/* uses value at boot and disables switch */
	bool disable_dtb_ref_clk_switch;
746
	bool extended_blank_optimization;
747
	union aux_wake_wa_options aux_wake_wa;
748
	uint8_t psr_power_use_phy_fsm;
749
	enum dml_hostvm_override_opts dml_hostvm_override;
750
	bool use_legacy_soc_bb_mechanism;
751
	bool exit_idle_opt_for_cursor_updates;
752 753
	bool enable_single_display_2to1_odm_policy;
	bool enable_dp_dig_pixel_rate_div_policy;
754
};
755

756
struct gpu_info_soc_bounding_box_v1_0;
757
struct dc {
758
	struct dc_debug_options debug;
759
	struct dc_versions versions;
760 761 762
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
763
	struct dc_bounding_box_overrides bb_overrides;
764
	struct dc_bug_wa work_arounds;
765
	struct dc_context *ctx;
766
	struct dc_phy_addr_space_config vm_pa_config;
767 768 769 770

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

771
	struct dc_state *current_state;
772 773
	struct resource_pool *res_pool;

774 775
	struct clk_mgr *clk_mgr;

776 777 778 779 780 781 782 783 784 785 786 787 788 789
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

790
	/* Require to optimize clocks and bandwidth for added/removed planes */
791
	bool optimized_required;
792
	bool wm_optimized_required;
793
	bool idle_optimizations_allowed;
794
	bool enable_c20_dtm_b0;
795

796 797
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */

798 799
	/* FBC compressor */
	struct compressor *fbc_compressor;
800 801

	struct dc_debug_data debug_data;
802
	struct dpcd_vendor_signature vendor_signature;
803 804

	const char *build_id;
805
	struct vm_helper *vm_helper;
806 807
};

808 809 810 811 812 813 814 815 816 817 818
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
819 820
	bool dchub_initialzied;
	bool dchub_info_valid;
821 822
};

823 824 825 826
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
827
	struct dc_bounding_box_overrides bb_overrides;
828 829 830 831 832 833 834 835 836

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

837 838
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
839

840
	struct dc_config flags;
841 842
	uint64_t log_mask;

843
	struct dpcd_vendor_signature vendor_signature;
844
	bool force_smu_not_present;
845 846
};

847
struct dc_callback_init {
848 849 850
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
851
	uint8_t reserved;
852
#endif
853
};
854

855
struct dc *dc_create(const struct dc_init_data *init_params);
856 857
void dc_hardware_init(struct dc *dc);

858 859 860 861
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
862 863
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
864
void dc_deinit_callbacks(struct dc *dc);
865 866 867 868 869 870 871
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
872
	TRANSFER_FUNC_POINTS = 1025
873 874
};

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

892 893 894
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
895
	TF_TYPE_BYPASS,
896
	TF_TYPE_HWPWL
897 898 899
};

struct dc_transfer_func_distributed_points {
900 901 902 903
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

904
	uint16_t end_exponent;
905 906 907
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
908 909 910 911 912
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
913
	TRANSFER_FUNCTION_PQ,
914
	TRANSFER_FUNCTION_LINEAR,
915
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
916
	TRANSFER_FUNCTION_HLG,
917
	TRANSFER_FUNCTION_HLG12,
918 919 920
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
921 922
};

923

924
struct dc_transfer_func {
925
	struct kref refcount;
926 927
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
928 929
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
930 931 932 933
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
934 935
};

936

937 938 939 940 941 942 943 944 945 946 947 948 949
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

950 951 952 953

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
954
	struct fixed31_32 hdr_multiplier;
955
	union dc_3dlut_state state;
956
};
957 958 959 960 961
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
962
struct dc_plane_status {
963 964 965 966 967 968
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

969 970 971
union surface_update_flags {

	struct {
972
		uint32_t addr_update:1;
973
		/* Medium updates */
974
		uint32_t dcc_change:1;
975 976 977
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
978
		uint32_t global_alpha_change:1;
979
		uint32_t hdr_mult:1;
980 981 982 983
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
984
		uint32_t in_transfer_func_change:1;
985
		uint32_t input_csc_change:1;
986
		uint32_t coeff_reduction_change:1;
987
		uint32_t output_tf_change:1;
988
		uint32_t pixel_format_change:1;
989
		uint32_t plane_size_change:1;
990
		uint32_t gamut_remap_change:1;
991 992 993 994

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
995
		uint32_t gamma_change:1;
996 997 998
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
999
		uint32_t lut_3d:1;
1000
		uint32_t full_update:1;
1001 1002 1003 1004 1005
	} bits;

	uint32_t raw;
};

1006
struct dc_plane_state {
1007
	struct dc_plane_address address;
1008
	struct dc_plane_flip_time time;
1009
	bool triplebuffer_flips;
1010 1011 1012 1013 1014
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

1015
	struct plane_size plane_size;
1016
	union dc_tiling_info tiling_info;
1017

1018
	struct dc_plane_dcc_param dcc;
1019

1020
	struct dc_gamma *gamma_correction;
1021
	struct dc_transfer_func *in_transfer_func;
1022
	struct dc_bias_and_scale *bias_and_scale;
1023
	struct dc_csc_transform input_csc_color_matrix;
1024
	struct fixed31_32 coeff_reduction_factor;
1025
	struct fixed31_32 hdr_mult;
1026
	struct colorspace_transform gamut_remap_matrix;
1027

1028 1029
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
1030

1031
	enum dc_color_space color_space;
1032

1033 1034 1035 1036
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

1037
	struct dc_transfer_func *gamcor_tf;
1038 1039 1040 1041
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

1042
	bool is_tiling_rotated;
1043
	bool per_pixel_alpha;
1044
	bool pre_multiplied_alpha;
1045 1046
	bool global_alpha;
	int  global_alpha_value;
1047 1048 1049
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
1050
	int layer_index;
1051

1052
	union surface_update_flags update_flags;
1053
	bool flip_int_enabled;
1054 1055
	bool skip_manual_trigger;

1056
	/* private to DC core */
1057
	struct dc_plane_status status;
1058 1059
	struct dc_context *ctx;

1060 1061 1062
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

1063 1064
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
1065
	struct kref refcount;
1066 1067 1068
};

struct dc_plane_info {
1069
	struct plane_size plane_size;
1070
	union dc_tiling_info tiling_info;
1071
	struct dc_plane_dcc_param dcc;
1072 1073 1074
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
1075
	enum dc_color_space color_space;
1076
	bool horizontal_mirror;
1077
	bool visible;
1078
	bool per_pixel_alpha;
1079
	bool pre_multiplied_alpha;
1080 1081
	bool global_alpha;
	int  global_alpha_value;
1082
	bool input_csc_enabled;
1083
	int layer_index;
1084 1085 1086
};

struct dc_scaling_info {
1087 1088 1089 1090
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
1091 1092 1093
};

struct dc_surface_update {
1094
	struct dc_plane_state *surface;
1095 1096

	/* isr safe update parameters.  null means no updates */
1097 1098 1099
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
1100
	struct fixed31_32 hdr_mult;
1101 1102 1103
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
1104 1105
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
1106

1107 1108
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
1109 1110
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
1111
	const struct dc_transfer_func *blend_tf;
1112
	const struct colorspace_transform *gamut_remap_matrix;
1113 1114 1115 1116 1117
};

/*
 * Create a new surface with default parameters;
 */
1118
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
1119 1120
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
1121

1122 1123
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
1124

1125 1126
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
1127 1128
struct dc_gamma *dc_create_gamma(void);

1129 1130
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1131
struct dc_transfer_func *dc_create_transfer_func(void);
1132

1133 1134 1135
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
1136

1137
void dc_post_update_surfaces_to_stream(
1138 1139
		struct dc *dc);

1140
#include "dc_stream.h"
1141

1142
/*
1143
 * Structure to store surface/stream associations for validation
1144 1145
 */
struct dc_validation_set {
1146
	struct dc_stream_state *stream;
1147 1148
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
1149 1150
};

1151
bool dc_validate_boot_timing(const struct dc *dc,
1152 1153 1154
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

1155
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1156

1157 1158
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

1159 1160 1161
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

1162 1163 1164 1165
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
1166
enum dc_status dc_validate_global_state(
1167
		struct dc *dc,
1168 1169
		struct dc_state *new_ctx,
		bool fast_validate);
1170

1171 1172 1173 1174 1175

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1176 1177 1178 1179 1180 1181
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);

1182
void dc_resource_state_copy_construct(
1183 1184
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1185

1186
void dc_resource_state_copy_construct_current(
1187
		const struct dc *dc,
1188
		struct dc_state *dst_ctx);
1189

1190
void dc_resource_state_destruct(struct dc_state *context);
1191

1192 1193
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1194 1195 1196 1197 1198 1199 1200 1201 1202
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1203
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1204

1205 1206
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1207 1208
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1209

1210 1211 1212 1213
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1214 1215 1216 1217
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1218
	union dprx_feature dprx_feature;
1219

1220 1221 1222
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1223 1224 1225

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1226
	bool is_dongle_type_one;
1227 1228
	/* branch device or sink device */
	bool is_branch_dev;
1229 1230
	/* Dongle's downstream count. */
	union sink_count sink_count;
1231
	bool is_mst_capable;
1232 1233 1234 1235 1236
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1237 1238 1239 1240
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1241 1242 1243
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1244
	int8_t branch_fw_revision[2];
1245 1246 1247

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1248
	bool dpcd_display_control_capable;
1249
	bool ext_receiver_cap_field_present;
1250
	bool set_power_state_capable_edp;
1251
	bool dynamic_backlight_capable_edp;
1252 1253
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1254
	struct dc_lttpr_caps lttpr_caps;
1255
	struct dpcd_usb4_dp_tunneling_info usb4_dp_tun_info;
1256

1257 1258 1259 1260
	union dp_128b_132b_supported_link_rates dp_128b_132b_supported_link_rates;
	union dp_main_line_channel_coding_cap channel_coding_cap;
	union dp_sink_video_fallback_formats fallback_formats;
	union dp_fec_capability1 fec_cap1;
1261
	union dp_cable_id cable_id;
1262 1263 1264
	uint8_t edp_rev;
	union edp_alpm_caps alpm_caps;
	struct edp_psr_info psr_info;
1265 1266
};

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1310
#include "dc_link.h"
1311

1312 1313
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

1314 1315 1316 1317
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1329

1330 1331 1332 1333
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
1334 1335 1336 1337 1338
#if defined(CONFIG_DRM_AMD_DC_DCN)
	// 'true' if MST topology supports DSC passthrough for sink
	// 'false' if MST topology does not support DSC passthrough
	bool is_dsc_passthrough_supported;
#endif
1339 1340
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1341

1342 1343 1344 1345 1346
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1347 1348 1349 1350 1351 1352 1353
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1354
	struct dc_container_id *dc_container_id;
1355
	uint32_t dongle_max_pix_clk;
1356
	void *priv;
1357
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1358
	bool converter_disable_audio;
1359

1360 1361
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1362

1363 1364
	bool is_vsc_sdp_colorimetry_supported;

1365 1366 1367 1368
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1369 1370
	uint32_t sink_id;

1371
	/* private to dc_sink.c */
1372 1373 1374
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1375
	struct kref refcount;
1376 1377
};

1378 1379
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1380 1381 1382

struct dc_sink_init_data {
	enum signal_type sink_signal;
1383
	struct dc_link *link;
1384 1385 1386 1387
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

1388 1389
bool dc_extended_blank_supported(struct dc *dc);

1390 1391 1392 1393 1394 1395 1396 1397
struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1398

1399 1400 1401 1402 1403 1404 1405
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1406
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1407 1408 1409 1410
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

1411 1412
void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);

1413 1414 1415 1416 1417 1418
/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1419
		enum dc_acpi_cm_power_state power_state);
1420
void dc_resume(struct dc *dc);
1421

1422 1423
void dc_power_down_on_boot(struct dc *dc);

1424 1425 1426 1427 1428 1429 1430 1431 1432
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1433
bool dc_is_dmcu_initialized(struct dc *dc);
1434

1435 1436
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1437

1438 1439
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
				struct dc_cursor_attributes *cursor_attr);
1440

1441 1442
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

1443
/* set min and max memory clock to lowest and highest DPM level, respectively */
1444 1445
void dc_unlock_memory_clock_frequency(struct dc *dc);

1446
/* set min memory clock to the min required for current mode, max to maxDPM */
1447 1448
void dc_lock_memory_clock_frequency(struct dc *dc);

1449 1450 1451
/* set soft max for memclk, to be used for AC/DC switching clock limitations */
void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);

1452 1453 1454
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1455
bool dc_set_psr_allow_active(struct dc *dc, bool enable);
1456
void dc_z10_restore(const struct dc *dc);
1457
void dc_z10_save_init(struct dc *dc);
1458

1459
bool dc_is_dmub_outbox_supported(struct dc *dc);
1460 1461
bool dc_enable_dmub_notifications(struct dc *dc);

1462 1463
void dc_enable_dmub_outbox(struct dc *dc);

1464 1465 1466 1467
bool dc_process_dmub_aux_transfer_async(struct dc *dc,
				uint32_t link_index,
				struct aux_payload *payload);

1468 1469 1470
/* Get dc link index from dpia port index */
uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
				uint8_t dpia_port_index);
1471 1472 1473 1474 1475

bool dc_process_dmub_set_config_async(struct dc *dc,
				uint32_t link_index,
				struct set_config_cmd_payload *payload,
				struct dmub_notification *notify);
1476 1477 1478 1479 1480 1481

enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
				uint32_t link_index,
				uint8_t mst_alloc_slots,
				uint8_t *mst_slots_in_use);

1482 1483 1484 1485
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1486 1487 1488 1489 1490 1491

/*******************************************************************************
 * Disable acc mode Interfaces
 ******************************************************************************/
void dc_disable_accelerated_mode(struct dc *dc);

1492
#endif /* DC_INTERFACE_H_ */