dc.h 34.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
32 33 34
#if defined(CONFIG_DRM_AMD_DC_HDCP)
#include "hdcp_types.h"
#endif
35 36
#include "gpio_types.h"
#include "link_service_types.h"
37
#include "grph_object_ctrl_defs.h"
38
#include <inc/hw/opp.h>
39

40
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
41
#include "inc/compressor.h"
D
David Francis 已提交
42
#include "inc/hw/dmcu.h"
43 44
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
45
#define DC_VER "3.2.106"
46

47
#define MAX_SURFACES 3
48
#define MAX_PLANES 6
49
#define MAX_STREAMS 6
50 51 52 53 54
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
55 56 57 58 59
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

60 61 62 63
enum dp_protocol_version {
	DP_VERSION_1_4,
};

64 65 66 67 68 69 70 71 72 73 74 75
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
76 77 78 79
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
80 81
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
99 100 101
	// minimal width/height
	uint32_t min_width;
	uint32_t min_height;
102 103
};

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
// Color management caps (DPP and MPC)
struct rom_curve_caps {
	uint16_t srgb : 1;
	uint16_t bt2020 : 1;
	uint16_t gamma2_2 : 1;
	uint16_t pq : 1;
	uint16_t hlg : 1;
};

struct dpp_color_caps {
	uint16_t dcn_arch : 1; // all DCE generations treated the same
	// input lut is different than most LUTs, just plain 256-entry lookup
	uint16_t input_lut_shared : 1; // shared with DGAM
	uint16_t icsc : 1;
	uint16_t dgam_ram : 1;
	uint16_t post_csc : 1; // before gamut remap
	uint16_t gamma_corr : 1;

	// hdr_mult and gamut remap always available in DPP (in that order)
	// 3d lut implies shaper LUT,
	// it may be shared with MPC - check MPC:shared_3d_lut flag
	uint16_t hw_3d_lut : 1;
	uint16_t ogam_ram : 1; // blnd gam
	uint16_t ocsc : 1;
	struct rom_curve_caps dgam_rom_caps;
	struct rom_curve_caps ogam_rom_caps;
};

struct mpc_color_caps {
	uint16_t gamut_remap : 1;
	uint16_t ogam_ram : 1;
	uint16_t ocsc : 1;
	uint16_t num_3dluts : 3; //3d lut always assumes a preceding shaper LUT
	uint16_t shared_3d_lut:1; //can be in either DPP or MPC, but single instance

	struct rom_curve_caps ogam_rom_caps;
};

struct dc_color_caps {
	struct dpp_color_caps dpp;
	struct mpc_color_caps mpc;
};

147
struct dc_caps {
148
	uint32_t max_streams;
149 150 151
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
152
	uint32_t max_planes;
153 154
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
155
	uint32_t i2c_speed_in_khz_hdcp;
156
	uint32_t dmdata_alloc_size;
157
	unsigned int max_cursor_size;
158
	unsigned int max_video_width;
159
	int linear_pitch_alignment;
160
	bool dcc_const_color;
161
	bool dynamic_audio;
162
	bool is_apu;
163
	bool dual_link_dvi;
164
	bool post_blend_color_processing;
165
	bool force_dp_tps4_for_cp2520;
166
	bool disable_dp_clk_share;
167
	bool psp_setup_panel_mode;
168
	bool extended_aux_timeout_support;
169
	bool dmcub_support;
170
	enum dp_protocol_version max_dp_protocol_version;
171
	struct dc_plane_cap planes[MAX_PLANES];
172
	struct dc_color_caps color;
173 174
};

175 176 177
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
178
	bool skip_clock_update;
179
	bool lt_early_cr_pattern;
180 181
};

182 183
struct dc_dcc_surface_param {
	struct dc_size surface_size;
184
	enum surface_pixel_format format;
185
	enum swizzle_mode_values swizzle_mode;
186 187 188 189 190 191 192
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
193 194 195 196 197 198 199 200 201
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	//These bitfields to be used starting with DCN 3.0
	struct {
		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
	} dcc_controls;
#endif
202 203 204 205 206 207 208 209 210 211 212 213 214
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
215 216 217

	bool capable;
	bool const_color_support;
218 219
};

220 221 222 223 224 225 226 227
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
228 229
};

230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

263 264
/* Forward declaration*/
struct dc;
265
struct dc_plane_state;
266
struct dc_state;
267

268

269
struct dc_cap_funcs {
270 271 272
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
273 274 275 276 277 278 279 280 281
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
282
	bool fbc_support;
283
	bool optimize_edp_link_rate;
284
	bool disable_fractional_pwm;
285
	bool allow_seamless_boot_optimization;
286
	bool power_down_display_on_boot;
287
	bool edp_not_connected;
288
	bool force_enum_edp;
289
	bool forced_clocks;
290
	bool allow_lttpr_non_transparent_mode;
291
	bool multi_mon_pp_mclk_switch;
292
	bool disable_dmcu;
293
	bool enable_4to1MPC;
294 295 296
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	bool clamp_min_dcfclk;
#endif
297 298
};

299 300 301 302
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
303
	VISUAL_CONFIRM_MPCTREE = 4,
304
	VISUAL_CONFIRM_PSR = 5,
305 306
};

307 308 309 310 311 312
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

313 314 315 316 317 318
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

319 320 321 322
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
323 324 325 326 327 328 329
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
330

331
enum dcn_pwr_state {
332 333 334
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
335 336
};

337 338 339 340
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
341 342
struct dc_clocks {
	int dispclk_khz;
343
	int dppclk_khz;
344
	int disp_dpp_voltage_level_khz;
345 346 347 348
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
349
	int phyclk_khz;
350
	int dramclk_khz;
351
	bool p_state_change_support;
352
	enum dcn_pwr_state pwr_state;
353 354 355 356 357
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
358
	enum dtm_pstate dtm_level;
359 360 361 362
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
363 364
};

365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
415

416
struct dc_debug_options {
417
	enum visual_confirm visual_confirm;
418
	bool sanity_checks;
419 420
	bool max_disp_clk;
	bool surface_trace;
421
	bool timing_trace;
422
	bool clock_trace;
423
	bool validation_trace;
424
	bool bandwidth_calcs_trace;
425
	int max_downscale_src_width;
426 427

	/* stutter efficiency related */
428
	bool disable_stutter;
429
	bool use_max_lb;
430
	enum dcc_option disable_dcc;
431 432
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
433
	bool voltage_align_fclk;
434

435
	bool disable_dfs_bypass;
436 437
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
438
	bool disable_dsc_power_gate;
439
	int dsc_min_slice_height_override;
440
	int dsc_bpp_increment_div;
441
	bool native422_support;
442
	bool disable_pplib_wm_range;
443
	enum wm_report_mode pplib_wm_report_mode;
444
	unsigned int min_disp_clk_khz;
445
	unsigned int min_dpp_clk_khz;
446 447
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
448 449 450
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
451
	uint32_t underflow_assert_delay_us;
452 453
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
454
	bool optimized_watermark;
455
	int always_scale;
456
	bool disable_pplib_clock_request;
457
	bool disable_clock_gate;
458
	bool disable_mem_low_power;
459
	bool disable_dmcu;
460
	bool disable_psr;
461
	bool force_abm_enable;
462
	bool disable_stereo_support;
463
	bool vsr_support;
464
	bool performance_trace;
465
	bool az_endpoint_mute_only;
466
	bool always_use_regamma;
467
	bool p010_mpo_support;
468
	bool recovery_enabled;
469
	bool avoid_vbios_exec_table;
470
	bool scl_reset_length10;
471
	bool hdmi20_disable;
472
	bool skip_detection_link_training;
473
	bool edid_read_retry_times;
474
	bool remove_disconnect_edp;
475
	unsigned int force_odm_combine; //bit vector based on otg inst
476 477 478
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
#endif
479
	unsigned int force_fclk_khz;
480
	bool enable_tri_buf;
481 482
	bool dmub_offload_enabled;
	bool dmcub_emulation;
483 484 485
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	bool disable_idle_power_optimizations;
#endif
486
	bool dmub_command_table; /* for testing only */
487
	struct dc_bw_validation_profile bw_val_profile;
488
	bool disable_fec;
489
	bool disable_48mhz_pwrdwn;
490 491 492 493
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
494 495 496
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	int dwb_fi_phase;
#endif
497
	bool disable_timing_sync;
498
	bool cm_in_bypass;
499
	int force_clock_mode;/*every mode change.*/
500

501
	bool disable_dram_clock_change_vactive_support;
502
	bool validate_dml_output;
503
	bool enable_dmcub_surface_flip;
504
	bool usbc_combo_phy_reset_wa;
505
	bool disable_dsc;
506
	bool enable_dram_clock_change_one_display_vactive;
507
	bool force_ignore_link_settings;
508
};
509

510 511 512 513
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
514
};
515

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
	} gart_config;
533 534

	bool valid;
535
	bool is_hvm_enabled;
536
	uint64_t page_table_default_page_addr;
537 538 539
};

struct dc_virtual_addr_space_config {
540
	uint64_t	page_table_base_addr;
541 542 543 544 545 546
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

547 548 549 550 551 552
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
553
	int dummy_clock_change_latency_ns;
554 555 556 557
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
558
	int min_dcfclk_mhz;
559 560
};

561
struct dc_state;
562 563
struct resource_pool;
struct dce_hwseq;
564
struct gpu_info_soc_bounding_box_v1_0;
565
struct dc {
566
	struct dc_versions versions;
567 568 569
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
570
	struct dc_debug_options debug;
571
	struct dc_bounding_box_overrides bb_overrides;
572
	struct dc_bug_wa work_arounds;
573
	struct dc_context *ctx;
574
	struct dc_phy_addr_space_config vm_pa_config;
575 576 577 578

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

579
	struct dc_state *current_state;
580 581
	struct resource_pool *res_pool;

582 583
	struct clk_mgr *clk_mgr;

584 585 586 587 588 589
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
590
#ifdef CONFIG_DRM_AMD_DC_DCN
591 592 593 594 595 596 597 598 599
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

600
	/* Require to optimize clocks and bandwidth for added/removed planes */
601
	bool optimized_required;
602
	bool wm_optimized_required;
603 604 605
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	bool idle_optimizations_allowed;
#endif
606

607
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
608
	int optimize_seamless_boot_streams;
609

610 611
	/* FBC compressor */
	struct compressor *fbc_compressor;
612 613

	struct dc_debug_data debug_data;
614
	struct dpcd_vendor_signature vendor_signature;
615 616

	const char *build_id;
617 618
	struct vm_helper *vm_helper;
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
619 620
};

621 622 623 624 625 626 627 628 629 630 631
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
632 633
	bool dchub_initialzied;
	bool dchub_info_valid;
634 635
};

636 637 638 639
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
640
	struct dc_bounding_box_overrides bb_overrides;
641 642 643 644 645 646 647 648 649

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

650 651
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
652

653
	struct dc_config flags;
654 655
	uint64_t log_mask;

656 657 658 659 660
	/**
	 * gpu_info FW provided soc bounding box struct or 0 if not
	 * available in FW
	 */
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
661
	struct dpcd_vendor_signature vendor_signature;
662 663 664
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	bool force_smu_not_present;
#endif
665
	bool force_ignore_link_settings;
666 667
};

668
struct dc_callback_init {
669 670 671
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
672
	uint8_t reserved;
673
#endif
674
};
675

676
struct dc *dc_create(const struct dc_init_data *init_params);
677 678
void dc_hardware_init(struct dc *dc);

679 680 681 682
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
683 684
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
685
void dc_deinit_callbacks(struct dc *dc);
686 687 688 689 690 691 692
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
693
	TRANSFER_FUNC_POINTS = 1025
694 695
};

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

713 714 715
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
716
	TF_TYPE_BYPASS,
717
	TF_TYPE_HWPWL
718 719 720
};

struct dc_transfer_func_distributed_points {
721 722 723 724
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

725
	uint16_t end_exponent;
726 727 728
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
729 730 731 732 733
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
734
	TRANSFER_FUNCTION_PQ,
735
	TRANSFER_FUNCTION_LINEAR,
736
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
737
	TRANSFER_FUNCTION_HLG,
738
	TRANSFER_FUNCTION_HLG12,
739 740 741
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
742 743
};

744

745
struct dc_transfer_func {
746
	struct kref refcount;
747 748
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
749 750
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
751 752 753 754
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
755 756
};

757

758 759 760 761 762 763 764 765 766 767 768 769 770
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

771 772 773 774

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
775
	struct fixed31_32 hdr_multiplier;
776
	union dc_3dlut_state state;
777
};
778 779 780 781 782
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
783
struct dc_plane_status {
784 785 786 787 788 789
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

790 791 792
union surface_update_flags {

	struct {
793
		uint32_t addr_update:1;
794
		/* Medium updates */
795
		uint32_t dcc_change:1;
796 797 798
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
799
		uint32_t global_alpha_change:1;
800
		uint32_t hdr_mult:1;
801 802 803 804
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
805
		uint32_t in_transfer_func_change:1;
806
		uint32_t input_csc_change:1;
807
		uint32_t coeff_reduction_change:1;
808
		uint32_t output_tf_change:1;
809
		uint32_t pixel_format_change:1;
810
		uint32_t plane_size_change:1;
811
		uint32_t gamut_remap_change:1;
812 813 814 815

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
816
		uint32_t gamma_change:1;
817 818 819
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
820
		uint32_t full_update:1;
821 822 823 824 825
	} bits;

	uint32_t raw;
};

826
struct dc_plane_state {
827
	struct dc_plane_address address;
828
	struct dc_plane_flip_time time;
829
	bool triplebuffer_flips;
830 831 832 833 834
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

835
	struct plane_size plane_size;
836
	union dc_tiling_info tiling_info;
837

838
	struct dc_plane_dcc_param dcc;
839

840
	struct dc_gamma *gamma_correction;
841
	struct dc_transfer_func *in_transfer_func;
842
	struct dc_bias_and_scale *bias_and_scale;
843
	struct dc_csc_transform input_csc_color_matrix;
844
	struct fixed31_32 coeff_reduction_factor;
845
	struct fixed31_32 hdr_mult;
846
	struct colorspace_transform gamut_remap_matrix;
847

848 849
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
850

851
	enum dc_color_space color_space;
852

853 854 855 856
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

857 858 859
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
	struct dc_transfer_func *gamcor_tf;
#endif
860 861 862 863
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

864
	bool is_tiling_rotated;
865
	bool per_pixel_alpha;
866 867
	bool global_alpha;
	int  global_alpha_value;
868 869 870
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
871
	int layer_index;
872

873
	union surface_update_flags update_flags;
874
	/* private to DC core */
875
	struct dc_plane_status status;
876 877
	struct dc_context *ctx;

878 879 880
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

881 882
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
883
	struct kref refcount;
884 885 886
};

struct dc_plane_info {
887
	struct plane_size plane_size;
888
	union dc_tiling_info tiling_info;
889
	struct dc_plane_dcc_param dcc;
890 891 892
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
893
	enum dc_color_space color_space;
894
	bool horizontal_mirror;
895
	bool visible;
896
	bool per_pixel_alpha;
897 898
	bool global_alpha;
	int  global_alpha_value;
899
	bool input_csc_enabled;
900
	int layer_index;
901 902 903
};

struct dc_scaling_info {
904 905 906 907
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
908 909 910
};

struct dc_surface_update {
911
	struct dc_plane_state *surface;
912 913

	/* isr safe update parameters.  null means no updates */
914 915 916
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
917
	struct fixed31_32 hdr_mult;
918 919 920
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
921 922
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
923

924 925
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
926 927
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
928
	const struct dc_transfer_func *blend_tf;
929
	const struct colorspace_transform *gamut_remap_matrix;
930 931 932 933 934
};

/*
 * Create a new surface with default parameters;
 */
935
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
936 937
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
938

939 940
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
941

942 943
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
944 945
struct dc_gamma *dc_create_gamma(void);

946 947
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
948
struct dc_transfer_func *dc_create_transfer_func(void);
949

950 951 952
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
953 954 955 956 957 958 959
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
960
	unsigned int flip_timestamp_in_us;
961 962
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
963
	bool triplebuffer_flips;
964 965
};

966
void dc_post_update_surfaces_to_stream(
967 968
		struct dc *dc);

969
#include "dc_stream.h"
970

971
/*
972
 * Structure to store surface/stream associations for validation
973 974
 */
struct dc_validation_set {
975
	struct dc_stream_state *stream;
976 977
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
978 979
};

980
bool dc_validate_seamless_boot_timing(const struct dc *dc,
981 982 983
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

984
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
985

986 987
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

988 989 990
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

991 992 993 994
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
995
enum dc_status dc_validate_global_state(
996
		struct dc *dc,
997 998
		struct dc_state *new_ctx,
		bool fast_validate);
999

1000 1001 1002 1003 1004

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

1005 1006 1007 1008 1009 1010 1011 1012
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
bool dc_acquire_release_mpc_3dlut(
		struct dc *dc, bool acquire,
		struct dc_stream_state *stream,
		struct dc_3dlut **lut,
		struct dc_transfer_func **shaper);
#endif

1013
void dc_resource_state_copy_construct(
1014 1015
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
1016

1017
void dc_resource_state_copy_construct_current(
1018
		const struct dc *dc,
1019
		struct dc_state *dst_ctx);
1020

1021
void dc_resource_state_destruct(struct dc_state *context);
1022

1023 1024
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

1025 1026 1027 1028 1029 1030 1031 1032 1033
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
1034
bool dc_commit_state(struct dc *dc, struct dc_state *context);
1035

1036
void dc_power_down_on_boot(struct dc *dc);
1037

1038 1039
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1040 1041
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
1042

1043 1044 1045 1046
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

1047 1048 1049 1050
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
1051
	union dprx_feature dprx_feature;
1052

1053 1054 1055
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
1056 1057 1058

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
1059 1060
	/* branch device or sink device */
	bool is_branch_dev;
1061 1062 1063 1064 1065 1066 1067
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
1068 1069 1070 1071
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

1072 1073 1074
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
1075
	int8_t branch_fw_revision[2];
1076 1077 1078

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
1079
	bool dpcd_display_control_capable;
1080
	bool ext_receiver_cap_field_present;
1081 1082
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
1083
	struct dc_lttpr_caps lttpr_caps;
1084
	struct psr_caps psr_caps;
1085

1086 1087
};

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
union dpcd_sink_ext_caps {
	struct {
		/* 0 - Sink supports backlight adjust via PWM during SDR/HDR mode
		 * 1 - Sink supports backlight adjust via AUX during SDR/HDR mode.
		 */
		uint8_t sdr_aux_backlight_control : 1;
		uint8_t hdr_aux_backlight_control : 1;
		uint8_t reserved_1 : 2;
		uint8_t oled : 1;
		uint8_t reserved : 3;
	} bits;
	uint8_t raw;
};

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
#if defined(CONFIG_DRM_AMD_DC_HDCP)
union hdcp_rx_caps {
	struct {
		uint8_t version;
		uint8_t reserved;
		struct {
			uint8_t repeater	: 1;
			uint8_t hdcp_capable	: 1;
			uint8_t reserved	: 6;
		} byte0;
	} fields;
	uint8_t raw[3];
};

union hdcp_bcaps {
	struct {
		uint8_t HDCP_CAPABLE:1;
		uint8_t REPEATER:1;
		uint8_t RESERVED:6;
	} bits;
	uint8_t raw;
};

struct hdcp_caps {
	union hdcp_rx_caps rx_caps;
	union hdcp_bcaps bcaps;
};
#endif

1131
#include "dc_link.h"
1132

1133 1134 1135 1136
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);

#endif
1137 1138 1139 1140
/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1152

1153 1154 1155 1156 1157 1158
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1159

1160 1161 1162 1163 1164
struct dc_sink_fec_caps {
	bool is_rx_fec_supported;
	bool is_topology_fec_supported;
};

1165 1166 1167 1168 1169 1170 1171
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1172
	struct dc_container_id *dc_container_id;
1173
	uint32_t dongle_max_pix_clk;
1174
	void *priv;
1175
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1176
	bool converter_disable_audio;
1177
	bool is_mst_legacy;
1178 1179
	struct dc_sink_dsc_caps dsc_caps;
	struct dc_sink_fec_caps fec_caps;
1180

1181 1182
	bool is_vsc_sdp_colorimetry_supported;

1183 1184 1185 1186
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1187 1188
	uint32_t sink_id;

1189
	/* private to dc_sink.c */
1190 1191 1192
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1193
	struct kref refcount;
1194 1195
};

1196 1197
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1198 1199 1200

struct dc_sink_init_data {
	enum signal_type sink_signal;
1201
	struct dc_link *link;
1202 1203
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
1204
	bool sink_is_legacy;
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1215

1216 1217 1218 1219 1220 1221 1222
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1223
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1234
		enum dc_acpi_cm_power_state power_state);
1235
void dc_resume(struct dc *dc);
1236

1237 1238
void dc_power_down_on_boot(struct dc *dc);

1239 1240 1241 1242 1243 1244 1245 1246 1247
#if defined(CONFIG_DRM_AMD_DC_HDCP)
/*
 * HDCP Interfaces
 */
enum hdcp_message_status dc_process_hdcp_msg(
		enum signal_type signal,
		struct dc_link *link,
		struct hdcp_protection_message *message_info);
#endif
1248
bool dc_is_dmcu_initialized(struct dc *dc);
1249

1250 1251
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1252 1253
#if defined(CONFIG_DRM_AMD_DC_DCN3_0)

1254 1255 1256
bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
						 struct dc_plane_state *plane);

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
void dc_allow_idle_optimizations(struct dc *dc, bool allow);

/*
 * blank all streams, and set min and max memory clock to
 * lowest and highest DPM level, respectively
 */
void dc_unlock_memory_clock_frequency(struct dc *dc);

/*
 * set min memory clock to the min required for current mode,
 * max to maxDPM, and unblank streams
 */
void dc_lock_memory_clock_frequency(struct dc *dc);

1271 1272 1273
/* cleanup on driver unload */
void dc_hardware_release(struct dc *dc);

1274
#endif
1275 1276 1277

bool dc_set_psr_allow_active(struct dc *dc, bool enable);

1278 1279 1280 1281
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1282
#endif /* DC_INTERFACE_H_ */