dc.h 24.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
D
David Francis 已提交
39
#include "inc/hw/dmcu.h"
40 41
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
42
#define DC_VER "3.2.30"
43

44
#define MAX_SURFACES 3
45
#define MAX_PLANES 6
46
#define MAX_STREAMS 6
47 48 49 50 51
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
52 53 54 55 56
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

57 58 59 60 61 62 63 64 65 66 67 68
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
90 91
};

92
struct dc_caps {
93
	uint32_t max_streams;
94 95 96
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
97
	uint32_t max_planes;
98 99
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
100
	uint32_t dmdata_alloc_size;
101
	unsigned int max_cursor_size;
102
	unsigned int max_video_width;
103
	int linear_pitch_alignment;
104
	bool dcc_const_color;
105
	bool dynamic_audio;
106
	bool is_apu;
107
	bool dual_link_dvi;
108
	bool post_blend_color_processing;
109
	bool force_dp_tps4_for_cp2520;
110
	bool disable_dp_clk_share;
111
	bool psp_setup_panel_mode;
112
	struct dc_plane_cap planes[MAX_PLANES];
113 114 115 116
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
117
	enum surface_pixel_format format;
118
	enum swizzle_mode_values swizzle_mode;
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
139 140 141

	bool capable;
	bool const_color_support;
142 143
};

S
Sylvia Tsai 已提交
144
struct dc_static_screen_events {
145
	bool force_trigger;
S
Sylvia Tsai 已提交
146 147 148 149 150
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

184 185
/* Forward declaration*/
struct dc;
186
struct dc_plane_state;
187
struct dc_state;
188

189

190
struct dc_cap_funcs {
191 192 193
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
194 195 196 197 198 199 200 201 202
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
203
	bool fbc_support;
204
	bool optimize_edp_link_rate;
205
	bool disable_fractional_pwm;
206
	bool allow_seamless_boot_optimization;
207
	bool power_down_display_on_boot;
208
	bool edp_not_connected;
209 210
};

211 212 213 214 215 216
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
};

217 218 219 220 221 222
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

223 224 225 226 227 228
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

229 230 231 232 233
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

234 235 236 237
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
238 239
struct dc_clocks {
	int dispclk_khz;
240
	int max_supported_dppclk_khz;
241
	int dppclk_khz;
242 243 244 245
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
246
	int phyclk_khz;
247
	int dramclk_khz;
248
	bool p_state_change_support;
249 250
};

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
301

302
struct dc_debug_options {
303
	enum visual_confirm visual_confirm;
304
	bool sanity_checks;
305 306
	bool max_disp_clk;
	bool surface_trace;
307
	bool timing_trace;
308
	bool clock_trace;
309
	bool validation_trace;
310
	bool bandwidth_calcs_trace;
311
	int max_downscale_src_width;
312 313

	/* stutter efficiency related */
314
	bool disable_stutter;
315
	bool use_max_lb;
316
	enum dcc_option disable_dcc;
317 318
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
319
	bool voltage_align_fclk;
320

321
	bool disable_dfs_bypass;
322 323 324
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
325
	enum wm_report_mode pplib_wm_report_mode;
326
	unsigned int min_disp_clk_khz;
327 328
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
329 330 331 332 333
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
334
	bool optimized_watermark;
335
	int always_scale;
336
	bool disable_pplib_clock_request;
337
	bool disable_clock_gate;
338
	bool disable_dmcu;
339
	bool disable_psr;
340
	bool force_abm_enable;
341
	bool disable_stereo_support;
342
	bool vsr_support;
343
	bool performance_trace;
344
	bool az_endpoint_mute_only;
345
	bool always_use_regamma;
346
	bool p010_mpo_support;
347
	bool recovery_enabled;
348
	bool avoid_vbios_exec_table;
349
	bool scl_reset_length10;
350
	bool hdmi20_disable;
351
	bool skip_detection_link_training;
352
	unsigned int force_odm_combine; //bit vector based on otg inst
353
	unsigned int force_fclk_khz;
354
	bool disable_tri_buf;
355
	struct dc_bw_validation_profile bw_val_profile;
356
};
357

358 359 360 361
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
362
};
363

364 365 366 367 368 369 370 371
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
};

372
struct dc_state;
373 374
struct resource_pool;
struct dce_hwseq;
375
struct dc {
376
	struct dc_versions versions;
377 378 379
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
380
	struct dc_debug_options debug;
381
	struct dc_bounding_box_overrides bb_overrides;
382 383 384 385 386
	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

387
	struct dc_state *current_state;
388 389 390 391 392 393 394 395
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
396
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
397 398 399 400 401 402 403 404 405
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

406
	/* Require to optimize clocks and bandwidth for added/removed planes */
407 408
	bool optimized_required;

409 410 411
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
	bool optimize_seamless_boot;

412 413
	/* FBC compressor */
	struct compressor *fbc_compressor;
414 415

	struct dc_debug_data debug_data;
416 417

	const char *build_id;
418 419
};

420 421 422 423 424 425 426 427 428 429 430
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
431 432
	bool dchub_initialzied;
	bool dchub_info_valid;
433 434
};

435 436 437 438
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
439
	struct dc_bounding_box_overrides bb_overrides;
440 441 442 443 444 445 446 447 448 449

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
450
	uint32_t log_mask;
451 452
};

453 454 455
struct dc_callback_init {
	uint8_t reserved;
};
456

457 458 459
struct dc *dc_create(const struct dc_init_data *init_params);
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
460 461 462 463 464 465 466
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
467
	TRANSFER_FUNC_POINTS = 1025
468 469
};

470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

487 488 489
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
490
	TF_TYPE_BYPASS,
491
	TF_TYPE_HWPWL
492 493 494
};

struct dc_transfer_func_distributed_points {
495 496 497 498
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

499
	uint16_t end_exponent;
500 501 502
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
503 504 505 506 507
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
508
	TRANSFER_FUNCTION_PQ,
509
	TRANSFER_FUNCTION_LINEAR,
510
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
511
	TRANSFER_FUNCTION_HLG,
512 513
	TRANSFER_FUNCTION_HLG12,
	TRANSFER_FUNCTION_GAMMA22
514 515 516
};

struct dc_transfer_func {
517
	struct kref refcount;
518 519
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
520 521
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
522
	struct dc_context *ctx;
523 524 525 526
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
527 528
};

529 530 531 532 533
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
534
struct dc_plane_status {
535 536 537 538 539 540
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

541 542 543 544
union surface_update_flags {

	struct {
		/* Medium updates */
545
		uint32_t dcc_change:1;
546 547 548
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
549
		uint32_t global_alpha_change:1;
550 551 552 553
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
554
		uint32_t in_transfer_func_change:1;
555
		uint32_t input_csc_change:1;
556
		uint32_t coeff_reduction_change:1;
557
		uint32_t output_tf_change:1;
558
		uint32_t pixel_format_change:1;
559
		uint32_t plane_size_change:1;
560 561 562 563

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
564
		uint32_t gamma_change:1;
565 566 567
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
568
		uint32_t full_update:1;
569 570 571 572 573
	} bits;

	uint32_t raw;
};

574
struct dc_plane_state {
575
	struct dc_plane_address address;
576
	struct dc_plane_flip_time time;
577 578 579 580 581 582 583
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
584

585
	struct dc_plane_dcc_param dcc;
586

587
	struct dc_gamma *gamma_correction;
588
	struct dc_transfer_func *in_transfer_func;
589
	struct dc_bias_and_scale *bias_and_scale;
590
	struct dc_csc_transform input_csc_color_matrix;
591
	struct fixed31_32 coeff_reduction_factor;
592
	uint32_t sdr_white_level;
593

594 595
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
596

597
	enum dc_color_space color_space;
598

599 600 601 602
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

603
	bool is_tiling_rotated;
604
	bool per_pixel_alpha;
605 606
	bool global_alpha;
	int  global_alpha_value;
607 608 609
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
610

611
	union surface_update_flags update_flags;
612
	/* private to DC core */
613
	struct dc_plane_status status;
614 615
	struct dc_context *ctx;

616 617 618
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

619 620
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
621
	struct kref refcount;
622 623 624 625 626
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
627
	struct dc_plane_dcc_param dcc;
628 629 630
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
631
	enum dc_color_space color_space;
632
	unsigned int sdr_white_level;
633
	bool horizontal_mirror;
634
	bool visible;
635
	bool per_pixel_alpha;
636 637
	bool global_alpha;
	int  global_alpha_value;
638
	bool input_csc_enabled;
639 640 641
};

struct dc_scaling_info {
642 643 644 645
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
646 647 648
};

struct dc_surface_update {
649
	struct dc_plane_state *surface;
650 651

	/* isr safe update parameters.  null means no updates */
652 653 654
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
655

656 657 658
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
659 660
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
661

662 663
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
664 665 666 667 668
};

/*
 * Create a new surface with default parameters;
 */
669
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
670 671
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
672

673 674
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
675

676 677
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
678 679
struct dc_gamma *dc_create_gamma(void);

680 681
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
682
struct dc_transfer_func *dc_create_transfer_func(void);
683

684 685 686 687 688 689 690
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
691
	unsigned int flip_timestamp_in_us;
692 693 694 695
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

696
bool dc_post_update_surfaces_to_stream(
697 698
		struct dc *dc);

699
#include "dc_stream.h"
700

701
/*
702
 * Structure to store surface/stream associations for validation
703 704
 */
struct dc_validation_set {
705
	struct dc_stream_state *stream;
706 707
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
708 709
};

710
bool dc_validate_seamless_boot_timing(const struct dc *dc,
711 712 713
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

714
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
715

716 717
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

718 719 720 721
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
722
enum dc_status dc_validate_global_state(
723
		struct dc *dc,
724 725
		struct dc_state *new_ctx,
		bool fast_validate);
726

727 728 729 730 731

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

732
void dc_resource_state_copy_construct(
733 734
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
735

736
void dc_resource_state_copy_construct_current(
737
		const struct dc *dc,
738
		struct dc_state *dst_ctx);
739

740
void dc_resource_state_destruct(struct dc_state *context);
741

742 743 744 745 746 747 748 749 750
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
751
bool dc_commit_state(struct dc *dc, struct dc_state *context);
752

753

754 755
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
756 757
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
758

759 760 761 762
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

763 764 765 766
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
767
	union dprx_feature dprx_feature;
768

769 770 771
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
772 773 774

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
775 776
	/* branch device or sink device */
	bool is_branch_dev;
777 778 779 780 781 782 783
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
784 785 786 787
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

788 789 790
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
791
	int8_t branch_fw_revision[2];
792 793 794

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
795
	bool dpcd_display_control_capable;
796
	bool ext_receiver_cap_field_present;
797 798
};

799
#include "dc_link.h"
800 801 802 803 804

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

805 806 807 808 809 810 811 812 813 814 815
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

816

817

818 819 820 821 822 823 824
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
825
	struct dc_container_id *dc_container_id;
826
	uint32_t dongle_max_pix_clk;
827
	void *priv;
828
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
829
	bool converter_disable_audio;
830 831 832 833 834

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

835 836
	uint32_t sink_id;

837
	/* private to dc_sink.c */
838 839 840
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
841
	struct kref refcount;
842 843
};

844 845
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
846 847 848

struct dc_sink_init_data {
	enum signal_type sink_signal;
849
	struct dc_link *link;
850 851 852 853 854 855 856 857 858 859 860 861
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

862

863 864 865 866 867 868 869
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
870
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
871 872 873 874 875 876 877 878 879 880
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
881
		enum dc_acpi_cm_power_state power_state);
882
void dc_resume(struct dc *dc);
883 884 885
unsigned int dc_get_current_backlight_pwm(struct dc *dc);
unsigned int dc_get_target_backlight_pwm(struct dc *dc);

886
bool dc_is_dmcu_initialized(struct dc *dc);
887 888

#endif /* DC_INTERFACE_H_ */