dc.h 29.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
D
David Francis 已提交
39
#include "inc/hw/dmcu.h"
40 41
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
42
#define DC_VER "3.2.60"
43

44
#define MAX_SURFACES 3
45
#define MAX_PLANES 6
46
#define MAX_STREAMS 6
47 48 49 50 51
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
52 53 54 55 56
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

57 58 59 60 61 62 63 64 65 66 67 68
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
69 70 71 72
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
73 74
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
92 93
};

94
struct dc_caps {
95
	uint32_t max_streams;
96 97 98
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
99
	uint32_t max_planes;
100 101
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
102
	uint32_t dmdata_alloc_size;
103
	unsigned int max_cursor_size;
104
	unsigned int max_video_width;
105
	int linear_pitch_alignment;
106
	bool dcc_const_color;
107
	bool dynamic_audio;
108
	bool is_apu;
109
	bool dual_link_dvi;
110
	bool post_blend_color_processing;
111
	bool force_dp_tps4_for_cp2520;
112
	bool disable_dp_clk_share;
113
	bool psp_setup_panel_mode;
114
	bool extended_aux_timeout_support;
115
	bool dmcub_support;
116
	bool hw_3d_lut;
117
	struct dc_plane_cap planes[MAX_PLANES];
118 119
};

120 121 122
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
123
	bool skip_clock_update;
124 125
};

126 127
struct dc_dcc_surface_param {
	struct dc_size surface_size;
128
	enum surface_pixel_format format;
129
	enum swizzle_mode_values swizzle_mode;
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
150 151 152

	bool capable;
	bool const_color_support;
153 154
};

S
Sylvia Tsai 已提交
155
struct dc_static_screen_events {
156
	bool force_trigger;
S
Sylvia Tsai 已提交
157 158 159 160 161
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

195 196
/* Forward declaration*/
struct dc;
197
struct dc_plane_state;
198
struct dc_state;
199

200

201
struct dc_cap_funcs {
202 203 204
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
205 206 207 208 209 210 211 212 213
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
214
	bool fbc_support;
215
	bool optimize_edp_link_rate;
216
	bool disable_fractional_pwm;
217
	bool allow_seamless_boot_optimization;
218
	bool power_down_display_on_boot;
219
	bool edp_not_connected;
220
	bool force_enum_edp;
221
	bool forced_clocks;
222
	bool disable_extended_timeout_support; // Used to disable extended timeout and lttpr feature as well
223
	bool multi_mon_pp_mclk_switch;
224 225
};

226 227 228 229
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
230
	VISUAL_CONFIRM_MPCTREE = 4,
231 232
};

233 234 235 236 237 238
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

239 240 241 242 243 244
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

245 246 247 248
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
249 250 251 252 253 254 255
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
256

257
enum dcn_pwr_state {
258 259 260
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
261 262
};

263 264 265 266
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
267 268
struct dc_clocks {
	int dispclk_khz;
269
	int dppclk_khz;
270 271 272 273
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
274
	int phyclk_khz;
275
	int dramclk_khz;
276
	bool p_state_change_support;
277
	enum dcn_pwr_state pwr_state;
278 279 280 281 282
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
283
	enum dtm_pstate dtm_level;
284 285 286 287
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
288 289
};

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
340

341
struct dc_debug_options {
342
	enum visual_confirm visual_confirm;
343
	bool sanity_checks;
344 345
	bool max_disp_clk;
	bool surface_trace;
346
	bool timing_trace;
347
	bool clock_trace;
348
	bool validation_trace;
349
	bool bandwidth_calcs_trace;
350
	int max_downscale_src_width;
351 352

	/* stutter efficiency related */
353
	bool disable_stutter;
354
	bool use_max_lb;
355
	enum dcc_option disable_dcc;
356 357
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
358
	bool voltage_align_fclk;
359

360
	bool disable_dfs_bypass;
361 362
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
363
	bool disable_dsc_power_gate;
364
	int dsc_min_slice_height_override;
365
	bool disable_pplib_wm_range;
366
	enum wm_report_mode pplib_wm_report_mode;
367
	unsigned int min_disp_clk_khz;
368
	unsigned int min_dpp_clk_khz;
369 370
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
371 372 373
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
374
	uint32_t underflow_assert_delay_us;
375 376
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
377
	bool optimized_watermark;
378
	int always_scale;
379
	bool disable_pplib_clock_request;
380
	bool disable_clock_gate;
381
	bool disable_dmcu;
382
	bool disable_psr;
383
	bool force_abm_enable;
384
	bool disable_stereo_support;
385
	bool vsr_support;
386
	bool performance_trace;
387
	bool az_endpoint_mute_only;
388
	bool always_use_regamma;
389
	bool p010_mpo_support;
390
	bool recovery_enabled;
391
	bool avoid_vbios_exec_table;
392
	bool scl_reset_length10;
393
	bool hdmi20_disable;
394
	bool skip_detection_link_training;
395
	bool remove_disconnect_edp;
396
	unsigned int force_odm_combine; //bit vector based on otg inst
397
	unsigned int force_fclk_khz;
398
	bool disable_tri_buf;
399 400 401
	bool dmub_offload_enabled;
	bool dmcub_emulation;
	bool dmub_command_table; /* for testing only */
402
	struct dc_bw_validation_profile bw_val_profile;
403
	bool disable_fec;
404
	bool disable_48mhz_pwrdwn;
405 406 407 408
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
409
	bool disable_timing_sync;
410
	bool cm_in_bypass;
411
	int force_clock_mode;/*every mode change.*/
412 413

	bool nv12_iflip_vm_wa;
414
	bool disable_dram_clock_change_vactive_support;
415
};
416

417 418 419 420
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
421
};
422

423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
	} gart_config;
440 441

	bool valid;
442
	uint64_t page_table_default_page_addr;
443 444 445
};

struct dc_virtual_addr_space_config {
446
	uint64_t	page_table_base_addr;
447 448 449 450 451 452
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

453 454 455 456 457 458
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
459 460 461 462
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
463
	int min_dcfclk_mhz;
464 465
};

466
struct dc_state;
467 468
struct resource_pool;
struct dce_hwseq;
469
struct gpu_info_soc_bounding_box_v1_0;
470
struct dc {
471
	struct dc_versions versions;
472 473 474
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
475
	struct dc_debug_options debug;
476
	struct dc_bounding_box_overrides bb_overrides;
477
	struct dc_bug_wa work_arounds;
478
	struct dc_context *ctx;
479
	struct dc_phy_addr_space_config vm_pa_config;
480 481 482 483

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

484
	struct dc_state *current_state;
485 486
	struct resource_pool *res_pool;

487 488
	struct clk_mgr *clk_mgr;

489 490 491 492 493 494
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
495
#ifdef CONFIG_DRM_AMD_DC_DCN
496 497 498 499 500 501 502 503 504
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

505
	/* Require to optimize clocks and bandwidth for added/removed planes */
506 507
	bool optimized_required;

508 509 510
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
	bool optimize_seamless_boot;

511 512
	/* FBC compressor */
	struct compressor *fbc_compressor;
513 514

	struct dc_debug_data debug_data;
515 516

	const char *build_id;
517 518
	struct vm_helper *vm_helper;
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
519 520
};

521 522 523 524 525 526 527 528 529 530 531
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
532 533
	bool dchub_initialzied;
	bool dchub_info_valid;
534 535
};

536 537 538 539
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
540
	struct dc_bounding_box_overrides bb_overrides;
541 542 543 544 545 546 547 548 549

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

550 551
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
552

553
	struct dc_config flags;
554
	uint32_t log_mask;
555 556 557 558 559
	/**
	 * gpu_info FW provided soc bounding box struct or 0 if not
	 * available in FW
	 */
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
560 561
};

562
struct dc_callback_init {
563 564 565
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
566
	uint8_t reserved;
567
#endif
568
};
569

570
struct dc *dc_create(const struct dc_init_data *init_params);
571 572
void dc_hardware_init(struct dc *dc);

573 574 575 576
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
577 578
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
579
void dc_deinit_callbacks(struct dc *dc);
580 581 582 583 584 585 586
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
587
	TRANSFER_FUNC_POINTS = 1025
588 589
};

590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

607 608 609
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
610
	TF_TYPE_BYPASS,
611
	TF_TYPE_HWPWL
612 613 614
};

struct dc_transfer_func_distributed_points {
615 616 617 618
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

619
	uint16_t end_exponent;
620 621 622
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
623 624 625 626 627
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
628
	TRANSFER_FUNCTION_PQ,
629
	TRANSFER_FUNCTION_LINEAR,
630
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
631
	TRANSFER_FUNCTION_HLG,
632
	TRANSFER_FUNCTION_HLG12,
633 634 635
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
636 637
};

638

639
struct dc_transfer_func {
640
	struct kref refcount;
641 642
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
643 644
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
645
	struct dc_context *ctx;
646 647 648 649
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
650 651
};

652

653 654 655 656 657 658 659 660 661 662 663 664 665
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

666 667 668 669

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
670
	struct fixed31_32 hdr_multiplier;
671 672
	bool initialized; /*remove after diag fix*/
	union dc_3dlut_state state;
673 674
	struct dc_context *ctx;
};
675 676 677 678 679
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
680
struct dc_plane_status {
681 682 683 684 685 686
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

687 688 689
union surface_update_flags {

	struct {
690
		uint32_t addr_update:1;
691
		/* Medium updates */
692
		uint32_t dcc_change:1;
693 694 695
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
696
		uint32_t global_alpha_change:1;
697
		uint32_t hdr_mult:1;
698 699 700 701
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
702
		uint32_t in_transfer_func_change:1;
703
		uint32_t input_csc_change:1;
704
		uint32_t coeff_reduction_change:1;
705
		uint32_t output_tf_change:1;
706
		uint32_t pixel_format_change:1;
707
		uint32_t plane_size_change:1;
708 709 710 711

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
712
		uint32_t gamma_change:1;
713 714 715
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
716
		uint32_t full_update:1;
717 718 719 720 721
	} bits;

	uint32_t raw;
};

722
struct dc_plane_state {
723
	struct dc_plane_address address;
724
	struct dc_plane_flip_time time;
725
	bool triplebuffer_flips;
726 727 728 729 730
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

731
	struct plane_size plane_size;
732
	union dc_tiling_info tiling_info;
733

734
	struct dc_plane_dcc_param dcc;
735

736
	struct dc_gamma *gamma_correction;
737
	struct dc_transfer_func *in_transfer_func;
738
	struct dc_bias_and_scale *bias_and_scale;
739
	struct dc_csc_transform input_csc_color_matrix;
740
	struct fixed31_32 coeff_reduction_factor;
741
	struct fixed31_32 hdr_mult;
742

743 744
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
745

746
	enum dc_color_space color_space;
747

748 749 750 751
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

752 753 754 755
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

756
	bool is_tiling_rotated;
757
	bool per_pixel_alpha;
758 759
	bool global_alpha;
	int  global_alpha_value;
760 761 762
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
763
	int layer_index;
764

765
	union surface_update_flags update_flags;
766
	/* private to DC core */
767
	struct dc_plane_status status;
768 769
	struct dc_context *ctx;

770 771 772
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

773 774
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
775
	struct kref refcount;
776 777 778
};

struct dc_plane_info {
779
	struct plane_size plane_size;
780
	union dc_tiling_info tiling_info;
781
	struct dc_plane_dcc_param dcc;
782 783 784
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
785
	enum dc_color_space color_space;
786
	bool horizontal_mirror;
787
	bool visible;
788
	bool per_pixel_alpha;
789 790
	bool global_alpha;
	int  global_alpha_value;
791
	bool input_csc_enabled;
792
	int layer_index;
793 794 795
};

struct dc_scaling_info {
796 797 798 799
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
800 801 802
};

struct dc_surface_update {
803
	struct dc_plane_state *surface;
804 805

	/* isr safe update parameters.  null means no updates */
806 807 808
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
809
	struct fixed31_32 hdr_mult;
810 811 812
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
813 814
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
815

816 817
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
818 819
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
820
	const struct dc_transfer_func *blend_tf;
821 822 823 824 825
};

/*
 * Create a new surface with default parameters;
 */
826
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
827 828
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
829

830 831
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
832

833 834
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
835 836
struct dc_gamma *dc_create_gamma(void);

837 838
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
839
struct dc_transfer_func *dc_create_transfer_func(void);
840

841 842 843
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
844 845 846 847 848 849 850
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
851
	unsigned int flip_timestamp_in_us;
852 853 854 855
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

856
bool dc_post_update_surfaces_to_stream(
857 858
		struct dc *dc);

859
#include "dc_stream.h"
860

861
/*
862
 * Structure to store surface/stream associations for validation
863 864
 */
struct dc_validation_set {
865
	struct dc_stream_state *stream;
866 867
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
868 869
};

870
bool dc_validate_seamless_boot_timing(const struct dc *dc,
871 872 873
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

874
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
875

876 877
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

878 879 880
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

881 882 883 884
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
885
enum dc_status dc_validate_global_state(
886
		struct dc *dc,
887 888
		struct dc_state *new_ctx,
		bool fast_validate);
889

890 891 892 893 894

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

895
void dc_resource_state_copy_construct(
896 897
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
898

899
void dc_resource_state_copy_construct_current(
900
		const struct dc *dc,
901
		struct dc_state *dst_ctx);
902

903
void dc_resource_state_destruct(struct dc_state *context);
904

905 906 907 908 909 910 911 912 913
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
914
bool dc_commit_state(struct dc *dc, struct dc_state *context);
915

916

917 918
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
919 920
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
921

922 923 924 925
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

926 927 928 929
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
930
	union dprx_feature dprx_feature;
931

932 933 934
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
935 936 937

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
938 939
	/* branch device or sink device */
	bool is_branch_dev;
940 941 942 943 944 945 946
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
947 948 949 950
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

951 952 953
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
954
	int8_t branch_fw_revision[2];
955 956 957

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
958
	bool dpcd_display_control_capable;
959
	bool ext_receiver_cap_field_present;
960 961
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
962 963
	struct dc_lttpr_caps lttpr_caps;

964 965
};

966
#include "dc_link.h"
967 968 969 970 971

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

972 973 974 975 976 977 978 979 980 981 982
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

983

984 985 986 987 988 989
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
990

991 992 993 994 995 996 997
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
998
	struct dc_container_id *dc_container_id;
999
	uint32_t dongle_max_pix_clk;
1000
	void *priv;
1001
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1002
	bool converter_disable_audio;
1003

1004
	struct dc_sink_dsc_caps sink_dsc_caps;
1005

1006 1007 1008 1009
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1010 1011
	uint32_t sink_id;

1012
	/* private to dc_sink.c */
1013 1014 1015
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1016
	struct kref refcount;
1017 1018
};

1019 1020
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1021 1022 1023

struct dc_sink_init_data {
	enum signal_type sink_signal;
1024
	struct dc_link *link;
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1037

1038 1039 1040 1041 1042 1043 1044
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1045
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1056
		enum dc_acpi_cm_power_state power_state);
1057
void dc_resume(struct dc *dc);
1058 1059 1060
unsigned int dc_get_current_backlight_pwm(struct dc *dc);
unsigned int dc_get_target_backlight_pwm(struct dc *dc);

1061
bool dc_is_dmcu_initialized(struct dc *dc);
1062

1063 1064
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1065 1066 1067 1068
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1069
#endif /* DC_INTERFACE_H_ */