dc.h 29.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
D
David Francis 已提交
39
#include "inc/hw/dmcu.h"
40 41
#include "dml/display_mode_lib.h"

A
Aric Cyr 已提交
42
#define DC_VER "3.2.70"
43

44
#define MAX_SURFACES 3
45
#define MAX_PLANES 6
46
#define MAX_STREAMS 6
47 48 49 50 51
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
52 53 54 55 56
struct dc_versions {
	const char *dc_ver;
	struct dmcu_version dmcu_version;
};

57 58 59 60
enum dp_protocol_version {
	DP_VERSION_1_4,
};

61 62 63 64 65 66 67 68 69 70 71 72
enum dc_plane_type {
	DC_PLANE_TYPE_INVALID,
	DC_PLANE_TYPE_DCE_RGB,
	DC_PLANE_TYPE_DCE_UNDERLAY,
	DC_PLANE_TYPE_DCN_UNIVERSAL,
};

struct dc_plane_cap {
	enum dc_plane_type type;
	uint32_t blends_with_above : 1;
	uint32_t blends_with_below : 1;
	uint32_t per_pixel_alpha : 1;
73 74 75 76
	struct {
		uint32_t argb8888 : 1;
		uint32_t nv12 : 1;
		uint32_t fp16 : 1;
77 78
		uint32_t p010 : 1;
		uint32_t ayuv : 1;
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
	} pixel_format_support;
	// max upscaling factor x1000
	// upscaling factors are always >= 1
	// for example, 1080p -> 8K is 4.0, or 4000 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_upscale_factor;
	// max downscale factor x1000
	// downscale factors are always <= 1
	// for example, 8K -> 1080p is 0.25, or 250 raw value
	struct {
		uint32_t argb8888;
		uint32_t nv12;
		uint32_t fp16;
	} max_downscale_factor;
96 97
};

98
struct dc_caps {
99
	uint32_t max_streams;
100 101 102
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
103
	uint32_t max_planes;
104 105
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
106
	uint32_t dmdata_alloc_size;
107
	unsigned int max_cursor_size;
108
	unsigned int max_video_width;
109
	int linear_pitch_alignment;
110
	bool dcc_const_color;
111
	bool dynamic_audio;
112
	bool is_apu;
113
	bool dual_link_dvi;
114
	bool post_blend_color_processing;
115
	bool force_dp_tps4_for_cp2520;
116
	bool disable_dp_clk_share;
117
	bool psp_setup_panel_mode;
118
	bool extended_aux_timeout_support;
119
	bool dmcub_support;
120
	bool hw_3d_lut;
121
	enum dp_protocol_version max_dp_protocol_version;
122
	struct dc_plane_cap planes[MAX_PLANES];
123 124
};

125 126 127
struct dc_bug_wa {
	bool no_connect_phy_config;
	bool dedcn20_305_wa;
128
	bool skip_clock_update;
129 130
};

131 132
struct dc_dcc_surface_param {
	struct dc_size surface_size;
133
	enum surface_pixel_format format;
134
	enum swizzle_mode_values swizzle_mode;
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
155 156 157

	bool capable;
	bool const_color_support;
158 159
};

160 161 162 163 164 165 166 167
struct dc_static_screen_params {
	struct {
		bool force_trigger;
		bool cursor_update;
		bool surface_update;
		bool overlay_update;
	} triggers;
	unsigned int num_frames;
S
Sylvia Tsai 已提交
168 169
};

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202

/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

203 204
/* Forward declaration*/
struct dc;
205
struct dc_plane_state;
206
struct dc_state;
207

208

209
struct dc_cap_funcs {
210 211 212
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
213 214 215 216 217 218 219 220 221
};

struct link_training_settings;


/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
222
	bool fbc_support;
223
	bool optimize_edp_link_rate;
224
	bool disable_fractional_pwm;
225
	bool allow_seamless_boot_optimization;
226
	bool power_down_display_on_boot;
227
	bool edp_not_connected;
228
	bool force_enum_edp;
229
	bool forced_clocks;
230
	bool disable_extended_timeout_support; // Used to disable extended timeout and lttpr feature as well
231
	bool multi_mon_pp_mclk_switch;
232 233
};

234 235 236 237
enum visual_confirm {
	VISUAL_CONFIRM_DISABLE = 0,
	VISUAL_CONFIRM_SURFACE = 1,
	VISUAL_CONFIRM_HDR = 2,
J
Jun Lei 已提交
238
	VISUAL_CONFIRM_MPCTREE = 4,
239 240
};

241 242 243 244 245 246
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

247 248 249 250 251 252
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

253 254 255 256
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};
257 258 259 260 261 262 263
enum dtm_pstate{
	dtm_level_p0 = 0,/*highest voltage*/
	dtm_level_p1,
	dtm_level_p2,
	dtm_level_p3,
	dtm_level_p4,/*when active_display_count = 0*/
};
264

265
enum dcn_pwr_state {
266 267 268
	DCN_PWR_STATE_UNKNOWN = -1,
	DCN_PWR_STATE_MISSION_MODE = 0,
	DCN_PWR_STATE_LOW_POWER = 3,
269 270
};

271 272 273 274
/*
 * For any clocks that may differ per pipe
 * only the max is stored in this structure
 */
275 276
struct dc_clocks {
	int dispclk_khz;
277
	int dppclk_khz;
278 279 280 281
	int dcfclk_khz;
	int socclk_khz;
	int dcfclk_deep_sleep_khz;
	int fclk_khz;
282
	int phyclk_khz;
283
	int dramclk_khz;
284
	bool p_state_change_support;
285
	enum dcn_pwr_state pwr_state;
286 287 288 289 290
	/*
	 * Elements below are not compared for the purposes of
	 * optimization required
	 */
	bool prev_p_state_change_support;
291
	enum dtm_pstate dtm_level;
292 293 294 295
	int max_supported_dppclk_khz;
	int max_supported_dispclk_khz;
	int bw_dppclk_khz; /*a copy of dppclk_khz*/
	int bw_dispclk_khz;
296 297
};

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
struct dc_bw_validation_profile {
	bool enable;

	unsigned long long total_ticks;
	unsigned long long voltage_level_ticks;
	unsigned long long watermark_ticks;
	unsigned long long rq_dlg_ticks;

	unsigned long long total_count;
	unsigned long long skip_fast_count;
	unsigned long long skip_pass_count;
	unsigned long long skip_fail_count;
};

#define BW_VAL_TRACE_SETUP() \
		unsigned long long end_tick = 0; \
		unsigned long long voltage_level_tick = 0; \
		unsigned long long watermark_tick = 0; \
		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
				dm_get_timestamp(dc->ctx) : 0

#define BW_VAL_TRACE_COUNT() \
		if (dc->debug.bw_val_profile.enable) \
			dc->debug.bw_val_profile.total_count++

#define BW_VAL_TRACE_SKIP(status) \
		if (dc->debug.bw_val_profile.enable) { \
			if (!voltage_level_tick) \
				voltage_level_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
		}

#define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
		if (dc->debug.bw_val_profile.enable) \
			voltage_level_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_END_WATERMARKS() \
		if (dc->debug.bw_val_profile.enable) \
			watermark_tick = dm_get_timestamp(dc->ctx)

#define BW_VAL_TRACE_FINISH() \
		if (dc->debug.bw_val_profile.enable) { \
			end_tick = dm_get_timestamp(dc->ctx); \
			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
			if (watermark_tick) { \
				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
			} \
		}
348

349
struct dc_debug_options {
350
	enum visual_confirm visual_confirm;
351
	bool sanity_checks;
352 353
	bool max_disp_clk;
	bool surface_trace;
354
	bool timing_trace;
355
	bool clock_trace;
356
	bool validation_trace;
357
	bool bandwidth_calcs_trace;
358
	int max_downscale_src_width;
359 360

	/* stutter efficiency related */
361
	bool disable_stutter;
362
	bool use_max_lb;
363
	enum dcc_option disable_dcc;
364 365
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
366
	bool voltage_align_fclk;
367

368
	bool disable_dfs_bypass;
369 370
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
371
	bool disable_dsc_power_gate;
372
	int dsc_min_slice_height_override;
373
	int dsc_bpp_increment_div;
374
	bool native422_support;
375
	bool disable_pplib_wm_range;
376
	enum wm_report_mode pplib_wm_report_mode;
377
	unsigned int min_disp_clk_khz;
378
	unsigned int min_dpp_clk_khz;
379 380
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
381 382 383
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
384
	uint32_t underflow_assert_delay_us;
385 386
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
387
	bool optimized_watermark;
388
	int always_scale;
389
	bool disable_pplib_clock_request;
390
	bool disable_clock_gate;
391
	bool disable_dmcu;
392
	bool disable_psr;
393
	bool force_abm_enable;
394
	bool disable_stereo_support;
395
	bool vsr_support;
396
	bool performance_trace;
397
	bool az_endpoint_mute_only;
398
	bool always_use_regamma;
399
	bool p010_mpo_support;
400
	bool recovery_enabled;
401
	bool avoid_vbios_exec_table;
402
	bool scl_reset_length10;
403
	bool hdmi20_disable;
404
	bool skip_detection_link_training;
405
	bool remove_disconnect_edp;
406
	unsigned int force_odm_combine; //bit vector based on otg inst
407
	unsigned int force_fclk_khz;
408
	bool disable_tri_buf;
409 410 411
	bool dmub_offload_enabled;
	bool dmcub_emulation;
	bool dmub_command_table; /* for testing only */
412
	struct dc_bw_validation_profile bw_val_profile;
413
	bool disable_fec;
414
	bool disable_48mhz_pwrdwn;
415 416 417 418
	/* This forces a hard min on the DCFCLK requested to SMU/PP
	 * watermarks are not affected.
	 */
	unsigned int force_min_dcfclk_mhz;
419
	bool disable_timing_sync;
420
	bool cm_in_bypass;
421
	int force_clock_mode;/*every mode change.*/
422 423

	bool nv12_iflip_vm_wa;
424
	bool disable_dram_clock_change_vactive_support;
425
	bool validate_dml_output;
426
	bool enable_dmcub_surface_flip;
427
	bool usbc_combo_phy_reset_wa;
428
	bool disable_dsc;
429
};
430

431 432 433 434
struct dc_debug_data {
	uint32_t ltFailCount;
	uint32_t i2cErrorCount;
	uint32_t auxErrorCount;
435
};
436

437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
struct dc_phy_addr_space_config {
	struct {
		uint64_t start_addr;
		uint64_t end_addr;
		uint64_t fb_top;
		uint64_t fb_offset;
		uint64_t fb_base;
		uint64_t agp_top;
		uint64_t agp_bot;
		uint64_t agp_base;
	} system_aperture;

	struct {
		uint64_t page_table_start_addr;
		uint64_t page_table_end_addr;
		uint64_t page_table_base_addr;
	} gart_config;
454 455

	bool valid;
456
	bool is_hvm_enabled;
457
	uint64_t page_table_default_page_addr;
458 459 460
};

struct dc_virtual_addr_space_config {
461
	uint64_t	page_table_base_addr;
462 463 464 465 466 467
	uint64_t	page_table_start_addr;
	uint64_t	page_table_end_addr;
	uint32_t	page_table_block_size_in_bytes;
	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
};

468 469 470 471 472 473
struct dc_bounding_box_overrides {
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
474 475 476 477
	/* This forces a hard min on the DCFCLK we use
	 * for DML.  Unlike the debug option for forcing
	 * DCFCLK, this override affects watermark calculations
	 */
478
	int min_dcfclk_mhz;
479 480
};

481
struct dc_state;
482 483
struct resource_pool;
struct dce_hwseq;
484
struct gpu_info_soc_bounding_box_v1_0;
485
struct dc {
486
	struct dc_versions versions;
487 488 489
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_config config;
490
	struct dc_debug_options debug;
491
	struct dc_bounding_box_overrides bb_overrides;
492
	struct dc_bug_wa work_arounds;
493
	struct dc_context *ctx;
494
	struct dc_phy_addr_space_config vm_pa_config;
495 496 497 498

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

499
	struct dc_state *current_state;
500 501
	struct resource_pool *res_pool;

502 503
	struct clk_mgr *clk_mgr;

504 505 506 507 508 509
	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
510
#ifdef CONFIG_DRM_AMD_DC_DCN
511 512 513 514 515 516 517 518 519
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

520
	/* Require to optimize clocks and bandwidth for added/removed planes */
521 522
	bool optimized_required;

523
	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
524
	int optimize_seamless_boot_streams;
525

526 527
	/* FBC compressor */
	struct compressor *fbc_compressor;
528 529

	struct dc_debug_data debug_data;
530 531

	const char *build_id;
532 533
	struct vm_helper *vm_helper;
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
534 535
};

536 537 538 539 540 541 542 543 544 545 546
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
547 548
	bool dchub_initialzied;
	bool dchub_info_valid;
549 550
};

551 552 553 554
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;
555
	struct dc_bounding_box_overrides bb_overrides;
556 557 558 559 560 561 562 563 564

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

565 566
	struct dmub_offload_funcs *dmub_if;
	struct dc_reg_helper_state *dmub_offload;
567

568
	struct dc_config flags;
569
	uint32_t log_mask;
570 571 572 573 574
	/**
	 * gpu_info FW provided soc bounding box struct or 0 if not
	 * available in FW
	 */
	const struct gpu_info_soc_bounding_box_v1_0 *soc_bounding_box;
575 576
};

577
struct dc_callback_init {
578 579 580
#ifdef CONFIG_DRM_AMD_DC_HDCP
	struct cp_psp cp_psp;
#else
581
	uint8_t reserved;
582
#endif
583
};
584

585
struct dc *dc_create(const struct dc_init_data *init_params);
586 587
void dc_hardware_init(struct dc *dc);

588 589 590 591
int dc_get_vmid_use_vector(struct dc *dc);
void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
/* Returns the number of vmids supported */
int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
592 593
void dc_init_callbacks(struct dc *dc,
		const struct dc_callback_init *init_params);
594
void dc_deinit_callbacks(struct dc *dc);
595 596 597 598 599 600 601
void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
602
	TRANSFER_FUNC_POINTS = 1025
603 604
};

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
};

622 623 624
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
625
	TF_TYPE_BYPASS,
626
	TF_TYPE_HWPWL
627 628 629
};

struct dc_transfer_func_distributed_points {
630 631 632 633
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

634
	uint16_t end_exponent;
635 636 637
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
638 639 640 641 642
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
643
	TRANSFER_FUNCTION_PQ,
644
	TRANSFER_FUNCTION_LINEAR,
645
	TRANSFER_FUNCTION_UNITY,
V
Vitaly Prosyak 已提交
646
	TRANSFER_FUNCTION_HLG,
647
	TRANSFER_FUNCTION_HLG12,
648 649 650
	TRANSFER_FUNCTION_GAMMA22,
	TRANSFER_FUNCTION_GAMMA24,
	TRANSFER_FUNCTION_GAMMA26
651 652
};

653

654
struct dc_transfer_func {
655
	struct kref refcount;
656 657
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
658 659
	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
	uint32_t sdr_ref_white_level;
660
	struct dc_context *ctx;
661 662 663 664
	union {
		struct pwl_params pwl;
		struct dc_transfer_func_distributed_points tf_pts;
	};
665 666
};

667

668 669 670 671 672 673 674 675 676 677 678 679 680
union dc_3dlut_state {
	struct {
		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
		uint32_t rmu_mux_num:3;		/*index of mux to use*/
		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
		uint32_t mpc_rmu1_mux:4;
		uint32_t mpc_rmu2_mux:4;
		uint32_t reserved:15;
	} bits;
	uint32_t raw;
};

681 682 683 684

struct dc_3dlut {
	struct kref refcount;
	struct tetrahedral_params lut_3d;
685
	struct fixed31_32 hdr_multiplier;
686
	union dc_3dlut_state state;
687 688
	struct dc_context *ctx;
};
689 690 691 692 693
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
694
struct dc_plane_status {
695 696 697 698 699 700
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

701 702 703
union surface_update_flags {

	struct {
704
		uint32_t addr_update:1;
705
		/* Medium updates */
706
		uint32_t dcc_change:1;
707 708 709
		uint32_t color_space_change:1;
		uint32_t horizontal_mirror_change:1;
		uint32_t per_pixel_alpha_change:1;
710
		uint32_t global_alpha_change:1;
711
		uint32_t hdr_mult:1;
712 713 714 715
		uint32_t rotation_change:1;
		uint32_t swizzle_change:1;
		uint32_t scaling_change:1;
		uint32_t position_change:1;
716
		uint32_t in_transfer_func_change:1;
717
		uint32_t input_csc_change:1;
718
		uint32_t coeff_reduction_change:1;
719
		uint32_t output_tf_change:1;
720
		uint32_t pixel_format_change:1;
721
		uint32_t plane_size_change:1;
722 723 724 725

		/* Full updates */
		uint32_t new_plane:1;
		uint32_t bpp_change:1;
726
		uint32_t gamma_change:1;
727 728 729
		uint32_t bandwidth_change:1;
		uint32_t clock_change:1;
		uint32_t stereo_format_change:1;
730
		uint32_t full_update:1;
731 732 733 734 735
	} bits;

	uint32_t raw;
};

736
struct dc_plane_state {
737
	struct dc_plane_address address;
738
	struct dc_plane_flip_time time;
739
	bool triplebuffer_flips;
740 741 742 743 744
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

745
	struct plane_size plane_size;
746
	union dc_tiling_info tiling_info;
747

748
	struct dc_plane_dcc_param dcc;
749

750
	struct dc_gamma *gamma_correction;
751
	struct dc_transfer_func *in_transfer_func;
752
	struct dc_bias_and_scale *bias_and_scale;
753
	struct dc_csc_transform input_csc_color_matrix;
754
	struct fixed31_32 coeff_reduction_factor;
755
	struct fixed31_32 hdr_mult;
756

757 758
	// TODO: No longer used, remove
	struct dc_hdr_static_metadata hdr_static_ctx;
759

760
	enum dc_color_space color_space;
761

762 763 764 765
	struct dc_3dlut *lut3d_func;
	struct dc_transfer_func *in_shaper_func;
	struct dc_transfer_func *blend_tf;

766 767 768 769
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

770
	bool is_tiling_rotated;
771
	bool per_pixel_alpha;
772 773
	bool global_alpha;
	int  global_alpha_value;
774 775 776
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
777
	int layer_index;
778

779
	union surface_update_flags update_flags;
780
	/* private to DC core */
781
	struct dc_plane_status status;
782 783
	struct dc_context *ctx;

784 785 786
	/* HACK: Workaround for forcing full reprogramming under some conditions */
	bool force_full_update;

787 788
	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
789
	struct kref refcount;
790 791 792
};

struct dc_plane_info {
793
	struct plane_size plane_size;
794
	union dc_tiling_info tiling_info;
795
	struct dc_plane_dcc_param dcc;
796 797 798
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
799
	enum dc_color_space color_space;
800
	bool horizontal_mirror;
801
	bool visible;
802
	bool per_pixel_alpha;
803 804
	bool global_alpha;
	int  global_alpha_value;
805
	bool input_csc_enabled;
806
	int layer_index;
807 808 809
};

struct dc_scaling_info {
810 811 812 813
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
814 815 816
};

struct dc_surface_update {
817
	struct dc_plane_state *surface;
818 819

	/* isr safe update parameters.  null means no updates */
820 821 822
	const struct dc_flip_addrs *flip_addr;
	const struct dc_plane_info *plane_info;
	const struct dc_scaling_info *scaling_info;
823
	struct fixed31_32 hdr_mult;
824 825 826
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
827 828
	const struct dc_gamma *gamma;
	const struct dc_transfer_func *in_transfer_func;
829

830 831
	const struct dc_csc_transform *input_csc_color_matrix;
	const struct fixed31_32 *coeff_reduction_factor;
832 833
	const struct dc_transfer_func *func_shaper;
	const struct dc_3dlut *lut3d_func;
834
	const struct dc_transfer_func *blend_tf;
835 836 837 838 839
};

/*
 * Create a new surface with default parameters;
 */
840
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
841 842
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
843

844 845
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
846

847 848
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
849 850
struct dc_gamma *dc_create_gamma(void);

851 852
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
853
struct dc_transfer_func *dc_create_transfer_func(void);
854

855 856 857
struct dc_3dlut *dc_create_3dlut_func(void);
void dc_3dlut_func_release(struct dc_3dlut *lut);
void dc_3dlut_func_retain(struct dc_3dlut *lut);
858 859 860 861 862 863 864
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
865
	unsigned int flip_timestamp_in_us;
866 867 868 869
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

870
bool dc_post_update_surfaces_to_stream(
871 872
		struct dc *dc);

873
#include "dc_stream.h"
874

875
/*
876
 * Structure to store surface/stream associations for validation
877 878
 */
struct dc_validation_set {
879
	struct dc_stream_state *stream;
880 881
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
882 883
};

884
bool dc_validate_seamless_boot_timing(const struct dc *dc,
885 886 887
				const struct dc_sink *sink,
				struct dc_crtc_timing *crtc_timing);

888
enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
889

890 891
void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);

892 893 894
bool dc_set_generic_gpio_for_stereo(bool enable,
		struct gpio_service *gpio_service);

895 896 897 898
/*
 * fast_validate: we return after determining if we can support the new state,
 * but before we populate the programming info
 */
899
enum dc_status dc_validate_global_state(
900
		struct dc *dc,
901 902
		struct dc_state *new_ctx,
		bool fast_validate);
903

904 905 906 907 908

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

909
void dc_resource_state_copy_construct(
910 911
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
912

913
void dc_resource_state_copy_construct_current(
914
		const struct dc *dc,
915
		struct dc_state *dst_ctx);
916

917
void dc_resource_state_destruct(struct dc_state *context);
918

919 920
bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);

921 922 923 924 925 926 927 928 929
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
930
bool dc_commit_state(struct dc *dc, struct dc_state *context);
931

932

933 934
struct dc_state *dc_create_state(struct dc *dc);
struct dc_state *dc_copy_state(struct dc_state *src_ctx);
935 936
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
937

938 939 940 941
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

942 943 944 945
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;
946
	union dprx_feature dprx_feature;
947

948 949 950
	/* valid only for eDP v1.4 or higher*/
	uint8_t edp_supported_link_rates_count;
	enum dc_link_rate edp_supported_link_rates[8];
951 952 953

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
954 955
	/* branch device or sink device */
	bool is_branch_dev;
956 957 958 959 960 961 962
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
963 964 965 966
	int8_t sink_dev_id_str[6];
	int8_t sink_hw_revision;
	int8_t sink_fw_revision[2];

967 968 969
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
970
	int8_t branch_fw_revision[2];
971 972 973

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
974
	bool dpcd_display_control_capable;
975
	bool ext_receiver_cap_field_present;
976 977
	union dpcd_fec_capability fec_cap;
	struct dpcd_dsc_capabilities dsc_caps;
978 979
	struct dc_lttpr_caps lttpr_caps;

980 981
};

982
#include "dc_link.h"
983 984 985 986 987

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

988 989 990 991 992 993 994 995 996 997 998
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

999

1000 1001 1002 1003 1004 1005
struct dc_sink_dsc_caps {
	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
	// 'false' if they are sink's DSC caps
	bool is_virtual_dpcd_dsc;
	struct dsc_dec_dpcd_caps dsc_dec_caps;
};
1006

1007 1008 1009 1010 1011 1012 1013
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1014
	struct dc_container_id *dc_container_id;
1015
	uint32_t dongle_max_pix_clk;
1016
	void *priv;
1017
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1018
	bool converter_disable_audio;
1019

1020
	struct dc_sink_dsc_caps sink_dsc_caps;
1021

1022 1023 1024 1025
	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

1026 1027
	uint32_t sink_id;

1028
	/* private to dc_sink.c */
1029 1030 1031
	// refcount must be the last member in dc_sink, since we want the
	// sink structure to be logically cloneable up to (but not including)
	// refcount
D
Dave Airlie 已提交
1032
	struct kref refcount;
1033 1034
};

1035 1036
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1037 1038 1039

struct dc_sink_init_data {
	enum signal_type sink_signal;
1040
	struct dc_link *link;
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

1053

1054 1055 1056 1057 1058 1059 1060
/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1061
bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1072
		enum dc_acpi_cm_power_state power_state);
1073
void dc_resume(struct dc *dc);
1074 1075 1076
unsigned int dc_get_current_backlight_pwm(struct dc *dc);
unsigned int dc_get_target_backlight_pwm(struct dc *dc);

1077
bool dc_is_dmcu_initialized(struct dc *dc);
1078

1079 1080
enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
1081 1082 1083 1084
/*******************************************************************************
 * DSC Interfaces
 ******************************************************************************/
#include "dc_dsc.h"
1085
#endif /* DC_INTERFACE_H_ */