“708d019fd1d2d1bf184e797ebe934c90a6527d50”上不存在“git@gitcode.net:openeuler/kernel.git”
amdgpu_vm.c 77.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139 140 141 142 143 144 145
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
146 147 148 149 150 151 152 153 154 155 156 157 158
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

159 160 161
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&base->vm_status, &vm->relocated);

162 163 164 165 166 167 168 169 170 171 172 173 174
	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
	list_move_tail(&base->vm_status, &vm->evicted);
175
	base->moved = true;
176 177
}

178 179 180 181
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
182
 * @level: VMPT level
183
 *
184 185
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
186 187 188 189
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
190 191 192 193 194 195 196
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
197
			adev->vm_manager.block_size;
198 199 200 201 202 203 204 205 206
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
207 208
}

A
Alex Deucher 已提交
209
/**
210
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
211 212
 *
 * @adev: amdgpu_device pointer
213
 * @level: VMPT level
A
Alex Deucher 已提交
214
 *
215 216
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
217
 */
218 219
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
220
{
221 222
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
223

224
	if (level == adev->vm_manager.root_level)
225
		/* For the root directory */
226
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
227
	else if (level != AMDGPU_VM_PTB)
228 229 230
		/* Everything in between */
		return 512;
	else
231
		/* For the page tables on the leaves */
232
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
233 234 235
}

/**
236
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
237 238
 *
 * @adev: amdgpu_device pointer
239
 * @level: VMPT level
A
Alex Deucher 已提交
240
 *
241 242
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
243
 */
244
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
245
{
246
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
247 248 249
}

/**
250
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
251 252
 *
 * @vm: vm providing the BOs
253
 * @validated: head of validation list
254
 * @entry: entry to add
A
Alex Deucher 已提交
255 256
 *
 * Add the page directory to the list of BOs to
257
 * validate for command submission.
A
Alex Deucher 已提交
258
 */
259 260 261
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
262
{
263
	entry->robj = vm->root.base.bo;
264
	entry->priority = 0;
265
	entry->tv.bo = &entry->robj->tbo;
266
	entry->tv.shared = true;
267
	entry->user_pages = NULL;
268 269
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
270

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

312
/**
313
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
314
 *
315
 * @adev: amdgpu device pointer
316
 * @vm: vm providing the BOs
317 318 319 320
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
321 322 323
 *
 * Returns:
 * Validation result.
324
 */
325 326 327
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
328
{
329 330
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
331

332 333
	vm->bulk_moveable &= list_empty(&vm->evicted);

334 335
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
336

337 338 339
		r = validate(param, bo);
		if (r)
			break;
340

341 342
		if (bo->tbo.type != ttm_bo_type_kernel) {
			spin_lock(&vm->moved_lock);
343
			list_move(&bo_base->vm_status, &vm->moved);
344 345
			spin_unlock(&vm->moved_lock);
		} else {
346 347 348 349
			if (vm->use_cpu_for_update)
				r = amdgpu_bo_kmap(bo, NULL);
			else
				r = amdgpu_ttm_alloc_gart(&bo->tbo);
350 351
			if (r)
				break;
352
			list_move(&bo_base->vm_status, &vm->relocated);
353
		}
354 355
	}

356
	return r;
357 358
}

359
/**
360
 * amdgpu_vm_ready - check VM is ready for updates
361
 *
362
 * @vm: VM to check
A
Alex Deucher 已提交
363
 *
364
 * Check if all VM PDs/PTs are ready for updates
365 366 367
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
368
 */
369
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
370
{
371
	return list_empty(&vm->evicted);
372 373
}

374 375 376 377
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
378
 * @vm: VM to clear BO from
379 380
 * @bo: BO to clear
 * @level: level this BO is at
381
 * @pte_support_ats: indicate ATS support from PTE
382 383
 *
 * Root PD needs to be reserved when calling this.
384 385 386
 *
 * Returns:
 * 0 on success, errno otherwise.
387 388
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
389 390
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
391 392 393
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
394
	unsigned entries, ats_entries;
395 396
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
397
	uint64_t addr;
398 399
	int r;

400 401 402 403 404 405 406 407 408 409 410 411 412
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
413
	} else {
414
		ats_entries = 0;
415 416
	}

417
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
418 419 420 421 422 423 424 425 426

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

427 428 429 430
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

431 432 433 434
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

435
	addr = amdgpu_bo_gpu_offset(bo);
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

452 453 454
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
455 456 457 458 459
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

460 461
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
462 463 464 465 466
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
467 468 469 470 471

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

472 473 474 475 476 477 478 479 480
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
496 497 498 499 500 501
	if (bp->size <= PAGE_SIZE && adev->asic_type >= CHIP_VEGA10 &&
	    adev->flags & AMD_IS_APU)
		bp->domain |= AMDGPU_GEM_DOMAIN_GTT;
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
502 503 504 505 506 507 508 509 510 511
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW |
			AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

512
/**
513 514 515 516
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
517
 * @parent: parent PT
518 519
 * @saddr: start of the address range
 * @eaddr: end of the address range
520 521
 * @level: VMPT level
 * @ats: indicate ATS support from PTE
522 523
 *
 * Make sure the page directories and page tables are allocated
524 525 526
 *
 * Returns:
 * 0 on success, errno otherwise.
527 528 529 530 531
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
532
				  unsigned level, bool ats)
533
{
534
	unsigned shift = amdgpu_vm_level_shift(adev, level);
535
	struct amdgpu_bo_param bp;
536
	unsigned pt_idx, from, to;
537
	int r;
538 539 540 541

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
542 543 544
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
545 546 547 548
		if (!parent->entries)
			return -ENOMEM;
	}

549 550 551 552 553
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
554 555

	++level;
556 557
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
558

559
	amdgpu_vm_bo_param(adev, vm, level, &bp);
560

561 562 563 564 565
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

566
		if (!entry->base.bo) {
567
			r = amdgpu_bo_create(adev, &bp, &pt);
568 569 570
			if (r)
				return r;

571
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
572
			if (r) {
573
				amdgpu_bo_unref(&pt->shadow);
574 575 576 577
				amdgpu_bo_unref(&pt);
				return r;
			}

578 579 580
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
581
					amdgpu_bo_unref(&pt->shadow);
582 583 584 585 586
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

587 588 589
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
590
			pt->parent = amdgpu_bo_ref(parent->base.bo);
591

592
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
593 594
		}

595
		if (level < AMDGPU_VM_PTB) {
596 597 598 599
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
600
						   sub_eaddr, level, ats);
601 602 603 604 605 606 607 608
			if (r)
				return r;
		}
	}

	return 0;
}

609 610 611 612 613 614 615 616 617
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
618 619 620
 *
 * Returns:
 * 0 on success, errno otherwise.
621 622 623 624 625 626
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
627
	bool ats = false;
628 629 630 631 632 633

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
634 635 636

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
637 638 639 640

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

641 642 643 644 645 646
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

647
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
648
				      adev->vm_manager.root_level, ats);
649 650
}

651 652 653 654 655 656
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
657
{
658
	const struct amdgpu_ip_block *ip_block;
659 660 661
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
662

663
	has_compute_vm_bug = false;
664

665
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
666 667 668 669 670 671 672 673 674
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
675

676 677 678 679 680
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
681
		else
682
			ring->has_compute_vm_bug = false;
683 684 685
	}
}

686 687 688 689 690 691 692 693 694
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
695 696
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
697
{
698 699
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
700 701
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
702
	bool gds_switch_needed;
703
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
704

705
	if (job->vmid == 0)
706
		return false;
707
	id = &id_mgr->ids[job->vmid];
708 709 710 711 712 713 714
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
715

716
	if (amdgpu_vmid_had_gpu_reset(adev, id))
717
		return true;
A
Alex Xie 已提交
718

719
	return vm_flush_needed || gds_switch_needed;
720 721
}

A
Alex Deucher 已提交
722 723 724 725
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
726
 * @job:  related job
727
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
728
 *
729
 * Emit a VM flush when it is necessary.
730 731 732
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
733
 */
M
Monk Liu 已提交
734
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
735
{
736
	struct amdgpu_device *adev = ring->adev;
737
	unsigned vmhub = ring->funcs->vmhub;
738
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
739
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
740
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
741 742 743 744 745 746
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
747
	bool vm_flush_needed = job->vm_needs_flush;
748 749 750 751
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
752
	unsigned patch_offset = 0;
753
	int r;
754

755
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
756 757
		gds_switch_needed = true;
		vm_flush_needed = true;
758
		pasid_mapping_needed = true;
759
	}
760

761 762 763 764 765
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
766
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
767
		return 0;
768

769 770
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
771

M
Monk Liu 已提交
772 773 774
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

775
	if (vm_flush_needed) {
776
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
777
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
778 779 780 781
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
782

783
	if (vm_flush_needed || pasid_mapping_needed) {
784
		r = amdgpu_fence_emit(ring, &fence, 0);
785 786
		if (r)
			return r;
787
	}
788

789
	if (vm_flush_needed) {
790
		mutex_lock(&id_mgr->lock);
791
		dma_fence_put(id->last_flush);
792 793 794
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
795
		mutex_unlock(&id_mgr->lock);
796
	}
797

798 799 800 801 802 803 804
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

805
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
806 807 808 809 810 811
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
812
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
813 814 815 816 817 818 819 820 821 822 823 824
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
825
	}
826
	return 0;
827 828
}

A
Alex Deucher 已提交
829 830 831 832 833 834
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
835
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
836 837 838 839
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
840 841 842
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
843 844 845 846 847 848
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

849 850
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
851 852 853 854 855 856 857
			return bo_va;
		}
	}
	return NULL;
}

/**
858
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
859
 *
860
 * @params: see amdgpu_pte_update_params definition
861
 * @bo: PD/PT to update
A
Alex Deucher 已提交
862 863 864 865 866 867 868 869 870
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
871
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
872
				  struct amdgpu_bo *bo,
873 874
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
875
				  uint64_t flags)
A
Alex Deucher 已提交
876
{
877
	pe += amdgpu_bo_gpu_offset(bo);
878
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
879

880
	if (count < 3) {
881 882
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
883 884

	} else {
885
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
886 887 888 889
				      count, incr, flags);
	}
}

890 891 892 893
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
894
 * @bo: PD/PT to update
895 896 897 898 899 900 901 902 903
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
904
				   struct amdgpu_bo *bo,
905 906
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
907
				   uint64_t flags)
908
{
909
	uint64_t src = (params->src + (addr >> 12) * 8);
910

911
	pe += amdgpu_bo_gpu_offset(bo);
912 913 914
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
915 916
}

A
Alex Deucher 已提交
917
/**
918
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
919
 *
920
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
921 922 923
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
924 925 926 927
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
928
 */
929
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
930 931 932
{
	uint64_t result;

933 934
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
935

936 937
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
938

939
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
940 941 942 943

	return result;
}

944 945 946 947
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
948
 * @bo: PD/PT to update
949 950 951 952 953 954 955 956 957
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
958
				   struct amdgpu_bo *bo,
959 960 961 962 963
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
964
	uint64_t value;
965

966 967
	pe += (unsigned long)amdgpu_bo_kptr(bo);

968 969
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

970
	for (i = 0; i < count; i++) {
971 972 973
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
974 975
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
976 977 978 979
		addr += incr;
	}
}

980 981 982 983 984 985 986 987 988 989 990

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
991 992
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
993 994 995 996 997
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
998
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
999 1000 1001 1002 1003 1004
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1005
/*
1006
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1007
 *
1008
 * @param: parameters for the update
1009
 * @vm: requested vm
1010
 * @parent: parent directory
1011
 * @entry: entry to update
1012
 *
1013
 * Makes sure the requested entry in parent is up to date.
1014
 */
1015 1016 1017 1018
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1019
{
1020
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1021 1022
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1023

1024 1025 1026
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1027

1028
	for (level = 0, pbo = bo->parent; pbo; ++level)
1029 1030
		pbo = pbo->parent;

1031
	level += params->adev->vm_manager.root_level;
1032
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1033 1034 1035 1036
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1037 1038
}

1039 1040 1041
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
1042 1043
 * @adev: amdgpu_device pointer
 * @vm: related vm
1044
 * @parent: parent PD
1045
 * @level: VMPT level
1046 1047 1048
 *
 * Mark all PD level as invalid after an error.
 */
1049 1050 1051 1052
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1053
{
1054
	unsigned pt_idx, num_entries;
1055 1056 1057 1058 1059

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1060 1061
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1062 1063
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1064
		if (!entry->base.bo)
1065 1066
			continue;

1067 1068
		if (!entry->base.moved)
			list_move(&entry->base.vm_status, &vm->relocated);
1069
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1070 1071 1072
	}
}

1073 1074 1075 1076 1077 1078 1079
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1080 1081 1082
 *
 * Returns:
 * 0 for success, error for failure.
1083 1084 1085 1086
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1087 1088 1089
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1090
	int r = 0;
1091

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1115
	while (!list_empty(&vm->relocated)) {
1116 1117
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1118 1119 1120 1121 1122
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1123
		bo_base->moved = false;
1124
		list_del_init(&bo_base->vm_status);
1125 1126

		bo = bo_base->bo->parent;
1127
		if (!bo)
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1140
	}
1141

1142 1143 1144
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1145
		amdgpu_asic_flush_hdp(adev, NULL);
1146 1147 1148 1149 1150 1151 1152
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1153
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1154 1155 1156 1157 1158 1159
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1160 1161
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1162 1163 1164 1165 1166 1167
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1168 1169
	}

1170 1171 1172 1173 1174 1175
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1176 1177
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1178
	amdgpu_job_free(job);
1179
	return r;
1180 1181
}

1182
/**
1183
 * amdgpu_vm_find_entry - find the entry for an address
1184 1185 1186
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1187 1188
 * @entry: resulting entry or NULL
 * @parent: parent entry
1189
 *
1190
 * Find the vm_pt entry and it's parent for the given address.
1191
 */
1192 1193 1194
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1195
{
1196
	unsigned level = p->adev->vm_manager.root_level;
1197

1198 1199 1200
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1201
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1202

1203
		*parent = *entry;
1204 1205
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1206 1207
	}

1208
	if (level != AMDGPU_VM_PTB)
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1224 1225 1226 1227 1228
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1229
{
1230
	uint64_t pde;
1231 1232

	/* In the case of a mixed PT the PDE must point to it*/
1233 1234
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1235
		/* Set the huge page flag to stop scanning at this PDE */
1236 1237 1238
		flags |= AMDGPU_PDE_PTE;
	}

1239 1240 1241 1242 1243 1244
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			list_move(&entry->base.vm_status, &p->vm->relocated);
		}
1245
		return;
1246
	}
1247

1248
	entry->huge = true;
1249
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1250

1251 1252 1253 1254
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1255 1256
}

A
Alex Deucher 已提交
1257 1258 1259
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1260
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1261 1262
 * @start: start of GPU address range
 * @end: end of GPU address range
1263
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1264 1265
 * @flags: mapping flags
 *
1266
 * Update the page tables in the range @start - @end.
1267 1268 1269
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1270
 */
1271
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1272
				  uint64_t start, uint64_t end,
1273
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1274
{
1275 1276
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1277

1278
	uint64_t addr, pe_start;
1279
	struct amdgpu_bo *pt;
1280
	unsigned nptes;
A
Alex Deucher 已提交
1281 1282

	/* walk over the address space and update the page tables */
1283 1284 1285 1286 1287 1288 1289
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1290

A
Alex Deucher 已提交
1291 1292 1293
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1294
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1295

1296 1297
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1298
		/* We don't need to update PTEs for huge pages */
1299
		if (entry->huge)
1300 1301
			continue;

1302
		pt = entry->base.bo;
1303 1304 1305 1306 1307
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1308
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1309 1310
	}

1311
	return 0;
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1323 1324 1325
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1326
 */
1327
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1328
				uint64_t start, uint64_t end,
1329
				uint64_t dst, uint64_t flags)
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1349 1350
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1351 1352

	/* system pages are non continuously */
1353
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1354
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1355

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1373 1374
		if (r)
			return r;
1375

1376 1377
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1378
	}
1379 1380

	return 0;
A
Alex Deucher 已提交
1381 1382 1383 1384 1385 1386
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1387
 * @exclusive: fence we need to sync to
1388
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1389
 * @vm: requested vm
1390 1391 1392
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1393 1394 1395
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1396
 * Fill in the page table entries between @start and @last.
1397 1398 1399
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1400 1401
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1402
				       struct dma_fence *exclusive,
1403
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1404
				       struct amdgpu_vm *vm,
1405
				       uint64_t start, uint64_t last,
1406
				       uint64_t flags, uint64_t addr,
1407
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1408
{
1409
	struct amdgpu_ring *ring;
1410
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1411
	unsigned nptes, ncmds, ndw;
1412
	struct amdgpu_job *job;
1413
	struct amdgpu_pte_update_params params;
1414
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1415 1416
	int r;

1417 1418
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1419
	params.vm = vm;
1420

1421 1422 1423 1424
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1425 1426 1427 1428 1429 1430 1431 1432
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1433
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1434 1435 1436 1437 1438 1439 1440 1441 1442
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1443
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1444

1445
	nptes = last - start + 1;
A
Alex Deucher 已提交
1446 1447

	/*
1448
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1449
	 *  entries or 2k dwords (whatever is smaller)
1450 1451
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1452
	 */
1453 1454 1455 1456
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1457 1458 1459 1460

	/* padding, etc. */
	ndw = 64;

1461
	if (pages_addr) {
1462
		/* copy commands needed */
1463
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1464

1465
		/* and also PTEs */
A
Alex Deucher 已提交
1466 1467
		ndw += nptes * 2;

1468 1469
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1470 1471
	} else {
		/* set page commands needed */
1472
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1473

1474
		/* extra commands for begin/end fragments */
1475 1476 1477 1478
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1479 1480

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1481 1482
	}

1483 1484
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1485
		return r;
1486

1487
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1488

1489
	if (pages_addr) {
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1503
		addr = 0;
1504 1505
	}

1506
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1507 1508 1509
	if (r)
		goto error_free;

1510
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1511
			     owner, false);
1512 1513
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1514

1515
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1516 1517 1518
	if (r)
		goto error_free;

1519 1520 1521
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1522

1523 1524
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1525
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1526 1527
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1528

1529
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1530 1531
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1532
	return 0;
C
Chunming Zhou 已提交
1533 1534

error_free:
1535
	amdgpu_job_free(job);
1536
	return r;
A
Alex Deucher 已提交
1537 1538
}

1539 1540 1541 1542
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1543
 * @exclusive: fence we need to sync to
1544
 * @pages_addr: DMA addresses to use for mapping
1545 1546
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1547
 * @flags: HW flags for the mapping
1548
 * @nodes: array of drm_mm_nodes with the MC addresses
1549 1550 1551 1552
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1553 1554 1555
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1556 1557
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1558
				      struct dma_fence *exclusive,
1559
				      dma_addr_t *pages_addr,
1560 1561
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1562
				      uint64_t flags,
1563
				      struct drm_mm_node *nodes,
1564
				      struct dma_fence **fence)
1565
{
1566
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1567
	uint64_t pfn, start = mapping->start;
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1578 1579 1580
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1581 1582 1583
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1584 1585 1586 1587 1588 1589
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1590 1591
	trace_amdgpu_vm_bo_update(mapping);

1592 1593 1594 1595 1596 1597
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1598
	}
1599

1600
	do {
1601
		dma_addr_t *dma_addr = NULL;
1602 1603
		uint64_t max_entries;
		uint64_t addr, last;
1604

1605 1606 1607
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1608
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1609 1610 1611 1612
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1613

1614
		if (pages_addr) {
1615 1616
			uint64_t count;

1617
			max_entries = min(max_entries, 16ull * 1024ull);
1618
			for (count = 1;
1619
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1620
			     ++count) {
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1633
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1634 1635
			}

1636 1637
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1638
			addr += pfn << PAGE_SHIFT;
1639 1640
		}

1641
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1642
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1643 1644 1645 1646 1647
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1648
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1649 1650 1651 1652
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1653
		start = last + 1;
1654

1655
	} while (unlikely(start != mapping->last + 1));
1656 1657 1658 1659

	return 0;
}

A
Alex Deucher 已提交
1660 1661 1662 1663 1664
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1665
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1666 1667
 *
 * Fill in the page table entries for @bo_va.
1668 1669 1670
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1671 1672 1673
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1674
			bool clear)
A
Alex Deucher 已提交
1675
{
1676 1677
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1678
	struct amdgpu_bo_va_mapping *mapping;
1679
	dma_addr_t *pages_addr = NULL;
1680
	struct ttm_mem_reg *mem;
1681
	struct drm_mm_node *nodes;
1682
	struct dma_fence *exclusive, **last_update;
1683
	uint64_t flags;
A
Alex Deucher 已提交
1684 1685
	int r;

1686
	if (clear || !bo) {
1687
		mem = NULL;
1688
		nodes = NULL;
1689 1690
		exclusive = NULL;
	} else {
1691 1692
		struct ttm_dma_tt *ttm;

1693
		mem = &bo->tbo.mem;
1694 1695
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1696
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1697
			pages_addr = ttm->dma_address;
1698
		}
1699
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1700 1701
	}

1702
	if (bo)
1703
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1704
	else
1705
		flags = 0x0;
A
Alex Deucher 已提交
1706

1707 1708 1709 1710 1711
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1712 1713
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1714
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1715

1716 1717
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1718
	}
1719 1720

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1721
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1722
					       mapping, flags, nodes,
1723
					       last_update);
A
Alex Deucher 已提交
1724 1725 1726 1727
		if (r)
			return r;
	}

1728 1729 1730
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1731
		amdgpu_asic_flush_hdp(adev, NULL);
1732 1733
	}

1734
	spin_lock(&vm->moved_lock);
1735
	list_del_init(&bo_va->base.vm_status);
1736
	spin_unlock(&vm->moved_lock);
1737

1738 1739 1740 1741
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1742 1743 1744 1745 1746 1747 1748 1749
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_add(&bo_va->base.vm_status, &vm->idle);
	}
A
Alex Deucher 已提交
1750

1751 1752 1753 1754 1755 1756
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1757 1758
	}

A
Alex Deucher 已提交
1759 1760 1761
	return 0;
}

1762 1763
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1764 1765
 *
 * @adev: amdgpu_device pointer
1766 1767 1768 1769 1770 1771 1772
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1773
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1774
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1775 1776 1777
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1778
/**
1779
 * amdgpu_vm_prt_get - add a PRT user
1780 1781
 *
 * @adev: amdgpu_device pointer
1782 1783 1784
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1785
	if (!adev->gmc.gmc_funcs->set_prt)
1786 1787
		return;

1788 1789 1790 1791
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1792 1793
/**
 * amdgpu_vm_prt_put - drop a PRT user
1794 1795
 *
 * @adev: amdgpu_device pointer
1796 1797 1798
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1799
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1800 1801 1802
		amdgpu_vm_update_prt_state(adev);
}

1803
/**
1804
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1805 1806
 *
 * @fence: fence for the callback
1807
 * @_cb: the callback function
1808 1809 1810 1811 1812
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1813
	amdgpu_vm_prt_put(cb->adev);
1814 1815 1816
	kfree(cb);
}

1817 1818
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1819 1820 1821
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1822 1823 1824 1825
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1826
	struct amdgpu_prt_cb *cb;
1827

1828
	if (!adev->gmc.gmc_funcs->set_prt)
1829 1830 1831
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1832 1833 1834 1835 1836
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1837
		amdgpu_vm_prt_put(adev);
1838 1839 1840 1841 1842 1843 1844 1845
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1861 1862 1863 1864
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1865

1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1876
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1877 1878 1879
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1880

1881 1882 1883 1884 1885 1886 1887 1888 1889
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1890
	}
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1902 1903
}

A
Alex Deucher 已提交
1904 1905 1906 1907 1908
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1909 1910
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1911 1912 1913
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
1914 1915 1916 1917
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
1918 1919
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1920 1921
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1922 1923
{
	struct amdgpu_bo_va_mapping *mapping;
1924
	uint64_t init_pte_value = 0;
1925
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1926 1927 1928 1929 1930 1931
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1932

1933
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1934
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1935

1936
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1937
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1938
						init_pte_value, 0, &f);
1939
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1940
		if (r) {
1941
			dma_fence_put(f);
A
Alex Deucher 已提交
1942
			return r;
1943
		}
1944
	}
A
Alex Deucher 已提交
1945

1946 1947 1948 1949 1950
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1951
	}
1952

A
Alex Deucher 已提交
1953 1954 1955 1956 1957
	return 0;

}

/**
1958
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1959 1960 1961 1962
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1963
 * Make sure all BOs which are moved are updated in the PTs.
1964 1965 1966
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
1967
 *
1968
 * PTs have to be reserved!
A
Alex Deucher 已提交
1969
 */
1970
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1971
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1972
{
1973 1974
	struct amdgpu_bo_va *bo_va, *tmp;
	struct list_head moved;
1975
	bool clear;
1976
	int r;
A
Alex Deucher 已提交
1977

1978
	INIT_LIST_HEAD(&moved);
1979
	spin_lock(&vm->moved_lock);
1980 1981
	list_splice_init(&vm->moved, &moved);
	spin_unlock(&vm->moved_lock);
1982

1983 1984
	list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
		struct reservation_object *resv = bo_va->base.bo->tbo.resv;
1985

1986
		/* Per VM BOs never need to bo cleared in the page tables */
1987 1988 1989
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1990
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1991 1992 1993 1994
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1995 1996

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
1997 1998 1999 2000
		if (r) {
			spin_lock(&vm->moved_lock);
			list_splice(&moved, &vm->moved);
			spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2001
			return r;
2002
		}
A
Alex Deucher 已提交
2003

2004 2005 2006
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
2007 2008
	}

2009
	return 0;
A
Alex Deucher 已提交
2010 2011 2012 2013 2014 2015 2016 2017 2018
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2019
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2020
 * Add @bo to the list of bos associated with the vm
2021 2022 2023
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2037
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2038

A
Alex Deucher 已提交
2039
	bo_va->ref_count = 1;
2040 2041
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2042

A
Alex Deucher 已提交
2043 2044 2045
	return bo_va;
}

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2063
	mapping->bo_va = bo_va;
2064 2065 2066 2067 2068 2069
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2070 2071
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
2072
		spin_lock(&vm->moved_lock);
2073
		list_move(&bo_va->base.vm_status, &vm->moved);
2074
		spin_unlock(&vm->moved_lock);
2075 2076 2077 2078
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2079 2080 2081 2082 2083 2084 2085
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2086
 * @size: BO size in bytes
A
Alex Deucher 已提交
2087 2088 2089
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2090 2091 2092
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2093
 *
2094
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2095 2096 2097 2098
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2099
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2100
{
2101
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2102 2103
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2104 2105
	uint64_t eaddr;

2106 2107
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2108
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2109 2110
		return -EINVAL;

A
Alex Deucher 已提交
2111
	/* make sure object fit at this offset */
2112
	eaddr = saddr + size - 1;
2113
	if (saddr >= eaddr ||
2114
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2115 2116 2117 2118 2119
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2120 2121
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2122 2123
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2124
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2125
			tmp->start, tmp->last + 1);
2126
		return -EINVAL;
A
Alex Deucher 已提交
2127 2128 2129
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2130 2131
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2132

2133 2134
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2135 2136 2137
	mapping->offset = offset;
	mapping->flags = flags;

2138
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2150
 * @size: BO size in bytes
2151 2152 2153 2154
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2155 2156 2157
 *
 * Returns:
 * 0 for success, error for failure.
2158 2159 2160 2161 2162 2163 2164 2165 2166
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2167
	struct amdgpu_bo *bo = bo_va->base.bo;
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2179
	    (bo && offset + size > amdgpu_bo_size(bo)))
2180 2181 2182 2183 2184 2185 2186
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2187
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2188 2189 2190 2191 2192 2193 2194 2195
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2196 2197
	mapping->start = saddr;
	mapping->last = eaddr;
2198 2199 2200
	mapping->offset = offset;
	mapping->flags = flags;

2201
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2202

A
Alex Deucher 已提交
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2214 2215 2216
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2217
 *
2218
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2219 2220 2221 2222 2223 2224
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2225
	struct amdgpu_vm *vm = bo_va->base.vm;
2226
	bool valid = true;
A
Alex Deucher 已提交
2227

2228
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2229

2230
	list_for_each_entry(mapping, &bo_va->valids, list) {
2231
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2232 2233 2234
			break;
	}

2235 2236 2237 2238
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2239
			if (mapping->start == saddr)
2240 2241 2242
				break;
		}

2243
		if (&mapping->list == &bo_va->invalids)
2244
			return -ENOENT;
A
Alex Deucher 已提交
2245
	}
2246

A
Alex Deucher 已提交
2247
	list_del(&mapping->list);
2248
	amdgpu_vm_it_remove(mapping, &vm->va);
2249
	mapping->bo_va = NULL;
2250
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2251

2252
	if (valid)
A
Alex Deucher 已提交
2253
		list_add(&mapping->list, &vm->freed);
2254
	else
2255 2256
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2257 2258 2259 2260

	return 0;
}

2261 2262 2263 2264 2265 2266 2267 2268 2269
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2270 2271 2272
 *
 * Returns:
 * 0 for success, error for failure.
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2290
	INIT_LIST_HEAD(&before->list);
2291 2292 2293 2294 2295 2296

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2297
	INIT_LIST_HEAD(&after->list);
2298 2299

	/* Now gather all removed mappings */
2300 2301
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2302
		/* Remember mapping split at the start */
2303 2304 2305
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2306 2307
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2308 2309
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2310 2311 2312
		}

		/* Remember mapping split at the end */
2313 2314 2315
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2316
			after->offset = tmp->offset;
2317
			after->offset += after->start - tmp->start;
2318
			after->flags = tmp->flags;
2319 2320
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2321 2322 2323 2324
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2325 2326

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2327 2328 2329 2330
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2331
		amdgpu_vm_it_remove(tmp, &vm->va);
2332 2333
		list_del(&tmp->list);

2334 2335 2336 2337
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2338

2339
		tmp->bo_va = NULL;
2340 2341 2342 2343
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2344 2345
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2346
		amdgpu_vm_it_insert(before, &vm->va);
2347 2348 2349 2350 2351 2352 2353
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2354
	if (!list_empty(&after->list)) {
2355
		amdgpu_vm_it_insert(after, &vm->va);
2356 2357 2358 2359 2360 2361 2362 2363 2364
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2365 2366 2367 2368
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2369
 * @addr: the address
2370 2371
 *
 * Find a mapping by it's address.
2372 2373 2374 2375
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2376 2377 2378 2379 2380 2381 2382
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2412 2413 2414 2415 2416 2417
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2418
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2419 2420 2421 2422 2423 2424 2425
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2426
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2427

2428
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2429

2430
	spin_lock(&vm->moved_lock);
2431
	list_del(&bo_va->base.vm_status);
2432
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2433

2434
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2435
		list_del(&mapping->list);
2436
		amdgpu_vm_it_remove(mapping, &vm->va);
2437
		mapping->bo_va = NULL;
2438
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2439 2440 2441 2442
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2443
		amdgpu_vm_it_remove(mapping, &vm->va);
2444 2445
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2446
	}
2447

2448
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2449 2450 2451 2452 2453 2454 2455 2456
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2457
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2458
 *
2459
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2460 2461
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2462
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2463
{
2464 2465
	struct amdgpu_vm_bo_base *bo_base;

2466 2467 2468 2469
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2470
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2471
		struct amdgpu_vm *vm = bo_base->vm;
2472
		bool was_moved = bo_base->moved;
2473

2474
		bo_base->moved = true;
2475
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2476 2477 2478 2479 2480
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2481 2482 2483
			continue;
		}

2484
		if (was_moved)
2485 2486
			continue;

2487 2488 2489 2490 2491 2492 2493
		if (bo->tbo.type == ttm_bo_type_kernel) {
			list_move(&bo_base->vm_status, &vm->relocated);
		} else {
			spin_lock(&bo_base->vm->moved_lock);
			list_move(&bo_base->vm_status, &vm->moved);
			spin_unlock(&bo_base->vm->moved_lock);
		}
A
Alex Deucher 已提交
2494 2495 2496
	}
}

2497 2498 2499 2500 2501 2502 2503 2504
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2518 2519
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2520 2521
 *
 * @adev: amdgpu_device pointer
2522
 * @min_vm_size: the minimum vm size in GB if it's set auto
2523 2524 2525 2526
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2527
 */
2528
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2529 2530
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2531
{
2532 2533
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2534 2535 2536
	uint64_t tmp;

	/* adjust vm size first */
2537
	if (amdgpu_vm_size != -1) {
2538
		vm_size = amdgpu_vm_size;
2539 2540 2541 2542 2543
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2568
	}
2569 2570

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2571 2572

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2573 2574
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2575 2576
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2590
	/* block size depends on vm size and hw setup*/
2591
	if (amdgpu_vm_block_size != -1)
2592
		adev->vm_manager.block_size =
2593 2594 2595 2596 2597
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2598
	else
2599
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2600

2601 2602 2603 2604
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2605

2606 2607 2608
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2609
		 adev->vm_manager.fragment_size);
2610 2611
}

A
Alex Deucher 已提交
2612 2613 2614 2615 2616
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2617
 * @vm_context: Indicates if it GFX or Compute context
2618
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2619
 *
2620
 * Init @vm fields.
2621 2622 2623
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2624
 */
2625
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2626
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2627
{
2628
	struct amdgpu_bo_param bp;
2629
	struct amdgpu_bo *root;
2630
	int r, i;
A
Alex Deucher 已提交
2631

2632
	vm->va = RB_ROOT_CACHED;
2633 2634
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2635
	INIT_LIST_HEAD(&vm->evicted);
2636
	INIT_LIST_HEAD(&vm->relocated);
2637
	spin_lock_init(&vm->moved_lock);
2638
	INIT_LIST_HEAD(&vm->moved);
2639
	INIT_LIST_HEAD(&vm->idle);
A
Alex Deucher 已提交
2640
	INIT_LIST_HEAD(&vm->freed);
2641

2642
	/* create scheduler entity for page table updates */
2643 2644
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2645
	if (r)
2646
		return r;
2647

Y
Yong Zhao 已提交
2648
	vm->pte_support_ats = false;
2649
	vm->bulk_moveable = true;
Y
Yong Zhao 已提交
2650 2651

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2652 2653
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2654

2655
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2656
			vm->pte_support_ats = true;
2657
	} else {
2658 2659
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2660
	}
2661 2662
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2663
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2664
		  "CPU update of VM recommended only for large BAR system\n");
2665
	vm->last_update = NULL;
2666

2667
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2668
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2669
	if (r)
2670 2671
		goto error_free_sched_entity;

2672
	r = amdgpu_bo_reserve(root, true);
2673 2674 2675
	if (r)
		goto error_free_root;

2676
	r = amdgpu_vm_clear_bo(adev, vm, root,
2677 2678
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2679 2680 2681
	if (r)
		goto error_unreserve;

2682
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2683
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2684

2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2696 2697
	}

2698
	INIT_KFIFO(vm->faults);
2699
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2700 2701

	return 0;
2702

2703 2704 2705
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2706
error_free_root:
2707 2708 2709
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2710 2711

error_free_sched_entity:
2712
	drm_sched_entity_destroy(&vm->entity);
2713 2714

	return r;
A
Alex Deucher 已提交
2715 2716
}

2717 2718 2719
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2720 2721 2722
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2723 2724 2725 2726 2727 2728 2729 2730 2731
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2732
 * setting.
2733
 *
2734 2735
 * Returns:
 * 0 for success, -errno for errors.
2736
 */
2737
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
2773
			goto free_idr;
2774 2775 2776 2777 2778 2779 2780 2781
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2782
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2783 2784 2785 2786 2787 2788 2789 2790 2791
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

2792 2793 2794 2795
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
2796 2797 2798
		vm->pasid = 0;
	}

2799 2800 2801
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
2816 2817 2818 2819
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

2840 2841 2842
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2843 2844 2845
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2846 2847 2848
 *
 * Free the page directory or page table level and all sub levels.
 */
2849 2850 2851
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2852
{
2853
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2854

2855 2856 2857 2858 2859
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2860 2861
	}

2862 2863 2864 2865
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2866

2867
	kvfree(parent->entries);
2868 2869
}

A
Alex Deucher 已提交
2870 2871 2872 2873 2874 2875
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2876
 * Tear down @vm.
A
Alex Deucher 已提交
2877 2878 2879 2880 2881
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2882
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2883
	struct amdgpu_bo *root;
2884
	u64 fault;
2885
	int i, r;
A
Alex Deucher 已提交
2886

2887 2888
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2889 2890 2891 2892
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2893 2894 2895 2896 2897 2898 2899 2900
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2901
	drm_sched_entity_destroy(&vm->entity);
2902

2903
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2904 2905
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2906 2907
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2908
		list_del(&mapping->list);
2909
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2910 2911 2912
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2913
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2914
			amdgpu_vm_prt_fini(adev, vm);
2915
			prt_fini_needed = false;
2916
		}
2917

A
Alex Deucher 已提交
2918
		list_del(&mapping->list);
2919
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2920 2921
	}

2922 2923 2924 2925 2926
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2927 2928
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2929 2930 2931
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2932
	dma_fence_put(vm->last_update);
2933
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2934
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2935
}
2936

2937 2938 2939 2940 2941 2942
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
2943 2944 2945 2946
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
2947 2948 2949 2950 2951 2952 2953 2954
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2955
	if (!vm) {
2956
		/* VM not found, can't track fault credit */
2957
		spin_unlock(&adev->vm_manager.pasid_lock);
2958
		return true;
2959
	}
2960 2961

	/* No lock needed. only accessed by IRQ handler */
2962
	if (!vm->fault_credit) {
2963
		/* Too many faults in this VM */
2964
		spin_unlock(&adev->vm_manager.pasid_lock);
2965
		return false;
2966
	}
2967 2968

	vm->fault_credit--;
2969
	spin_unlock(&adev->vm_manager.pasid_lock);
2970 2971 2972
	return true;
}

2973 2974 2975 2976 2977 2978 2979 2980 2981
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2982
	unsigned i;
2983

2984
	amdgpu_vmid_mgr_init(adev);
2985

2986 2987
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2988 2989 2990
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2991
	spin_lock_init(&adev->vm_manager.prt_lock);
2992
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2993 2994 2995 2996 2997 2998

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
2999
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3010 3011
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3012 3013
}

3014 3015 3016 3017 3018 3019 3020 3021 3022
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3023 3024 3025
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3026
	amdgpu_vmid_mgr_fini(adev);
3027
}
C
Chunming Zhou 已提交
3028

3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3039 3040 3041
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3042 3043 3044
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3045 3046 3047

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3048
		/* current, we only have requirement to reserve vmid from gfxhub */
3049
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3050 3051 3052
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3053
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3054
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3055 3056 3057 3058 3059 3060 3061
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
 * @dev: drm device pointer
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}