hw.c 82.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22 23
#include <asm/unaligned.h>

24
#include "hw.h"
25
#include "hw-ops.h"
26
#include "rc.h"
27
#include "ar9003_mac.h"
28
#include "ar9003_mci.h"
29
#include "ar9003_phy.h"
30 31
#include "debug.h"
#include "ath9k.h"
32

33
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
34

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

52 53 54 55 56 57 58
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

59 60 61 62 63 64
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

65 66 67 68 69 70 71 72
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

73 74 75 76 77 78 79 80 81
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
82 83 84
/********************/
/* Helper Functions */
/********************/
85

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
#ifdef CONFIG_ATH9K_DEBUGFS

void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
{
	struct ath_softc *sc = common->priv;
	if (sync_cause)
		sc->debug.stats.istats.sync_cause_all++;
	if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
		sc->debug.stats.istats.sync_rtc_irq++;
	if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
		sc->debug.stats.istats.sync_mac_irq++;
	if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
		sc->debug.stats.istats.eeprom_illegal_access++;
	if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
		sc->debug.stats.istats.apb_timeout++;
	if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
		sc->debug.stats.istats.pci_mode_conflict++;
	if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
		sc->debug.stats.istats.host1_fatal++;
	if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
		sc->debug.stats.istats.host1_perr++;
	if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
		sc->debug.stats.istats.trcv_fifo_perr++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
		sc->debug.stats.istats.radm_cpl_ep++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
		sc->debug.stats.istats.radm_cpl_dllp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
		sc->debug.stats.istats.radm_cpl_tlp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
		sc->debug.stats.istats.radm_cpl_ecrc_err++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
		sc->debug.stats.istats.radm_cpl_timeout++;
	if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
		sc->debug.stats.istats.local_timeout++;
	if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
		sc->debug.stats.istats.pm_access++;
	if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
		sc->debug.stats.istats.mac_awake++;
	if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
		sc->debug.stats.istats.mac_asleep++;
	if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
		sc->debug.stats.istats.mac_sleep_access++;
}
#endif


133
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
134
{
135
	struct ath_common *common = ath9k_hw_common(ah);
136
	struct ath9k_channel *chan = ah->curchan;
137
	unsigned int clockrate;
138

139 140 141
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
142
	else if (!chan) /* should really check for CCK instead */
143
		clockrate = ATH9K_CLOCK_RATE_CCK;
144
	else if (IS_CHAN_2GHZ(chan))
145 146 147
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
148
	else
149 150
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

151 152 153
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
154
		if (IS_CHAN_HALF_RATE(chan))
155
			clockrate /= 2;
156
		if (IS_CHAN_QUARTER_RATE(chan))
157 158 159
			clockrate /= 4;
	}

160
	common->clockrate = clockrate;
S
Sujith 已提交
161 162
}

163
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
164
{
165
	struct ath_common *common = ath9k_hw_common(ah);
166

167
	return usecs * common->clockrate;
S
Sujith 已提交
168
}
169

S
Sujith 已提交
170
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
171 172 173
{
	int i;

S
Sujith 已提交
174 175 176
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
177 178 179 180 181
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
182

183
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
184 185
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
186

S
Sujith 已提交
187
	return false;
188
}
189
EXPORT_SYMBOL(ath9k_hw_wait);
190

191 192 193
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
194
	hw_delay /= 10;
195 196 197 198 199 200 201 202 203

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

204
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
205 206 207 208 209 210 211 212 213 214 215 216 217
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

218 219 220 221 222 223 224 225 226 227 228 229
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

230
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
231
			   u8 phy, int kbps,
S
Sujith 已提交
232 233
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
234
{
S
Sujith 已提交
235
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
236

S
Sujith 已提交
237 238
	if (kbps == 0)
		return 0;
239

240
	switch (phy) {
S
Sujith 已提交
241
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
242
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
243
		if (shortPreamble)
S
Sujith 已提交
244 245 246 247
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
248
	case WLAN_RC_PHY_OFDM:
249
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
250 251 252 253 254 255
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
256 257
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
273 274
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
275 276 277
		txTime = 0;
		break;
	}
278

S
Sujith 已提交
279 280
	return txTime;
}
281
EXPORT_SYMBOL(ath9k_hw_computetxtime);
282

283
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
284 285
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
286
{
S
Sujith 已提交
287
	int8_t extoff;
288

S
Sujith 已提交
289 290 291 292
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
293 294
	}

295
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
296 297 298 299 300 301 302 303
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
304

S
Sujith 已提交
305 306
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
307
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
308
	centers->ext_center =
309
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
310 311
}

S
Sujith 已提交
312 313 314 315
/******************/
/* Chip Revisions */
/******************/

316
static void ath9k_hw_read_revisions(struct ath_hw *ah)
317
{
S
Sujith 已提交
318
	u32 val;
319

320 321 322 323
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
324 325 326 327 328 329 330 331 332
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
333 334 335 336 337
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
338 339 340
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
341 342
	}

S
Sujith 已提交
343
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
344

S
Sujith 已提交
345 346
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
347 348 349
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
350

351
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
352 353 354 355
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
356 357
	} else {
		if (!AR_SREV_9100(ah))
358
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
359

360
		ah->hw_version.macRev = val & AR_SREV_REVISION;
361

362
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
363
			ah->is_pciexpress = true;
S
Sujith 已提交
364
	}
365 366
}

S
Sujith 已提交
367 368 369 370
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

371
static void ath9k_hw_disablepcie(struct ath_hw *ah)
372
{
373
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
374
		return;
375

S
Sujith 已提交
376 377 378 379 380 381 382 383 384
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
385

S
Sujith 已提交
386
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
387 388
}

389
/* This should work for all families including legacy */
390
static bool ath9k_hw_chip_test(struct ath_hw *ah)
391
{
392
	struct ath_common *common = ath9k_hw_common(ah);
393
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
394
	u32 regHold[2];
J
Joe Perches 已提交
395 396 397
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
398
	int i, j, loop_max;
399

400 401 402 403 404 405 406
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
407 408
		u32 addr = regAddr[i];
		u32 wrData, rdData;
409

S
Sujith 已提交
410 411 412 413 414 415
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
416 417 418
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
419 420 421 422 423 424 425 426
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
427 428 429
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
430 431
				return false;
			}
432
		}
S
Sujith 已提交
433
		REG_WRITE(ah, regAddr[i], regHold[i]);
434
	}
S
Sujith 已提交
435
	udelay(100);
436

437 438 439
	return true;
}

440
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
441 442
{
	int i;
443

444 445
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
446 447 448 449 450
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.analog_shiftreg = 1;
451

S
Sujith 已提交
452
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
453 454
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
455 456
	}

S
Sujith 已提交
457
	ah->config.rx_intr_mitigation = true;
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
476
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
477 478
}

479
static void ath9k_hw_init_defaults(struct ath_hw *ah)
480
{
481 482 483 484 485
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

486 487
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
488

489
	ah->atim_window = 0;
490 491 492
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
493 494
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
495
	ah->slottime = ATH9K_SLOT_TIME_9;
496
	ah->globaltxtimeout = (u32) -1;
497
	ah->power_mode = ATH9K_PM_UNDEFINED;
498
	ah->htc_reset_init = true;
499 500
}

501
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
502
{
503
	struct ath_common *common = ath9k_hw_common(ah);
504 505 506
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
507
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
508 509 510

	sum = 0;
	for (i = 0; i < 3; i++) {
511
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
512
		sum += eeval;
513 514
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
515
	}
S
Sujith 已提交
516
	if (sum == 0 || sum == 0xffff * 3)
517 518 519 520 521
		return -EADDRNOTAVAIL;

	return 0;
}

522
static int ath9k_hw_post_init(struct ath_hw *ah)
523
{
S
Sujith Manoharan 已提交
524
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
525
	int ecode;
526

S
Sujith Manoharan 已提交
527
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
528 529 530
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
531

532 533 534 535 536
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
537

538
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
539 540
	if (ecode != 0)
		return ecode;
541

542
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
543 544
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
545

546
	ath9k_hw_ani_init(ah);
547

548 549 550 551
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
552
	if (AR_SREV_9300_20_OR_LATER(ah)) {
553 554
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
555 556
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
557 558 559
		}
	}

560 561 562
	return 0;
}

563
static int ath9k_hw_attach_ops(struct ath_hw *ah)
564
{
565 566 567 568 569
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
570 571
}

572 573
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
574
{
575
	struct ath_common *common = ath9k_hw_common(ah);
576
	int r = 0;
577

578 579
	ath9k_hw_read_revisions(ah);

580 581 582 583 584
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
585 586 587 588 589
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
590

591
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
592
		ath_err(common, "Couldn't reset chip\n");
593
		return -EIO;
594 595
	}

596 597 598 599 600
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

601 602 603
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

604 605 606
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
607

608
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
609
		ath_err(common, "Couldn't wakeup chip\n");
610
		return -EIO;
611 612
	}

613
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
614
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
615
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
616
		     !ah->is_pciexpress)) {
617 618 619 620 621 622 623 624
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

625
	ath_dbg(common, RESET, "serialize_regmode is %d\n",
626 627
		ah->config.serialize_regmode);

628 629 630 631 632
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

633 634 635 636 637 638 639 640 641 642
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
643
	case AR_SREV_VERSION_9330:
644
	case AR_SREV_VERSION_9485:
645
	case AR_SREV_VERSION_9340:
646
	case AR_SREV_VERSION_9462:
G
Gabor Juhos 已提交
647
	case AR_SREV_VERSION_9550:
648
	case AR_SREV_VERSION_9565:
649 650
		break;
	default:
651 652 653
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
654
		return -EOPNOTSUPP;
655 656
	}

657
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
658
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
659 660
		ah->is_pciexpress = false;

661 662 663 664
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
665 666
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
667

668
	if (!ah->is_pciexpress)
669 670
		ath9k_hw_disablepcie(ah);

671
	r = ath9k_hw_post_init(ah);
672
	if (r)
673
		return r;
674 675

	ath9k_hw_init_mode_gain_regs(ah);
676 677 678 679
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

680 681
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
682
		ath_err(common, "Failed to initialize MAC address\n");
683
		return r;
684 685
	}

686
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
687
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
688
	else
689
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
690

691 692 693 694
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
695

696 697
	common->state = ATH_HW_INITIALIZED;

698
	return 0;
699 700
}

701
int ath9k_hw_init(struct ath_hw *ah)
702
{
703 704
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
705

706
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
707 708 709 710 711 712 713 714
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
715 716
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
717
	case AR2427_DEVID_PCIE:
718
	case AR9300_DEVID_PCIE:
719
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
720
	case AR9300_DEVID_AR9330:
721
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
722
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
723
	case AR9300_DEVID_AR9580:
724
	case AR9300_DEVID_AR9462:
725
	case AR9485_DEVID_AR1111:
726
	case AR9300_DEVID_AR9565:
727 728 729 730
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
731 732
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
733 734
		return -EOPNOTSUPP;
	}
735

736 737
	ret = __ath9k_hw_init(ah);
	if (ret) {
738 739 740
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
741 742
		return ret;
	}
743

744
	return 0;
745
}
746
EXPORT_SYMBOL(ath9k_hw_init);
747

748
static void ath9k_hw_init_qos(struct ath_hw *ah)
749
{
S
Sujith 已提交
750 751
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
752 753
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
754

S
Sujith 已提交
755 756 757 758 759 760 761 762 763 764
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
765 766

	REGWRITE_BUFFER_FLUSH(ah);
767 768
}

769
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
770
{
771 772 773
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

774 775 776
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
777

778 779
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

780
		udelay(100);
781

782 783 784 785 786 787 788 789
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

790
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
791 792 793
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

794
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
795
			      struct ath9k_channel *chan)
796
{
797 798
	u32 pll;

799
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
800 801 802 803 804 805 806
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
807

808 809 810 811 812 813
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
814 815

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 817 818
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
819
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
820
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
821

822
		/* program BB PLL phase_shift to 0x6 */
823
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
824 825 826 827
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
828
		udelay(1000);
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
862
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
863 864 865 866 867 868 869 870 871 872 873 874 875
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
876 877 878 879 880 881 882 883 884
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
885 886 887 888 889 890 891 892 893 894 895 896
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
897 898 899 900 901 902
		if (AR_SREV_9340(ah))
			regval = (regval & 0x80071fff) | (0x1 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
		else
			regval = (regval & 0x80071fff) | (0x3 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
903 904 905 906
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
907
	}
908 909

	pll = ath9k_hw_compute_pll_control(ah, chan);
910 911
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
912
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
913

914 915
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
916 917
		udelay(1000);

918 919
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
920 921
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
922 923
	}

S
Sujith 已提交
924 925 926
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
927

928
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
929 930 931 932 933 934 935 936 937 938 939
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
940 941
}

942
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
943
					  enum nl80211_iftype opmode)
944
{
945
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
946
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
947 948 949 950
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
951

952
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
953 954
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

955 956 957 958 959 960
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
961

962 963 964 965 966 967
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
968

969 970 971 972
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
973

S
Sujith 已提交
974 975
	ENABLE_REGWRITE_BUFFER(ah);

976
	REG_WRITE(ah, AR_IMR, imr_reg);
977 978
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
979

S
Sujith 已提交
980 981
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
982
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
983 984
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
985

S
Sujith 已提交
986 987
	REGWRITE_BUFFER_FLUSH(ah);

988 989 990 991 992 993
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
994 995
}

996 997 998 999 1000 1001 1002
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

1003
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1004
{
1005 1006 1007
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1008 1009
}

1010
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1011
{
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1022
}
S
Sujith 已提交
1023

1024
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1025 1026
{
	if (tu > 0xFFFF) {
1027 1028
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1029
		ah->globaltxtimeout = (u32) -1;
1030 1031 1032
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1033
		ah->globaltxtimeout = tu;
1034 1035 1036 1037
		return true;
	}
}

1038
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1039
{
1040 1041
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
1042
	int acktimeout, ctstimeout, ack_offset = 0;
1043
	int slottime;
1044
	int sifstime;
1045 1046
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1047

1048
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1049
		ah->misc_mode);
1050

1051 1052 1053
	if (!chan)
		return;

1054
	if (ah->misc_mode != 0)
1055
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1056

1057 1058 1059 1060
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1061 1062
	tx_lat = 54;

1063 1064 1065 1066 1067
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1068 1069 1070 1071 1072 1073 1074
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1075
		sifstime = 32;
1076
		ack_offset = 16;
1077 1078 1079
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1080
		rx_lat = (rx_lat * 4) - 1;
1081 1082 1083 1084
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1085
		sifstime = 64;
1086
		ack_offset = 32;
1087 1088
		slottime = 21;
	} else {
1089 1090 1091 1092 1093 1094 1095 1096
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1097 1098 1099 1100 1101
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1102

1103
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1104 1105
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1106
	ctstimeout = acktimeout;
1107 1108 1109

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1110
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1111 1112 1113 1114
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1115
	if (IS_CHAN_2GHZ(chan) &&
1116
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1117
		acktimeout += 64 - sifstime - ah->slottime;
1118 1119 1120
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1121 1122
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1123
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1124
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1125 1126
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1127 1128 1129 1130 1131 1132 1133 1134

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1135
}
1136
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1137

S
Sujith 已提交
1138
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1139
{
1140 1141
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1142
	if (common->state < ATH_HW_INITIALIZED)
1143
		return;
1144

1145
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1146
}
S
Sujith 已提交
1147
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1148 1149 1150 1151 1152

/*******/
/* INI */
/*******/

1153
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1154 1155 1156
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1157
	if (IS_CHAN_2GHZ(chan))
1158 1159 1160 1161 1162 1163 1164
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1165 1166 1167 1168
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1169
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1170
{
1171
	struct ath_common *common = ath9k_hw_common(ah);
1172
	int txbuf_size;
S
Sujith 已提交
1173

S
Sujith 已提交
1174 1175
	ENABLE_REGWRITE_BUFFER(ah);

1176 1177 1178
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1179 1180
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1181

1182 1183 1184
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1185
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1186

S
Sujith 已提交
1187 1188
	REGWRITE_BUFFER_FLUSH(ah);

1189 1190 1191 1192 1193
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1194 1195
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1196

S
Sujith 已提交
1197
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1198

1199 1200 1201
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1202
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1203

1204 1205 1206
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1207 1208
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1209 1210 1211 1212 1213 1214 1215 1216
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1217 1218 1219 1220
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1221
	if (AR_SREV_9285(ah)) {
1222 1223 1224 1225
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1226 1227 1228 1229 1230 1231
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1232
	}
1233

1234 1235 1236
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1237 1238
	REGWRITE_BUFFER_FLUSH(ah);

1239 1240
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1241 1242
}

1243
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1244
{
1245 1246
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1247 1248

	switch (opmode) {
1249
	case NL80211_IFTYPE_ADHOC:
1250
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1251
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1252
		break;
1253
	case NL80211_IFTYPE_MESH_POINT:
1254 1255 1256
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1257
	case NL80211_IFTYPE_STATION:
1258
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1259
		break;
1260
	default:
1261 1262
		if (!ah->is_monitoring)
			set = 0;
1263
		break;
S
Sujith 已提交
1264
	}
1265
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1266 1267
}

1268 1269
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1285
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1286 1287 1288 1289
{
	u32 rst_flags;
	u32 tmpReg;

1290
	if (AR_SREV_9100(ah)) {
1291 1292
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1293 1294 1295
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1296 1297
	ENABLE_REGWRITE_BUFFER(ah);

1298 1299 1300 1301 1302
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1303 1304 1305 1306 1307 1308 1309 1310
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1311 1312 1313 1314 1315 1316 1317
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1318
			u32 val;
S
Sujith 已提交
1319
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1320 1321 1322 1323 1324 1325 1326

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1327 1328 1329 1330 1331 1332 1333
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

1354
			ath_dbg(ath9k_hw_common(ah), RESET,
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1369
	if (ath9k_hw_mci_is_enabled(ah))
1370
		ar9003_mci_check_gpm_offset(ah);
1371

1372
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1373 1374 1375

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1376 1377
	udelay(50);

1378
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1379
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1380
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1393
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1394
{
S
Sujith 已提交
1395 1396
	ENABLE_REGWRITE_BUFFER(ah);

1397 1398 1399 1400 1401
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1402 1403 1404
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1405
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1406 1407
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1408
	REG_WRITE(ah, AR_RTC_RESET, 0);
1409

S
Sujith 已提交
1410 1411
	REGWRITE_BUFFER_FLUSH(ah);

1412 1413 1414 1415
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1416 1417
		REG_WRITE(ah, AR_RC, 0);

1418
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1419 1420 1421 1422

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1423 1424
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1425
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1426
		return false;
1427 1428
	}

S
Sujith 已提交
1429 1430 1431
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1432
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1433
{
1434
	bool ret = false;
1435

1436 1437 1438 1439 1440
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1441 1442 1443
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1444 1445 1446
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1447 1448
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1449
		ret = ath9k_hw_set_reset_power_on(ah);
1450
		if (ret)
1451
			ah->reset_power_on = true;
1452
		break;
S
Sujith 已提交
1453 1454
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1455 1456
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1457
	default:
1458
		break;
S
Sujith 已提交
1459
	}
1460 1461

	return ret;
1462 1463
}

1464
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1465
				struct ath9k_channel *chan)
1466
{
1467 1468 1469 1470 1471 1472 1473
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1474 1475 1476
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1477 1478

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1479
		return false;
1480

1481
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1482
		return false;
1483

1484
	ah->chip_fullsleep = false;
1485 1486 1487

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1488
	ath9k_hw_init_pll(ah, chan);
1489

S
Sujith 已提交
1490
	return true;
1491 1492
}

1493
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1494
				    struct ath9k_channel *chan)
1495
{
1496
	struct ath_common *common = ath9k_hw_common(ah);
1497 1498
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1499
	u8 ini_reloaded = 0;
1500
	u32 qnum;
1501
	int r;
1502

1503
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1504 1505 1506
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1507
	}
1508 1509 1510

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1511
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1512
				"Transmit frames pending on queue %d\n", qnum);
1513 1514 1515 1516
			return false;
		}
	}

1517
	if (!ath9k_hw_rfbus_req(ah)) {
1518
		ath_err(common, "Could not kill baseband RX\n");
1519 1520 1521
		return false;
	}

1522
	if (band_switch || mode_diff) {
1523 1524 1525
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1526 1527
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1528 1529 1530 1531 1532 1533 1534

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1535
	ath9k_hw_set_channel_regs(ah, chan);
1536

1537
	r = ath9k_hw_rf_set_freq(ah, chan);
1538
	if (r) {
1539
		ath_err(common, "Failed to set channel\n");
1540
		return false;
1541
	}
1542
	ath9k_hw_set_clockrate(ah);
1543
	ath9k_hw_apply_txpower(ah, chan, false);
1544

F
Felix Fietkau 已提交
1545
	ath9k_hw_set_delta_slope(ah, chan);
1546
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1547

1548 1549
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1550

1551 1552
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1553

1554 1555 1556
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1557
		ah->ah_flags &= ~AH_FASTCC;
1558 1559
	}

S
Sujith 已提交
1560 1561 1562
	return true;
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
			       int *hang_state, int *hang_pos)
{
	static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
	u32 chain_state, dcs_pos, i;

	for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
		chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
		for (i = 0; i < 3; i++) {
			if (chain_state == dcu_chain_state[i]) {
				*hang_state = chain_state;
				*hang_pos = dcs_pos;
				return true;
			}
		}
	}
	return false;
}

#define DCU_COMPLETE_STATE        1
#define DCU_COMPLETE_STATE_MASK 0x3
#define NUM_STATUS_READS         50
static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
{
	u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
	u32 i, hang_pos, hang_state, num_state = 6;

	comp_state = REG_READ(ah, AR_DMADBG_6);

	if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
		ath_dbg(ath9k_hw_common(ah), RESET,
			"MAC Hang signature not found at DCU complete\n");
		return false;
	}

	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	dcs_reg = AR_DMADBG_5;
	num_state = 4;
	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	ath_dbg(ath9k_hw_common(ah), RESET,
		"MAC Hang signature 1 not found\n");
	return false;

hang_check_iter:
	ath_dbg(ath9k_hw_common(ah), RESET,
		"DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
		chain_state, comp_state, hang_state, hang_pos);

	for (i = 0; i < NUM_STATUS_READS; i++) {
		chain_state = REG_READ(ah, dcs_reg);
		chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
		comp_state = REG_READ(ah, AR_DMADBG_6);

		if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
					DCU_COMPLETE_STATE) ||
		    (chain_state != hang_state))
			return false;
	}

	ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");

	return true;
}

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1660
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1661
{
1662 1663 1664
	int count = 50;
	u32 reg;

1665 1666 1667
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1668
	if (AR_SREV_9285_12_OR_LATER(ah))
1669 1670 1671 1672
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1673

1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1686

1687
	return false;
J
Johannes Berg 已提交
1688
}
1689
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1690

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else {
		ah->sw_mgmt_crypto = true;
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1719
	REG_RMW(ah, AR_STA_ID1, macStaId1
1720 1721
		  | AR_STA_ID1_RTS_USE_DEF
		  | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1722 1723
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
			 AR_SREV_9550(ah))
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1788 1789 1790 1791 1792 1793 1794
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1795
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1810 1811 1812 1813
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1814
	/*
F
Felix Fietkau 已提交
1815
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1816
	 */
F
Felix Fietkau 已提交
1817
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1818
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1819
		goto fail;
1820 1821 1822 1823 1824 1825 1826 1827

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1828
	if (AR_SREV_9462(ah) && (ah->caldata &&
1829 1830 1831
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1832 1833 1834 1835 1836 1837 1838 1839 1840
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1841
	if (ath9k_hw_mci_is_enabled(ah))
1842
		ar9003_mci_2g5g_switch(ah, false);
1843

1844 1845 1846
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1847 1848 1849 1850 1851 1852 1853 1854
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1855
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1856
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1857
{
1858
	struct ath_common *common = ath9k_hw_common(ah);
1859
	struct timespec ts;
1860 1861 1862
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1863
	u64 tsf = 0;
1864
	s64 usec = 0;
1865
	int r;
1866
	bool start_mci_reset = false;
1867 1868
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1869
	if (ath9k_hw_mci_is_enabled(ah)) {
1870 1871 1872
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1873 1874
	}

1875
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1876
		return -EIO;
1877

1878 1879
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1880

1881
	ah->caldata = caldata;
1882
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1883
			chan->channelFlags != caldata->channelFlags)) {
1884 1885 1886
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1887
	} else if (caldata) {
1888
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1889
	}
1890
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1891

1892 1893 1894 1895
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1896 1897
	}

S
Sujith Manoharan 已提交
1898
	if (ath9k_hw_mci_is_enabled(ah))
1899
		ar9003_mci_stop_bt(ah, save_fullsleep);
1900

1901 1902 1903 1904 1905 1906
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1907 1908 1909 1910
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
	getrawmonotonic(&ts);
	usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000;
S
Sujith 已提交
1911

1912 1913 1914 1915 1916 1917
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1918 1919
	ah->paprd_table_write_done = false;

1920
	/* Only required on the first reset */
1921 1922 1923 1924 1925 1926 1927
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1928
	if (!ath9k_hw_chip_reset(ah, chan)) {
1929
		ath_err(common, "Chip reset failed\n");
1930
		return -EINVAL;
1931 1932
	}

1933
	/* Only required on the first reset */
1934 1935 1936 1937 1938 1939 1940 1941
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1942
	/* Restore TSF */
1943 1944 1945
	getrawmonotonic(&ts);
	usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000 - usec;
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1946

1947
	if (AR_SREV_9280_20_OR_LATER(ah))
1948
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1949

S
Sujith 已提交
1950 1951 1952
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1953
	r = ath9k_hw_process_ini(ah, chan);
1954 1955
	if (r)
		return r;
1956

1957 1958
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1959
	if (ath9k_hw_mci_is_enabled(ah))
1960 1961
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1973
	ath9k_hw_init_mfp(ah);
1974

F
Felix Fietkau 已提交
1975
	ath9k_hw_set_delta_slope(ah, chan);
1976
	ath9k_hw_spur_mitigate_freq(ah, chan);
1977
	ah->eep_ops->set_board_values(ah, chan);
1978

1979
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1980

1981
	r = ath9k_hw_rf_set_freq(ah, chan);
1982 1983
	if (r)
		return r;
1984

1985 1986
	ath9k_hw_set_clockrate(ah);

1987
	ath9k_hw_init_queues(ah);
1988
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1989
	ath9k_hw_ani_cache_ini_regs(ah);
1990 1991
	ath9k_hw_init_qos(ah);

1992
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1993
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1994

1995
	ath9k_hw_init_global_settings(ah);
1996

1997 1998 1999 2000 2001 2002 2003
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
2004 2005
	}

2006
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
2007 2008 2009

	ath9k_hw_set_dma(ah);

2010 2011
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
2012

S
Sujith 已提交
2013
	if (ah->config.rx_intr_mitigation) {
2014 2015 2016 2017
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

2018 2019 2020 2021 2022
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

2023 2024
	ath9k_hw_init_bb(ah, chan);

2025
	if (caldata) {
2026 2027
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
2028
	}
2029
	if (!ath9k_hw_init_cal(ah, chan))
2030
		return -EIO;
2031

S
Sujith Manoharan 已提交
2032
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
2033
		return -EIO;
2034

S
Sujith 已提交
2035
	ENABLE_REGWRITE_BUFFER(ah);
2036

2037
	ath9k_hw_restore_chainmask(ah);
2038 2039
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
2040 2041
	REGWRITE_BUFFER_FLUSH(ah);

2042
	ath9k_hw_init_desc(ah);
2043

2044
	if (ath9k_hw_btcoex_is_enabled(ah))
2045 2046
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
2047
	if (ath9k_hw_mci_is_enabled(ah))
2048
		ar9003_mci_check_bt(ah);
2049

2050 2051 2052
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

2053
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2054
		ar9003_hw_bb_watchdog_config(ah);
2055 2056 2057
		ar9003_hw_disable_phy_restart(ah);
	}

2058 2059
	ath9k_hw_apply_gpio_override(ah);

2060
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
2061 2062
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

2063
	return 0;
2064
}
2065
EXPORT_SYMBOL(ath9k_hw_reset);
2066

S
Sujith 已提交
2067 2068 2069 2070
/******************************/
/* Power Management (Chipset) */
/******************************/

2071 2072 2073 2074
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2075
static void ath9k_set_power_sleep(struct ath_hw *ah)
2076
{
S
Sujith 已提交
2077
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2078

2079
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2080 2081 2082
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2083 2084 2085 2086
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2087

2088 2089 2090 2091 2092 2093
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2094
	if (ath9k_hw_mci_is_enabled(ah))
2095
		udelay(100);
2096

2097 2098
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2099

2100 2101 2102 2103
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2104
	}
2105 2106

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2107 2108
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2109 2110
}

2111 2112 2113 2114 2115
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2116
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2117
{
2118
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2119

S
Sujith 已提交
2120
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2121

2122 2123 2124 2125 2126
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2127

2128 2129 2130 2131 2132 2133 2134 2135 2136
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2137 2138 2139
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2140 2141 2142 2143
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2144
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2145

2146
		if (ath9k_hw_mci_is_enabled(ah))
2147
			udelay(30);
2148
	}
2149 2150 2151 2152

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2153 2154
}

2155
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2156
{
S
Sujith 已提交
2157 2158
	u32 val;
	int i;
2159

2160 2161 2162 2163 2164 2165
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2166 2167 2168 2169
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2170
		}
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
	udelay(50);
2181

2182 2183 2184 2185 2186
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2187 2188
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2189 2190 2191 2192 2193 2194
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2195 2196
	}

2197 2198 2199
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2200
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2201

S
Sujith 已提交
2202
	return true;
2203 2204
}

2205
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2206
{
2207
	struct ath_common *common = ath9k_hw_common(ah);
2208
	int status = true;
S
Sujith 已提交
2209 2210 2211 2212 2213 2214 2215
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2216 2217 2218
	if (ah->power_mode == mode)
		return status;

2219
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2220
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2221 2222 2223

	switch (mode) {
	case ATH9K_PM_AWAKE:
2224
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2225 2226
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2227
		if (ath9k_hw_mci_is_enabled(ah))
2228
			ar9003_mci_set_full_sleep(ah);
2229

2230
		ath9k_set_power_sleep(ah);
2231
		ah->chip_fullsleep = true;
S
Sujith 已提交
2232 2233
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2234
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2235
		break;
2236
	default:
2237
		ath_err(common, "Unknown power mode %u\n", mode);
2238 2239
		return false;
	}
2240
	ah->power_mode = mode;
S
Sujith 已提交
2241

2242 2243 2244 2245 2246
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2247 2248 2249

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2250

S
Sujith 已提交
2251
	return status;
2252
}
2253
EXPORT_SYMBOL(ath9k_hw_setpower);
2254

S
Sujith 已提交
2255 2256 2257 2258
/*******************/
/* Beacon Handling */
/*******************/

2259
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2260 2261 2262
{
	int flags = 0;

S
Sujith 已提交
2263 2264
	ENABLE_REGWRITE_BUFFER(ah);

2265
	switch (ah->opmode) {
2266
	case NL80211_IFTYPE_ADHOC:
2267 2268
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2269 2270
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
2271
		flags |= AR_NDP_TIMER_EN;
2272
	case NL80211_IFTYPE_MESH_POINT:
2273
	case NL80211_IFTYPE_AP:
2274 2275 2276 2277 2278
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2279 2280 2281
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2282
	default:
2283 2284
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2285 2286
		return;
		break;
2287 2288
	}

2289 2290 2291 2292
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2293

S
Sujith 已提交
2294 2295
	REGWRITE_BUFFER_FLUSH(ah);

2296 2297
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2298
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2299

2300
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2301
				    const struct ath9k_beacon_state *bs)
2302 2303
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2304
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2305
	struct ath_common *common = ath9k_hw_common(ah);
2306

S
Sujith 已提交
2307 2308
	ENABLE_REGWRITE_BUFFER(ah);

2309 2310 2311
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
2312
		  TU_TO_USEC(bs->bs_intval));
2313
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2314
		  TU_TO_USEC(bs->bs_intval));
2315

S
Sujith 已提交
2316 2317
	REGWRITE_BUFFER_FLUSH(ah);

2318 2319 2320
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2321
	beaconintval = bs->bs_intval;
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2335 2336 2337 2338
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2339

S
Sujith 已提交
2340 2341
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2342 2343 2344
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2345

S
Sujith 已提交
2346 2347 2348
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2349

S
Sujith 已提交
2350 2351 2352 2353
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2354

S
Sujith 已提交
2355 2356
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2357

S
Sujith 已提交
2358 2359
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2360

S
Sujith 已提交
2361 2362
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2363 2364 2365
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2366

2367 2368
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2369
}
2370
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2371

S
Sujith 已提交
2372 2373 2374 2375
/*******************/
/* HW Capabilities */
/*******************/

2376 2377 2378 2379 2380 2381 2382 2383 2384
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2402 2403
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2404 2405
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2406
		return true;
Z
Zefir Kurtisi 已提交
2407 2408 2409 2410 2411
	default:
		return false;
	}
}

2412
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2413
{
2414
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2415
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2416
	struct ath_common *common = ath9k_hw_common(ah);
2417
	unsigned int chip_chainmask;
2418

2419
	u16 eeval;
2420
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2421

S
Sujith 已提交
2422
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2423
	regulatory->current_rd = eeval;
2424

2425
	if (ah->opmode != NL80211_IFTYPE_AP &&
2426
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2427 2428 2429 2430 2431
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2432 2433
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2434
	}
2435

S
Sujith 已提交
2436
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2437
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2438 2439
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2440 2441 2442
		return -EINVAL;
	}

2443 2444
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2445

2446 2447
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2448

2449 2450 2451 2452
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2453
		chip_chainmask = 1;
2454 2455
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2456 2457 2458 2459 2460 2461 2462
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2463
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2464 2465 2466 2467
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2468
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2469 2470 2471
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2472
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2473 2474
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2475
	else
2476
		/* Use rx_chainmask from EEPROM. */
2477
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2478

2479 2480
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2481 2482
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2483

2484
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2485

2486 2487 2488 2489
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2490 2491
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2492
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2493 2494 2495
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2496

2497 2498
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2499 2500
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2501 2502 2503 2504
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2505
	else if (AR_SREV_9285_12_OR_LATER(ah))
2506
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2507
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2508 2509 2510
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2511

2512
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2513
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2514
	else
S
Sujith 已提交
2515
		pCap->rts_aggr_limit = (8 * 1024);
2516

J
Johannes Berg 已提交
2517
#ifdef CONFIG_ATH9K_RFKILL
2518 2519 2520 2521 2522 2523
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2524 2525

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2526
	}
S
Sujith 已提交
2527
#endif
2528
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2529 2530 2531
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2532

2533
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2534 2535 2536
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2537

2538
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2539
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2540
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2541 2542
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2543 2544 2545
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2546
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2547
		pCap->txs_len = sizeof(struct ar9003_txs);
2548 2549
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2550
		if (AR_SREV_9280_20(ah))
2551
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2552
	}
2553

2554 2555 2556
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2557 2558 2559
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2560
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2561 2562
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2563
	if (AR_SREV_9285(ah)) {
2564 2565 2566
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2567
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2568
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2569 2570
				ath_info(common, "Enable LNA combining\n");
			}
2571
		}
2572 2573
	}

2574 2575 2576 2577 2578
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2579
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2580
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2581
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2582
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2583 2584
			ath_info(common, "Enable LNA combining\n");
		}
2585
	}
2586

Z
Zefir Kurtisi 已提交
2587 2588 2589
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2602
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2603 2604 2605
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2606
		if (AR_SREV_9462_20_OR_LATER(ah))
2607 2608 2609
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2610 2611
	if (AR_SREV_9462(ah))
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
2612

S
Sujith Manoharan 已提交
2613 2614 2615 2616
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

S
Sujith Manoharan 已提交
2617 2618 2619 2620 2621 2622 2623
	/*
	 * Fast channel change across bands is available
	 * only for AR9462 and AR9565.
	 */
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;

2624
	return 0;
2625 2626
}

S
Sujith 已提交
2627 2628 2629
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2630

2631
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2632 2633 2634 2635
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2636

S
Sujith 已提交
2637 2638 2639 2640 2641 2642
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2643

S
Sujith 已提交
2644
	gpio_shift = (gpio % 6) * 5;
2645

S
Sujith 已提交
2646 2647 2648 2649
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2650
	} else {
S
Sujith 已提交
2651 2652 2653 2654 2655
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2656 2657 2658
	}
}

2659
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2660
{
S
Sujith 已提交
2661
	u32 gpio_shift;
2662

2663
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2664

S
Sujith 已提交
2665 2666 2667 2668 2669 2670 2671
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2672

S
Sujith 已提交
2673
	gpio_shift = gpio << 1;
S
Sujith 已提交
2674 2675 2676 2677
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2678
}
2679
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2680

2681
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2682
{
2683 2684 2685
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2686
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2687
		return 0xffffffff;
2688

S
Sujith 已提交
2689 2690 2691 2692 2693
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2694 2695
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2696
	else if (AR_SREV_9271(ah))
2697
		return MS_REG_READ(AR9271, gpio) != 0;
2698
	else if (AR_SREV_9287_11_OR_LATER(ah))
2699
		return MS_REG_READ(AR9287, gpio) != 0;
2700
	else if (AR_SREV_9285_12_OR_LATER(ah))
2701
		return MS_REG_READ(AR9285, gpio) != 0;
2702
	else if (AR_SREV_9280_20_OR_LATER(ah))
2703 2704 2705
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2706
}
2707
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2708

2709
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2710
			 u32 ah_signal_type)
2711
{
S
Sujith 已提交
2712
	u32 gpio_shift;
2713

S
Sujith 已提交
2714 2715 2716 2717 2718 2719 2720
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2721

S
Sujith 已提交
2722
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2723 2724 2725 2726 2727
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2728
}
2729
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2730

2731
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2732
{
S
Sujith 已提交
2733 2734 2735 2736 2737 2738 2739
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2740 2741 2742
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2743 2744
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2745
}
2746
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2747

2748
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2749
{
S
Sujith 已提交
2750
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2751
}
2752
EXPORT_SYMBOL(ath9k_hw_setantenna);
2753

S
Sujith 已提交
2754 2755 2756 2757
/*********************/
/* General Operation */
/*********************/

2758
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2759
{
S
Sujith 已提交
2760 2761
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2762

S
Sujith 已提交
2763 2764 2765 2766
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2767

S
Sujith 已提交
2768
	return bits;
2769
}
2770
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2771

2772
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2773
{
S
Sujith 已提交
2774
	u32 phybits;
2775

S
Sujith 已提交
2776 2777
	ENABLE_REGWRITE_BUFFER(ah);

2778
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2779 2780
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2781 2782
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2783 2784 2785 2786 2787 2788
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2789

S
Sujith 已提交
2790
	if (phybits)
2791
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2792
	else
2793
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2794 2795

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2796
}
2797
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2798

2799
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2800
{
2801 2802 2803
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2804 2805 2806 2807
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2808
	ah->htc_reset_init = true;
2809
	return true;
S
Sujith 已提交
2810
}
2811
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2812

2813
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2814
{
2815
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2816
		return false;
2817

2818 2819 2820 2821 2822
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2823
}
2824
EXPORT_SYMBOL(ath9k_hw_disable);
2825

2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2838 2839
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2860
				 ant_reduction, new_pwr, test);
2861 2862
}

2863
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2864
{
2865
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2866
	struct ath9k_channel *chan = ah->curchan;
2867
	struct ieee80211_channel *channel = chan->chan;
2868

D
Dan Carpenter 已提交
2869
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2870
	if (test)
2871
		channel->max_power = MAX_RATE_POWER / 2;
2872

2873
	ath9k_hw_apply_txpower(ah, chan, test);
2874

2875 2876
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2877
}
2878
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2879

2880
void ath9k_hw_setopmode(struct ath_hw *ah)
2881
{
2882
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2883
}
2884
EXPORT_SYMBOL(ath9k_hw_setopmode);
2885

2886
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2887
{
S
Sujith 已提交
2888 2889
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2890
}
2891
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2892

2893
void ath9k_hw_write_associd(struct ath_hw *ah)
2894
{
2895 2896 2897 2898 2899
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2900
}
2901
EXPORT_SYMBOL(ath9k_hw_write_associd);
2902

2903 2904
#define ATH9K_MAX_TSF_READ 10

2905
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2906
{
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2918

2919
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2920

2921
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2922
}
2923
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2924

2925
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2926 2927
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2928
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2929
}
2930
EXPORT_SYMBOL(ath9k_hw_settsf64);
2931

2932
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2933
{
2934 2935
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2936
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2937
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2938

S
Sujith 已提交
2939 2940
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2941
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2942

2943
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2944
{
2945
	if (set)
2946
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2947
	else
2948
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2949
}
2950
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2951

2952
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2953 2954 2955
{
	u32 macmode;

2956
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2957 2958 2959
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2960

S
Sujith 已提交
2961
	REG_WRITE(ah, AR_2040_MODE, macmode);
2962
}
2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2995
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2996 2997 2998
{
	return REG_READ(ah, AR_TSF_L32);
}
2999
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

3010 3011 3012 3013
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
		(timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

3014
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
3015
	if (timer == NULL)
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3027
EXPORT_SYMBOL(ath_gen_timer_alloc);
3028

3029 3030
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3031
			      u32 timer_next,
3032
			      u32 timer_period)
3033 3034
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3035
	u32 mask = 0;
3036

3037
	timer_table->timer_mask |= BIT(timer->index);
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3049
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3050
		/*
3051
		 * Starting from AR9462, each generic timer can select which tsf
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3076
}
3077
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3078

3079
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3080 3081 3082 3083 3084 3085 3086
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

3097 3098 3099 3100 3101
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

3102 3103 3104 3105 3106 3107
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3108
}
3109
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3110 3111 3112 3113 3114 3115 3116 3117 3118

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3119
EXPORT_SYMBOL(ath_gen_timer_free);
3120 3121 3122 3123 3124 3125 3126 3127

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3128 3129
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
3130 3131 3132 3133

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
3134 3135
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
3136 3137 3138

	trigger_mask &= ~thresh_mask;

3139
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
3140
		timer = timer_table->timers[index];
3141 3142 3143 3144
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
3145 3146 3147
		timer->overflow(timer->arg);
	}

3148
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
3149
		timer = timer_table->timers[index];
3150 3151 3152 3153
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
3154 3155 3156
		timer->trigger(timer->arg);
	}
}
3157
EXPORT_SYMBOL(ath_gen_timer_isr);
3158

3159 3160 3161 3162
/********/
/* HTC  */
/********/

3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3175 3176
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3177
	{ AR_SREV_VERSION_9300,         "9300" },
3178
	{ AR_SREV_VERSION_9330,         "9330" },
3179
	{ AR_SREV_VERSION_9340,		"9340" },
3180
	{ AR_SREV_VERSION_9485,         "9485" },
3181
	{ AR_SREV_VERSION_9462,         "9462" },
3182
	{ AR_SREV_VERSION_9550,         "9550" },
3183
	{ AR_SREV_VERSION_9565,         "9565" },
3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3201
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3218
static const char *ath9k_hw_rf_name(u16 rf_version)
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3230 3231 3232 3233 3234 3235

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3236
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3237 3238 3239 3240
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3241 3242
	}
	else {
3243 3244 3245 3246 3247 3248 3249
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3250 3251 3252 3253 3254
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);