hw.c 93.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23 24
#include "initvals.h"

25 26 27
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
28

29 30
static void ar9002_hw_attach_ops(struct ath_hw *ah);

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

69 70 71 72 73 74
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

S
Sujith 已提交
75 76 77
/********************/
/* Helper Functions */
/********************/
78

79
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
80
{
81
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
82

83
	if (!ah->curchan) /* should really check for CCK instead */
84 85 86 87
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
88 89
}

90
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
91
{
92
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
93

94
	if (conf_is_ht40(conf))
S
Sujith 已提交
95 96 97 98
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
99

S
Sujith 已提交
100
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
101 102 103
{
	int i;

S
Sujith 已提交
104 105 106
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
107 108 109 110 111
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
112

113 114 115
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
116

S
Sujith 已提交
117
	return false;
118
}
119
EXPORT_SYMBOL(ath9k_hw_wait);
120 121 122 123 124 125 126 127 128 129 130 131 132

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

133
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
134 135
			     u16 flags, u16 *low,
			     u16 *high)
136
{
137
	struct ath9k_hw_capabilities *pCap = &ah->caps;
138

S
Sujith 已提交
139 140 141 142
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
143
	}
S
Sujith 已提交
144 145 146 147 148 149
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
150 151
}

152
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
153
			   u8 phy, int kbps,
S
Sujith 已提交
154 155
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
156
{
S
Sujith 已提交
157
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
158

S
Sujith 已提交
159 160
	if (kbps == 0)
		return 0;
161

162
	switch (phy) {
S
Sujith 已提交
163
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
164
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
165
		if (shortPreamble)
S
Sujith 已提交
166 167 168 169
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
170
	case WLAN_RC_PHY_OFDM:
171
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
172 173 174 175 176 177
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
178 179
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
195
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
196
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
197 198 199
		txTime = 0;
		break;
	}
200

S
Sujith 已提交
201 202
	return txTime;
}
203
EXPORT_SYMBOL(ath9k_hw_computetxtime);
204

205
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
206 207
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
208
{
S
Sujith 已提交
209
	int8_t extoff;
210

S
Sujith 已提交
211 212 213 214
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
215 216
	}

S
Sujith 已提交
217 218 219 220 221 222 223 224 225 226
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
227

S
Sujith 已提交
228 229
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
230
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
231
	centers->ext_center =
232
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
233 234
}

S
Sujith 已提交
235 236 237 238
/******************/
/* Chip Revisions */
/******************/

239
static void ath9k_hw_read_revisions(struct ath_hw *ah)
240
{
S
Sujith 已提交
241
	u32 val;
242

S
Sujith 已提交
243
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
244

S
Sujith 已提交
245 246
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
247 248 249
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
250
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
251 252
	} else {
		if (!AR_SREV_9100(ah))
253
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
254

255
		ah->hw_version.macRev = val & AR_SREV_REVISION;
256

257
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
258
			ah->is_pciexpress = true;
S
Sujith 已提交
259
	}
260 261
}

262
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
263
{
S
Sujith 已提交
264 265
	u32 val;
	int i;
266

S
Sujith 已提交
267
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
268

S
Sujith 已提交
269 270 271 272
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
273

S
Sujith 已提交
274
	return ath9k_hw_reverse_bits(val, 8);
275 276
}

S
Sujith 已提交
277 278 279 280
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

281
static void ath9k_hw_disablepcie(struct ath_hw *ah)
282
{
283
	if (AR_SREV_9100(ah))
S
Sujith 已提交
284
		return;
285

S
Sujith 已提交
286 287 288 289 290 291 292 293 294
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295

S
Sujith 已提交
296
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297 298
}

299
static bool ath9k_hw_chip_test(struct ath_hw *ah)
300
{
301
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
302 303 304 305 306 307 308
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
309

S
Sujith 已提交
310 311 312
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
313

S
Sujith 已提交
314 315 316 317 318 319
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
320 321 322 323 324
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
325 326 327 328 329 330 331 332
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
333 334 335 336 337
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
338 339
				return false;
			}
340
		}
S
Sujith 已提交
341
		REG_WRITE(ah, regAddr[i], regHold[i]);
342
	}
S
Sujith 已提交
343
	udelay(100);
344

345 346 347
	return true;
}

348
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
349 350
{
	int i;
351

352 353 354 355 356 357 358 359 360 361 362 363 364 365
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
366

S
Sujith 已提交
367
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
368 369
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
370 371
	}

372 373 374 375 376
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
377
	ah->config.rx_intr_mitigation = true;
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
396
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
397 398
}

399
static void ath9k_hw_init_defaults(struct ath_hw *ah)
400
{
401 402 403 404 405 406
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

407 408
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
409 410

	ah->ah_flags = 0;
411
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
412
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
413 414 415
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

416 417 418 419 420 421
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
422
	ah->power_mode = ATH9K_PM_UNDEFINED;
423 424
}

425
static int ath9k_hw_rf_claim(struct ath_hw *ah)
426
{
S
Sujith 已提交
427 428 429 430 431 432 433 434 435 436 437 438 439 440
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
441
	default:
442 443 444
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
445
		return -EOPNOTSUPP;
446 447
	}

448
	ah->hw_version.analog5GhzRev = val;
449

S
Sujith 已提交
450
	return 0;
451 452
}

453
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
454
{
455
	struct ath_common *common = ath9k_hw_common(ah);
456 457 458 459 460 461
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
462
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
463
		sum += eeval;
464 465
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
466
	}
S
Sujith 已提交
467
	if (sum == 0 || sum == 0xffff * 3)
468 469 470 471 472
		return -EADDRNOTAVAIL;

	return 0;
}

473
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
474 475 476
{
	u32 rxgain_type;

S
Sujith 已提交
477 478
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
479 480

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
481
			INIT_INI_ARRAY(&ah->iniModesRxGain,
482 483 484
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
485
			INIT_INI_ARRAY(&ah->iniModesRxGain,
486 487 488
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
489
			INIT_INI_ARRAY(&ah->iniModesRxGain,
490 491
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
492
	} else {
493
		INIT_INI_ARRAY(&ah->iniModesRxGain,
494 495
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
496
	}
497 498
}

499
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
500 501 502
{
	u32 txgain_type;

S
Sujith 已提交
503 504
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
505 506

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
507
			INIT_INI_ARRAY(&ah->iniModesTxGain,
508 509 510
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
511
			INIT_INI_ARRAY(&ah->iniModesTxGain,
512 513
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
514
	} else {
515
		INIT_INI_ARRAY(&ah->iniModesTxGain,
516 517
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
518
	}
519 520
}

521
static int ath9k_hw_post_init(struct ath_hw *ah)
522
{
S
Sujith 已提交
523
	int ecode;
524

S
Sujith 已提交
525 526 527 528
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
529

S
Sujith 已提交
530 531
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
532 533
		return ecode;

534
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
535 536
	if (ecode != 0)
		return ecode;
537

538 539 540 541
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
542

543 544 545 546 547 548
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
549
	}
550

S
Sujith 已提交
551 552
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
553
		ath9k_hw_ani_init(ah);
554 555 556 557 558
	}

	return 0;
}

559
static bool ar9002_hw_macversion_supported(u32 macversion)
560 561 562 563 564 565 566 567 568
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
569
	case AR_SREV_VERSION_9271:
570
		return true;
571 572 573 574 575 576
	default:
		break;
	}
	return false;
}

577
static void ar9002_hw_init_cal_settings(struct ath_hw *ah)
578
{
S
Sujith 已提交
579 580
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
581 582
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
583
				&adc_gain_cal_single_sample;
584
			ah->adcdc_caldata.calData =
S
Sujith 已提交
585
				&adc_dc_cal_single_sample;
586
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
587 588
				&adc_init_dc_cal;
		} else {
589 590
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
591
				&adc_gain_cal_multi_sample;
592
			ah->adcdc_caldata.calData =
S
Sujith 已提交
593
				&adc_dc_cal_multi_sample;
594
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
595 596
				&adc_init_dc_cal;
		}
597
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
598
	}
599
}
600

601
static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
602
{
603
	if (AR_SREV_9271(ah)) {
604 605 606 607
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
608 609 610 611 612 613
		INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
			       ar9271Common_normal_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_normal_cck_fir_coeff_9271), 2);
		INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
			       ar9271Common_japan_2484_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_japan_2484_cck_fir_coeff_9271), 2);
614 615 616
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
617 618 619 620 621 622 623 624
		INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
			       ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 6);
		INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
			       ar9271Modes_high_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 6);
		INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
			       ar9271Modes_normal_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 6);
625 626 627
		return;
	}

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
658

659

660
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
661
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
662
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
663 664
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

665 666
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
667 668 669
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
670
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
671 672 673 674 675
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
676
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
677
			       ARRAY_SIZE(ar9285Modes_9285), 6);
678
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
679 680
			       ARRAY_SIZE(ar9285Common_9285), 2);

681 682
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
683 684 685
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
686
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
687 688 689 690
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
691
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
692
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
693
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
694
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
695

696 697
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
698 699 700
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
701
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
702 703 704
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
705
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
706 707 708
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
709
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
710
			       ARRAY_SIZE(ar9280Modes_9280), 6);
711
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
712 713
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
714
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
715
			       ARRAY_SIZE(ar5416Modes_9160), 6);
716
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
717
			       ARRAY_SIZE(ar5416Common_9160), 2);
718
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
719
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
720
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
721
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
722
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
723
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
724
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
725
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
726
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
727
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
728
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
729
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
730
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
731
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
732
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
733 734
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
735
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
736 737 738
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
739
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
740 741 742
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
743
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416Modes_9100), 6);
745
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Common_9100), 2);
747
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
749
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
751
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
752
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
753
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
754
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
755
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
756
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
757
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
758
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
759
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
760
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
761
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
762
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
763
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
764 765
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
766
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Modes), 6);
768
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416Common), 2);
770
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Bank0), 2);
772
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
774
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank1), 2);
776
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416Bank2), 2);
778
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
779
			       ARRAY_SIZE(ar5416Bank3), 3);
780
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
781
			       ARRAY_SIZE(ar5416Bank6), 3);
782
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
783
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
784
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
785
			       ARRAY_SIZE(ar5416Bank7), 2);
786
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
787
			       ARRAY_SIZE(ar5416Addac), 2);
788
	}
789
}
790

791 792
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
793
	if (AR_SREV_9287_11_OR_LATER(ah))
794 795 796 797 798 799 800 801 802 803
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

804
	if (AR_SREV_9287_11_OR_LATER(ah)) {
805 806 807 808 809 810 811 812 813 814
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
815 816 817 818
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
819 820 821 822 823 824 825 826 827 828 829
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_high_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_high_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_high_power_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_high_power_tx_gain_9285_1_2), 6);
			}
830
		} else {
831 832 833 834 835 836 837 838 839 840 841
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_normal_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_normal_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_original_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_original_tx_gain_9285_1_2), 6);
			}
842 843
		}
	}
844
}
845

846
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
847
{
848 849
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
850

851 852 853 854
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
				 (ah->eep_map != EEP_MAP_4KBITS) &&
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
855

856 857 858
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
859 860
}

861 862
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
863
{
864
	struct ath_common *common = ath9k_hw_common(ah);
865
	int r = 0;
866 867 868 869 870

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
871 872
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
873
		return -EIO;
874 875
	}

876 877
	ar9002_hw_attach_ops(ah);

878
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
879
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
880
		return -EIO;
881 882 883 884 885 886 887 888 889 890 891 892 893
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

894
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
895 896
		ah->config.serialize_regmode);

897 898 899 900 901
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

902
	if (!ath9k_hw_macversion_supported(ah)) {
903 904 905 906
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
907
		return -EOPNOTSUPP;
908 909 910 911 912 913 914
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
915 916 917 918

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

919 920 921 922
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
923
	if (AR_SREV_9280_10_OR_LATER(ah))
924 925 926 927 928
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
929
		ath9k_hw_configpcipowersave(ah, 0, 0);
930 931 932
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
933 934 935 936 937 938 939 940 941 942
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

943
	r = ath9k_hw_post_init(ah);
944
	if (r)
945
		return r;
946 947

	ath9k_hw_init_mode_gain_regs(ah);
948 949 950 951
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

952
	ath9k_hw_init_eeprom_fix(ah);
953

954 955
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
956 957
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
958
		return r;
959 960
	}

961
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
962
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
963
	else
964
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
965

S
Sujith 已提交
966
	ath9k_init_nfcal_hist_buffer(ah);
967

968 969
	common->state = ATH_HW_INITIALIZED;

970
	return 0;
971 972
}

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
	case AR2427_DEVID_PCIE:
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

1012
static void ath9k_hw_init_qos(struct ath_hw *ah)
1013
{
S
Sujith 已提交
1014 1015
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1016

S
Sujith 已提交
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1027 1028
}

1029
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1030
			      struct ath9k_channel *chan)
1031
{
1032
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
1033

1034
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1035

1036 1037
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
1038 1039
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
1040 1041
	}

S
Sujith 已提交
1042 1043 1044
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1045 1046
}

1047
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1048
					  enum nl80211_iftype opmode)
1049
{
1050
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
1051 1052 1053 1054
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1055

S
Sujith 已提交
1056
	if (ah->config.rx_intr_mitigation)
1057
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1058
	else
1059
		imr_reg |= AR_IMR_RXOK;
1060

1061
	imr_reg |= AR_IMR_TXOK;
1062

1063
	if (opmode == NL80211_IFTYPE_AP)
1064
		imr_reg |= AR_IMR_MIB;
1065

1066
	REG_WRITE(ah, AR_IMR, imr_reg);
1067 1068
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
1069

S
Sujith 已提交
1070 1071 1072 1073 1074
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1075 1076
}

1077
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1078
{
1079 1080 1081
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1082 1083
}

1084
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1085
{
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1096
}
S
Sujith 已提交
1097

1098
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1099 1100
{
	if (tu > 0xFFFF) {
1101 1102
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1103
		ah->globaltxtimeout = (u32) -1;
1104 1105 1106
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1107
		ah->globaltxtimeout = tu;
1108 1109 1110 1111
		return true;
	}
}

1112
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1113
{
1114 1115
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
1116
	int slottime;
1117 1118
	int sifstime;

1119 1120
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1121

1122
	if (ah->misc_mode != 0)
S
Sujith 已提交
1123
		REG_WRITE(ah, AR_PCU_MISC,
1124
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1125 1126 1127 1128 1129 1130

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

1131 1132 1133
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1145
	ath9k_hw_setslottime(ah, slottime);
1146 1147
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1148 1149
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1150
}
1151
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1152

S
Sujith 已提交
1153
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1154
{
1155 1156
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1157
	if (common->state < ATH_HW_INITIALIZED)
1158 1159
		goto free_hw;

S
Sujith 已提交
1160
	if (!AR_SREV_9100(ah))
1161
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1162

1163
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1164 1165

free_hw:
1166
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1167
}
S
Sujith 已提交
1168
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1169 1170 1171 1172 1173

/*******/
/* INI */
/*******/

1174
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1188 1189 1190 1191
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1192
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1193 1194 1195
{
	u32 regval;

1196 1197 1198
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1199 1200 1201
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1202 1203 1204
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1205 1206 1207
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1208 1209 1210 1211 1212
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1213
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1214

1215 1216 1217
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1218 1219 1220
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1221 1222 1223
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1224 1225
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1226 1227 1228 1229
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1230
	if (AR_SREV_9285(ah)) {
1231 1232 1233 1234
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1235 1236
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1237
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1238 1239 1240 1241 1242
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1243
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1244 1245 1246 1247 1248 1249
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1250
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1251 1252 1253
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1254
		break;
1255
	case NL80211_IFTYPE_ADHOC:
1256
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1257 1258 1259
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1260
		break;
1261 1262
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1263
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1264
		break;
S
Sujith 已提交
1265 1266 1267
	}
}

1268 1269
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1285
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1286 1287 1288 1289
{
	u32 rst_flags;
	u32 tmpReg;

1290 1291 1292 1293 1294 1295 1296 1297
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1309
			u32 val;
S
Sujith 已提交
1310
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1311 1312 1313 1314 1315 1316 1317

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1318 1319 1320 1321 1322 1323 1324
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1325
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1326 1327
	udelay(50);

1328
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1329
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1330 1331
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1344
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1345 1346 1347 1348
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1349
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1350 1351
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1352
	REG_WRITE(ah, AR_RTC_RESET, 0);
1353
	udelay(2);
1354 1355 1356 1357

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1358
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1359 1360 1361 1362

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1363 1364
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1365 1366
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1367
		return false;
1368 1369
	}

S
Sujith 已提交
1370 1371 1372 1373 1374
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1375
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1389 1390
}

1391
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1392
				struct ath9k_channel *chan)
1393
{
1394
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1395 1396 1397
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1398
		return false;
1399

1400
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1401
		return false;
1402

1403
	ah->chip_fullsleep = false;
S
Sujith 已提交
1404 1405
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1406

S
Sujith 已提交
1407
	return true;
1408 1409
}

1410
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1411
				    struct ath9k_channel *chan)
1412
{
1413
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1414
	struct ath_common *common = ath9k_hw_common(ah);
1415
	struct ieee80211_channel *channel = chan->chan;
1416
	u32 qnum;
1417
	int r;
1418 1419 1420

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1421 1422 1423
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1424 1425 1426 1427
			return false;
		}
	}

1428
	if (!ath9k_hw_rfbus_req(ah)) {
1429 1430
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1431 1432 1433
		return false;
	}

1434
	ath9k_hw_set_channel_regs(ah, chan);
1435

1436
	r = ath9k_hw_rf_set_freq(ah, chan);
1437 1438 1439 1440
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1441 1442
	}

1443
	ah->eep_ops->set_txpower(ah, chan,
1444
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1445 1446 1447
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1448
			     (u32) regulatory->power_limit));
1449

1450
	ath9k_hw_rfbus_done(ah);
1451

S
Sujith 已提交
1452 1453 1454
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1455
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1456 1457 1458 1459 1460 1461 1462

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1463
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1464
		    bool bChannelChange)
1465
{
1466
	struct ath_common *common = ath9k_hw_common(ah);
1467
	u32 saveLedState;
1468
	struct ath9k_channel *curchan = ah->curchan;
1469 1470
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1471
	u64 tsf = 0;
1472
	int i, r;
1473

1474 1475
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1476

1477
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1478
		return -EIO;
1479

1480
	if (curchan && !ah->chip_fullsleep)
1481 1482 1483
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1484 1485 1486
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1487
	    ((chan->channelFlags & CHANNEL_ALL) ==
1488
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1489 1490
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1491

L
Luis R. Rodriguez 已提交
1492
		if (ath9k_hw_channel_change(ah, chan)) {
1493
			ath9k_hw_loadnf(ah, ah->curchan);
1494
			ath9k_hw_start_nfcal(ah);
1495
			return 0;
1496 1497 1498 1499 1500 1501 1502 1503 1504
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1505 1506 1507 1508
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1509 1510 1511 1512 1513 1514
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1515
	/* Only required on the first reset */
1516 1517 1518 1519 1520 1521 1522
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1523
	if (!ath9k_hw_chip_reset(ah, chan)) {
1524
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1525
		return -EINVAL;
1526 1527
	}

1528
	/* Only required on the first reset */
1529 1530 1531 1532 1533 1534 1535 1536
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1537 1538 1539 1540
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1541 1542
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1543

L
Luis R. Rodriguez 已提交
1544
	r = ath9k_hw_process_ini(ah, chan);
1545 1546
	if (r)
		return r;
1547

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1565 1566 1567
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1568
	ath9k_hw_spur_mitigate_freq(ah, chan);
1569
	ah->eep_ops->set_board_values(ah, chan);
1570

1571 1572
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1573 1574
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1575
		  | (ah->config.
1576
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1577 1578
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1579

1580
	ath_hw_setbssidmask(common);
1581 1582 1583

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1584
	ath9k_hw_write_associd(ah);
1585 1586 1587 1588 1589

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1590
	r = ath9k_hw_rf_set_freq(ah, chan);
1591 1592
	if (r)
		return r;
1593 1594 1595 1596

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1597 1598
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1599 1600
		ath9k_hw_resettxqueue(ah, i);

1601
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1602 1603
	ath9k_hw_init_qos(ah);

1604
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1605
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1606

1607
	ath9k_hw_init_global_settings(ah);
1608

1609
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1625
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1626 1627 1628 1629
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1630 1631 1632 1633 1634 1635 1636
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1637
	if (ah->config.rx_intr_mitigation) {
1638 1639 1640 1641 1642 1643
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

1644
	if (!ath9k_hw_init_cal(ah, chan))
1645
		return -EIO;
1646

1647
	ath9k_hw_restore_chainmask(ah);
1648 1649
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1650 1651 1652
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1653 1654 1655 1656
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1657
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1658
				"CFG Byte Swap Set 0x%x\n", mask);
1659 1660 1661 1662
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1663
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1664
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1665 1666
		}
	} else {
1667 1668 1669
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1670
#ifdef __BIG_ENDIAN
1671 1672
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1673 1674 1675
#endif
	}

1676
	if (ah->btcoex_hw.enabled)
1677 1678
		ath9k_hw_btcoex_enable(ah);

1679
	return 0;
1680
}
1681
EXPORT_SYMBOL(ath9k_hw_reset);
1682

S
Sujith 已提交
1683 1684 1685
/************************/
/* Key Cache Management */
/************************/
1686

1687
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1688
{
S
Sujith 已提交
1689
	u32 keyType;
1690

1691
	if (entry >= ah->caps.keycache_size) {
1692 1693
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1694 1695 1696
		return false;
	}

S
Sujith 已提交
1697
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1698

S
Sujith 已提交
1699 1700 1701 1702 1703 1704 1705 1706
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1707

S
Sujith 已提交
1708 1709
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1710

S
Sujith 已提交
1711 1712 1713 1714
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1715 1716 1717 1718 1719

	}

	return true;
}
1720
EXPORT_SYMBOL(ath9k_hw_keyreset);
1721

1722
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1723
{
S
Sujith 已提交
1724
	u32 macHi, macLo;
1725

1726
	if (entry >= ah->caps.keycache_size) {
1727 1728
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1729
		return false;
1730 1731
	}

S
Sujith 已提交
1732 1733 1734 1735 1736 1737 1738 1739 1740
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1741
	} else {
S
Sujith 已提交
1742
		macLo = macHi = 0;
1743
	}
S
Sujith 已提交
1744 1745
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1746

S
Sujith 已提交
1747
	return true;
1748
}
1749
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1750

1751
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1752
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1753
				 const u8 *mac)
1754
{
1755
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1756
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1757 1758
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1759

S
Sujith 已提交
1760
	if (entry >= pCap->keycache_size) {
1761 1762
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1763
		return false;
1764 1765
	}

S
Sujith 已提交
1766 1767 1768 1769 1770 1771
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1772 1773 1774
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1775 1776 1777 1778 1779 1780 1781 1782
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1783 1784
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1785 1786 1787 1788
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1789
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1790 1791
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1792 1793
			return false;
		}
1794
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1795
			keyType = AR_KEYTABLE_TYPE_40;
1796
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1797 1798 1799 1800 1801 1802 1803 1804
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1805 1806
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1807
		return false;
1808 1809
	}

J
Jouni Malinen 已提交
1810 1811 1812 1813 1814
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1815
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1816
		key4 &= 0xff;
1817

1818 1819 1820 1821 1822 1823 1824
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1825 1826
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1827

1828 1829 1830 1831 1832 1833
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1834 1835
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1836 1837

		/* Write key[95:48] */
S
Sujith 已提交
1838 1839
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1840 1841

		/* Write key[127:96] and key type */
S
Sujith 已提交
1842 1843
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1844 1845

		/* Write MAC address for the entry */
S
Sujith 已提交
1846
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1847

1848
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1861
			u32 mic0, mic1, mic2, mic3, mic4;
1862

S
Sujith 已提交
1863 1864 1865 1866 1867
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1868 1869

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1870 1871
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1872 1873

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1874 1875
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1876 1877

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1878 1879 1880
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1881

S
Sujith 已提交
1882
		} else {
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1899
			u32 mic0, mic2;
1900

S
Sujith 已提交
1901 1902
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1903 1904

			/* Write MIC key[31:0] */
S
Sujith 已提交
1905 1906
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1907 1908

			/* Write MIC key[63:32] */
S
Sujith 已提交
1909 1910
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1911 1912

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1913 1914 1915 1916
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1917 1918

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1919 1920
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1921 1922 1923 1924 1925 1926

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1927 1928 1929
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1930
		/* Write key[47:0] */
S
Sujith 已提交
1931 1932
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1933 1934

		/* Write key[95:48] */
S
Sujith 已提交
1935 1936
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1937 1938

		/* Write key[127:96] and key type */
S
Sujith 已提交
1939 1940
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1941

1942
		/* Write MAC address for the entry */
S
Sujith 已提交
1943 1944
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1945 1946 1947

	return true;
}
1948
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1949

1950
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1951
{
1952
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1953 1954 1955 1956 1957
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1958
}
1959
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1960

S
Sujith 已提交
1961 1962 1963 1964
/******************************/
/* Power Management (Chipset) */
/******************************/

1965 1966 1967 1968
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1969
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1970
{
S
Sujith 已提交
1971 1972
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1973 1974 1975 1976
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1977 1978
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1979
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1980
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1981

1982
		/* Shutdown chip. Active low */
1983
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1984 1985
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1986
	}
1987 1988
}

1989 1990 1991 1992 1993
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1994
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1995
{
S
Sujith 已提交
1996 1997
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1998
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1999

S
Sujith 已提交
2000
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2001
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
2002 2003 2004
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
2005 2006 2007 2008
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
2009 2010
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2011 2012 2013 2014
		}
	}
}

2015
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2016
{
S
Sujith 已提交
2017 2018
	u32 val;
	int i;
2019

S
Sujith 已提交
2020 2021 2022 2023 2024 2025 2026
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2027 2028
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2029 2030 2031 2032
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2033

S
Sujith 已提交
2034 2035 2036
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2037

S
Sujith 已提交
2038 2039 2040 2041 2042 2043 2044
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2045
		}
S
Sujith 已提交
2046
		if (i == 0) {
2047 2048 2049
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2050
			return false;
2051 2052 2053
		}
	}

S
Sujith 已提交
2054
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2055

S
Sujith 已提交
2056
	return true;
2057 2058
}

2059
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2060
{
2061
	struct ath_common *common = ath9k_hw_common(ah);
2062
	int status = true, setChip = true;
S
Sujith 已提交
2063 2064 2065 2066 2067 2068 2069
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2070 2071 2072
	if (ah->power_mode == mode)
		return status;

2073 2074
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2075 2076 2077 2078 2079 2080 2081

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2082
		ah->chip_fullsleep = true;
S
Sujith 已提交
2083 2084 2085 2086
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2087
	default:
2088 2089
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2090 2091
		return false;
	}
2092
	ah->power_mode = mode;
S
Sujith 已提交
2093 2094

	return status;
2095
}
2096
EXPORT_SYMBOL(ath9k_hw_setpower);
2097

2098 2099 2100 2101 2102 2103 2104 2105 2106
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2107 2108 2109
static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
					 int restore,
					 int power_off)
2110
{
S
Sujith 已提交
2111
	u8 i;
V
Vivek Natarajan 已提交
2112
	u32 val;
2113

2114
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2115
		return;
2116

2117
	/* Do not touch SerDes registers */
2118
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2119 2120
		return;

2121
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2122 2123 2124 2125 2126
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
2127
			 * __ath9k_hw_init()
V
Vivek Natarajan 已提交
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2148

V
Vivek Natarajan 已提交
2149 2150 2151
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2152

V
Vivek Natarajan 已提交
2153 2154
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2155

V
Vivek Natarajan 已提交
2156 2157 2158
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2159

V
Vivek Natarajan 已提交
2160 2161 2162 2163
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2164

V
Vivek Natarajan 已提交
2165 2166 2167 2168 2169
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2170

V
Vivek Natarajan 已提交
2171 2172 2173
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2174

V
Vivek Natarajan 已提交
2175 2176 2177
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2178

V
Vivek Natarajan 已提交
2179
		udelay(1000);
2180

V
Vivek Natarajan 已提交
2181 2182
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2183

V
Vivek Natarajan 已提交
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2206

V
Vivek Natarajan 已提交
2207 2208
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2209

V
Vivek Natarajan 已提交
2210
	if (power_off) {
2211
		/*
V
Vivek Natarajan 已提交
2212 2213 2214 2215
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2216
		 */
V
Vivek Natarajan 已提交
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2229
	}
2230 2231
}

S
Sujith 已提交
2232 2233 2234 2235
/**********************/
/* Interrupt Handling */
/**********************/

2236
bool ath9k_hw_intrpend(struct ath_hw *ah)
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2254
EXPORT_SYMBOL(ath9k_hw_intrpend);
2255

2256
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2257 2258 2259
{
	u32 isr = 0;
	u32 mask2 = 0;
2260
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2261 2262
	u32 sync_cause = 0;
	bool fatal_int = false;
2263
	struct ath_common *common = ath9k_hw_common(ah);
2264 2265 2266 2267 2268 2269 2270 2271 2272

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2273 2274
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2301 2302
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2313
		if (ah->config.rx_intr_mitigation) {
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2328 2329
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2330 2331

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2332 2333
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2334 2335 2336
		}

		if (isr & AR_ISR_RXORN) {
2337 2338
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2339 2340 2341
		}

		if (!AR_SREV_9100(ah)) {
2342
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2343 2344 2345 2346 2347 2348 2349 2350
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2351

2352 2353
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2354

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2372 2373 2374 2375 2376 2377 2378 2379
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2380 2381
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2382 2383
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2384 2385
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2386
			}
2387
			*masked |= ATH9K_INT_FATAL;
2388 2389
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2390 2391
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2392 2393 2394 2395 2396
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2397 2398
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2399 2400 2401 2402 2403
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2404

2405 2406
	return true;
}
2407
EXPORT_SYMBOL(ath9k_hw_getisr);
2408

2409
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2410
{
2411
	enum ath9k_int omask = ah->imask;
2412
	u32 mask, mask2;
2413
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2414
	struct ath_common *common = ath9k_hw_common(ah);
2415

2416
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2417 2418

	if (omask & ATH9K_INT_GLOBAL) {
2419
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2435
		if (ah->txok_interrupt_mask)
2436
			mask |= AR_IMR_TXOK;
2437
		if (ah->txdesc_interrupt_mask)
2438
			mask |= AR_IMR_TXDESC;
2439
		if (ah->txerr_interrupt_mask)
2440
			mask |= AR_IMR_TXERR;
2441
		if (ah->txeol_interrupt_mask)
2442 2443 2444 2445
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2446
		if (ah->config.rx_intr_mitigation)
2447 2448 2449
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2450
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2463 2464 2465
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2476
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2477
	REG_WRITE(ah, AR_IMR, mask);
2478 2479 2480 2481 2482
	ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
			   AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
			   AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
	ah->imrs2_reg |= mask2;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
2483

2484
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2485 2486 2487 2488 2489 2490 2491
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2492
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2505 2506
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2507 2508 2509 2510
	}

	return omask;
}
2511
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2512

S
Sujith 已提交
2513 2514 2515 2516
/*******************/
/* Beacon Handling */
/*******************/

2517
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2518 2519 2520
{
	int flags = 0;

2521
	ah->beacon_interval = beacon_period;
2522

2523
	switch (ah->opmode) {
2524 2525
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2526 2527 2528 2529 2530
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2531
	case NL80211_IFTYPE_ADHOC:
2532
	case NL80211_IFTYPE_MESH_POINT:
2533 2534 2535 2536
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2537 2538
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2539
		flags |= AR_NDP_TIMER_EN;
2540
	case NL80211_IFTYPE_AP:
2541 2542 2543
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2544
				     ah->config.
2545
				     dma_beacon_response_time));
2546 2547
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2548
				     ah->config.
2549
				     sw_beacon_response_time));
2550 2551 2552
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2553
	default:
2554 2555 2556
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
2557 2558
		return;
		break;
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2573
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2574

2575
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2576
				    const struct ath9k_beacon_state *bs)
2577 2578
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2579
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2580
	struct ath_common *common = ath9k_hw_common(ah);
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2606 2607 2608 2609
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2610

S
Sujith 已提交
2611 2612 2613
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2614

S
Sujith 已提交
2615 2616 2617
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2618

S
Sujith 已提交
2619 2620 2621 2622
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2623

S
Sujith 已提交
2624 2625
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2626

S
Sujith 已提交
2627 2628
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2629

S
Sujith 已提交
2630 2631 2632
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2633

2634 2635
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2636
}
2637
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2638

S
Sujith 已提交
2639 2640 2641 2642
/*******************/
/* HW Capabilities */
/*******************/

2643
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2644
{
2645
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2646
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2647
	struct ath_common *common = ath9k_hw_common(ah);
2648
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2649

S
Sujith 已提交
2650
	u16 capField = 0, eeval;
2651

S
Sujith 已提交
2652
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2653
	regulatory->current_rd = eeval;
2654

S
Sujith 已提交
2655
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2656 2657
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2658
	regulatory->current_rd_ext = eeval;
2659

S
Sujith 已提交
2660
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2661

2662
	if (ah->opmode != NL80211_IFTYPE_AP &&
2663
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2664 2665 2666 2667 2668
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2669 2670
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2671
	}
2672

S
Sujith 已提交
2673
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2674 2675 2676 2677 2678 2679
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2680
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2681

S
Sujith 已提交
2682 2683
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2684
		if (ah->config.ht_enable) {
S
Sujith 已提交
2685 2686 2687 2688 2689 2690 2691 2692 2693
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2694 2695 2696
		}
	}

S
Sujith 已提交
2697 2698
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2699
		if (ah->config.ht_enable) {
S
Sujith 已提交
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2710
	}
S
Sujith 已提交
2711

S
Sujith 已提交
2712
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2713 2714 2715 2716
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2717
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2718 2719 2720
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2721 2722
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2723
		/* Use rx_chainmask from EEPROM. */
2724
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2725

2726
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2727
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2728

S
Sujith 已提交
2729 2730
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2731

S
Sujith 已提交
2732 2733
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2734

S
Sujith 已提交
2735 2736 2737
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2738

S
Sujith 已提交
2739 2740 2741
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2742

2743
	if (ah->config.ht_enable)
S
Sujith 已提交
2744 2745 2746
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2747

S
Sujith 已提交
2748 2749 2750 2751
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2752

S
Sujith 已提交
2753 2754 2755 2756 2757
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2758

S
Sujith 已提交
2759 2760 2761 2762 2763
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2764

S
Sujith 已提交
2765
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2766 2767 2768 2769 2770

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2771

2772 2773 2774
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2775 2776
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2777 2778 2779
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2780

S
Sujith 已提交
2781 2782 2783 2784 2785
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2786 2787
	}

S
Sujith 已提交
2788 2789
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2790
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2791 2792 2793 2794 2795 2796
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2797 2798

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2799
	}
S
Sujith 已提交
2800
#endif
2801 2802 2803 2804
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2805

2806
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2807 2808 2809
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2810

2811
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2812 2813 2814 2815 2816
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2817
	} else {
S
Sujith 已提交
2818 2819 2820
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2821 2822
	}

2823 2824 2825 2826
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2827 2828

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2829
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2830
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2831
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2832

2833
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2834
	    ath9k_hw_btcoex_supported(ah)) {
2835 2836
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2837

2838
		if (AR_SREV_9285(ah)) {
2839 2840
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2841
		} else {
2842
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2843
		}
2844
	} else {
2845
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2846
	}
2847 2848

	return 0;
2849 2850
}

2851
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2852
			    u32 capability, u32 *result)
2853
{
2854
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2873
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2874 2875 2876 2877
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2878
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2879 2880 2881 2882 2883 2884 2885 2886 2887
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2888
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2899
			*result = regulatory->power_limit;
S
Sujith 已提交
2900 2901
			return 0;
		case 2:
2902
			*result = regulatory->max_power_level;
S
Sujith 已提交
2903 2904
			return 0;
		case 3:
2905
			*result = regulatory->tp_scale;
S
Sujith 已提交
2906 2907 2908
			return 0;
		}
		return false;
2909 2910 2911 2912
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2913 2914
	default:
		return false;
2915 2916
	}
}
2917
EXPORT_SYMBOL(ath9k_hw_getcapability);
2918

2919
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2920
			    u32 capability, u32 setting, int *status)
2921
{
S
Sujith 已提交
2922 2923 2924
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2925
			ah->sta_id1_defaults |=
S
Sujith 已提交
2926 2927
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2928
			ah->sta_id1_defaults &=
S
Sujith 已提交
2929 2930 2931 2932
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2933
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2934
		else
2935
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2936 2937 2938
		return true;
	default:
		return false;
2939 2940
	}
}
2941
EXPORT_SYMBOL(ath9k_hw_setcapability);
2942

S
Sujith 已提交
2943 2944 2945
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2946

2947
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2948 2949 2950 2951
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2952

S
Sujith 已提交
2953 2954 2955 2956 2957 2958
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2959

S
Sujith 已提交
2960
	gpio_shift = (gpio % 6) * 5;
2961

S
Sujith 已提交
2962 2963 2964 2965
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2966
	} else {
S
Sujith 已提交
2967 2968 2969 2970 2971
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2972 2973 2974
	}
}

2975
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2976
{
S
Sujith 已提交
2977
	u32 gpio_shift;
2978

2979
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2980

S
Sujith 已提交
2981
	gpio_shift = gpio << 1;
2982

S
Sujith 已提交
2983 2984 2985 2986
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2987
}
2988
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2989

2990
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2991
{
2992 2993 2994
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2995
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2996
		return 0xffffffff;
2997

2998 2999 3000
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
3001 3002
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
3003 3004
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3005 3006 3007 3008 3009
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3010
}
3011
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3012

3013
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3014
			 u32 ah_signal_type)
3015
{
S
Sujith 已提交
3016
	u32 gpio_shift;
3017

S
Sujith 已提交
3018
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3019

S
Sujith 已提交
3020
	gpio_shift = 2 * gpio;
3021

S
Sujith 已提交
3022 3023 3024 3025
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3026
}
3027
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3028

3029
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3030
{
3031 3032 3033
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
3034 3035
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3036
}
3037
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3038

3039
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3040
{
S
Sujith 已提交
3041
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3042
}
3043
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3044

3045
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3046
{
S
Sujith 已提交
3047
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3048
}
3049
EXPORT_SYMBOL(ath9k_hw_setantenna);
3050

S
Sujith 已提交
3051 3052 3053 3054
/*********************/
/* General Operation */
/*********************/

3055
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3056
{
S
Sujith 已提交
3057 3058
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3059

S
Sujith 已提交
3060 3061 3062 3063
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3064

S
Sujith 已提交
3065
	return bits;
3066
}
3067
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3068

3069
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3070
{
S
Sujith 已提交
3071
	u32 phybits;
3072

S
Sujith 已提交
3073 3074
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3075 3076 3077 3078 3079 3080
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3081

S
Sujith 已提交
3082 3083 3084 3085 3086 3087 3088
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3089
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3090

3091
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3092
{
3093 3094 3095 3096 3097
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3098
}
3099
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3100

3101
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3102
{
3103
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3104
		return false;
3105

3106 3107 3108 3109 3110
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3111
}
3112
EXPORT_SYMBOL(ath9k_hw_disable);
3113

3114
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3115
{
3116
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3117
	struct ath9k_channel *chan = ah->curchan;
3118
	struct ieee80211_channel *channel = chan->chan;
3119

3120
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3121

3122
	ah->eep_ops->set_txpower(ah, chan,
3123
				 ath9k_regd_get_ctl(regulatory, chan),
3124 3125 3126
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3127
				 (u32) regulatory->power_limit));
3128
}
3129
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3130

3131
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3132
{
3133
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3134
}
3135
EXPORT_SYMBOL(ath9k_hw_setmac);
3136

3137
void ath9k_hw_setopmode(struct ath_hw *ah)
3138
{
3139
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3140
}
3141
EXPORT_SYMBOL(ath9k_hw_setopmode);
3142

3143
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3144
{
S
Sujith 已提交
3145 3146
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3147
}
3148
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3149

3150
void ath9k_hw_write_associd(struct ath_hw *ah)
3151
{
3152 3153 3154 3155 3156
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3157
}
3158
EXPORT_SYMBOL(ath9k_hw_write_associd);
3159

3160
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3161
{
S
Sujith 已提交
3162
	u64 tsf;
3163

S
Sujith 已提交
3164 3165
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3166

S
Sujith 已提交
3167 3168
	return tsf;
}
3169
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3170

3171
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3172 3173
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3174
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3175
}
3176
EXPORT_SYMBOL(ath9k_hw_settsf64);
3177

3178
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3179
{
3180 3181
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3182 3183
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3184

S
Sujith 已提交
3185 3186
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3187
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3188

S
Sujith 已提交
3189
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3190 3191
{
	if (setting)
3192
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3193
	else
3194
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3195
}
3196
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3197

3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3213
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3214
{
L
Luis R. Rodriguez 已提交
3215
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3216 3217
	u32 macmode;

L
Luis R. Rodriguez 已提交
3218
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3219 3220 3221
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3222

S
Sujith 已提交
3223
	REG_WRITE(ah, AR_2040_MODE, macmode);
3224
}
3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3271
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3272 3273 3274
{
	return REG_READ(ah, AR_TSF_L32);
}
3275
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3289 3290 3291
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3304
EXPORT_SYMBOL(ath_gen_timer_alloc);
3305

3306 3307 3308 3309
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3320 3321 3322
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3346
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3347

3348
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3368
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3369 3370 3371 3372 3373 3374 3375 3376 3377

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3378
EXPORT_SYMBOL(ath_gen_timer_free);
3379 3380 3381 3382 3383 3384 3385 3386

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3387
	struct ath_common *common = ath9k_hw_common(ah);
3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3402 3403
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3404 3405 3406 3407 3408 3409 3410
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3411 3412
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3413 3414 3415
		timer->trigger(timer->arg);
	}
}
3416
EXPORT_SYMBOL(ath_gen_timer_isr);
3417

3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3440 3441
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3459
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3476
static const char *ath9k_hw_rf_name(u16 rf_version)
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524

/* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
static void ar9002_hw_attach_ops(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
	struct ath_hw_ops *ops = ath9k_hw_ops(ah);

	priv_ops->init_cal_settings = ar9002_hw_init_cal_settings;
	priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
	priv_ops->macversion_supported = ar9002_hw_macversion_supported;

	ops->config_pci_powersave = ar9002_hw_configpcipowersave;
3525 3526 3527 3528 3529

	if (AR_SREV_9280_10_OR_LATER(ah))
		ar9002_hw_attach_phy_ops(ah);
	else
		ar5008_hw_attach_phy_ops(ah);
3530
}