hw.c 81.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20 21
#include <asm/unaligned.h>

22
#include "hw.h"
23
#include "hw-ops.h"
24
#include "rc.h"
25
#include "ar9003_mac.h"
26
#include "ar9003_mci.h"
27 28
#include "debug.h"
#include "ath9k.h"
29

30
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
31

32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

49 50 51 52 53 54 55 56 57 58 59 60
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

61 62 63 64 65 66
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

67 68 69 70 71 72 73 74
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

75 76 77 78 79 80 81 82 83
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
84 85 86
/********************/
/* Helper Functions */
/********************/
87

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
#ifdef CONFIG_ATH9K_DEBUGFS

void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
{
	struct ath_softc *sc = common->priv;
	if (sync_cause)
		sc->debug.stats.istats.sync_cause_all++;
	if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
		sc->debug.stats.istats.sync_rtc_irq++;
	if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
		sc->debug.stats.istats.sync_mac_irq++;
	if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
		sc->debug.stats.istats.eeprom_illegal_access++;
	if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
		sc->debug.stats.istats.apb_timeout++;
	if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
		sc->debug.stats.istats.pci_mode_conflict++;
	if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
		sc->debug.stats.istats.host1_fatal++;
	if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
		sc->debug.stats.istats.host1_perr++;
	if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
		sc->debug.stats.istats.trcv_fifo_perr++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
		sc->debug.stats.istats.radm_cpl_ep++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
		sc->debug.stats.istats.radm_cpl_dllp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
		sc->debug.stats.istats.radm_cpl_tlp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
		sc->debug.stats.istats.radm_cpl_ecrc_err++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
		sc->debug.stats.istats.radm_cpl_timeout++;
	if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
		sc->debug.stats.istats.local_timeout++;
	if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
		sc->debug.stats.istats.pm_access++;
	if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
		sc->debug.stats.istats.mac_awake++;
	if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
		sc->debug.stats.istats.mac_asleep++;
	if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
		sc->debug.stats.istats.mac_sleep_access++;
}
#endif


135
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
136
{
137
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
138 139
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
140

141 142 143 144
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
145 146 147 148 149
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
150
	else
151 152 153 154 155
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

156 157 158 159 160 161 162
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

163
	common->clockrate = clockrate;
S
Sujith 已提交
164 165
}

166
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
167
{
168
	struct ath_common *common = ath9k_hw_common(ah);
169

170
	return usecs * common->clockrate;
S
Sujith 已提交
171
}
172

S
Sujith 已提交
173
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
174 175 176
{
	int i;

S
Sujith 已提交
177 178 179
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
180 181 182 183 184
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
185

186
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
187 188
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
189

S
Sujith 已提交
190
	return false;
191
}
192
EXPORT_SYMBOL(ath9k_hw_wait);
193

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
	if (IS_CHAN_B(chan))
		hw_delay = (4 * hw_delay) / 22;
	else
		hw_delay /= 10;

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

224 225 226 227 228 229 230 231 232 233 234 235
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

236
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
237
			   u8 phy, int kbps,
S
Sujith 已提交
238 239
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
240
{
S
Sujith 已提交
241
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
242

S
Sujith 已提交
243 244
	if (kbps == 0)
		return 0;
245

246
	switch (phy) {
S
Sujith 已提交
247
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
248
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
249
		if (shortPreamble)
S
Sujith 已提交
250 251 252 253
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
254
	case WLAN_RC_PHY_OFDM:
255
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
256 257 258 259 260 261
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
262 263
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
279 280
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
281 282 283
		txTime = 0;
		break;
	}
284

S
Sujith 已提交
285 286
	return txTime;
}
287
EXPORT_SYMBOL(ath9k_hw_computetxtime);
288

289
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
290 291
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
292
{
S
Sujith 已提交
293
	int8_t extoff;
294

S
Sujith 已提交
295 296 297 298
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
299 300
	}

S
Sujith 已提交
301 302 303 304 305 306 307 308 309 310
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
311

S
Sujith 已提交
312 313
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
314
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
315
	centers->ext_center =
316
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
317 318
}

S
Sujith 已提交
319 320 321 322
/******************/
/* Chip Revisions */
/******************/

323
static void ath9k_hw_read_revisions(struct ath_hw *ah)
324
{
S
Sujith 已提交
325
	u32 val;
326

327 328 329 330
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
331 332 333 334 335 336 337 338 339
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
340 341 342 343 344 345 346
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
347
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
348

S
Sujith 已提交
349 350
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
351 352 353
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
354

355
		if (AR_SREV_9462(ah))
356 357 358 359
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
360 361
	} else {
		if (!AR_SREV_9100(ah))
362
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
363

364
		ah->hw_version.macRev = val & AR_SREV_REVISION;
365

366
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
367
			ah->is_pciexpress = true;
S
Sujith 已提交
368
	}
369 370
}

S
Sujith 已提交
371 372 373 374
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

375
static void ath9k_hw_disablepcie(struct ath_hw *ah)
376
{
377
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
378
		return;
379

S
Sujith 已提交
380 381 382 383 384 385 386 387 388
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
389

S
Sujith 已提交
390
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
391 392
}

393 394 395 396 397 398 399 400
static void ath9k_hw_aspm_init(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->bus_ops->aspm_init)
		common->bus_ops->aspm_init(common);
}

401
/* This should work for all families including legacy */
402
static bool ath9k_hw_chip_test(struct ath_hw *ah)
403
{
404
	struct ath_common *common = ath9k_hw_common(ah);
405
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
406
	u32 regHold[2];
J
Joe Perches 已提交
407 408 409
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
410
	int i, j, loop_max;
411

412 413 414 415 416 417 418
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
419 420
		u32 addr = regAddr[i];
		u32 wrData, rdData;
421

S
Sujith 已提交
422 423 424 425 426 427
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
428 429 430
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
431 432 433 434 435 436 437 438
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
439 440 441
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
442 443
				return false;
			}
444
		}
S
Sujith 已提交
445
		REG_WRITE(ah, regAddr[i], regHold[i]);
446
	}
S
Sujith 已提交
447
	udelay(100);
448

449 450 451
	return true;
}

452
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
453 454
{
	int i;
455

456 457
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
458 459 460 461 462 463
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
464
	ah->config.enable_ani = true;
465

S
Sujith 已提交
466
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
467 468
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
469 470
	}

471 472 473
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
474
	ah->config.rx_intr_mitigation = true;
475
	ah->config.pcieSerDesWrite = true;
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
494
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
495 496
}

497
static void ath9k_hw_init_defaults(struct ath_hw *ah)
498
{
499 500 501 502 503
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

504 505
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
506

507
	ah->atim_window = 0;
508 509 510
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
511 512
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
513
	ah->slottime = ATH9K_SLOT_TIME_9;
514
	ah->globaltxtimeout = (u32) -1;
515
	ah->power_mode = ATH9K_PM_UNDEFINED;
516
	ah->htc_reset_init = true;
517 518
}

519
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
520
{
521
	struct ath_common *common = ath9k_hw_common(ah);
522 523 524
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
525
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
526 527 528

	sum = 0;
	for (i = 0; i < 3; i++) {
529
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
530
		sum += eeval;
531 532
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
533
	}
S
Sujith 已提交
534
	if (sum == 0 || sum == 0xffff * 3)
535 536 537 538 539
		return -EADDRNOTAVAIL;

	return 0;
}

540
static int ath9k_hw_post_init(struct ath_hw *ah)
541
{
S
Sujith Manoharan 已提交
542
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
543
	int ecode;
544

S
Sujith Manoharan 已提交
545
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
546 547 548
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
549

550 551 552 553 554
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
555

556
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
557 558
	if (ecode != 0)
		return ecode;
559

560
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
561 562
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
563

564 565
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
566 567
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
568
		ath9k_hw_rf_free_ext_banks(ah);
569
		return ecode;
570
	}
571

572
	if (ah->config.enable_ani) {
S
Sujith 已提交
573
		ath9k_hw_ani_setup(ah);
574
		ath9k_hw_ani_init(ah);
575 576 577 578 579
	}

	return 0;
}

580
static void ath9k_hw_attach_ops(struct ath_hw *ah)
581
{
582 583 584 585
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
586 587
}

588 589
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
590
{
591
	struct ath_common *common = ath9k_hw_common(ah);
592
	int r = 0;
593

594 595
	ath9k_hw_read_revisions(ah);

596 597 598 599 600 601 602 603 604
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

605
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
606
		ath_err(common, "Couldn't reset chip\n");
607
		return -EIO;
608 609
	}

610
	if (AR_SREV_9462(ah))
611 612
		ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;

613 614 615
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

616
	ath9k_hw_attach_ops(ah);
617

618
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
619
		ath_err(common, "Couldn't wakeup chip\n");
620
		return -EIO;
621 622
	}

623
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
624
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
625 626
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
627 628 629 630 631 632 633 634
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

635
	ath_dbg(common, RESET, "serialize_regmode is %d\n",
636 637
		ah->config.serialize_regmode);

638 639 640 641 642
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

643 644 645 646 647 648 649 650 651 652
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
653
	case AR_SREV_VERSION_9330:
654
	case AR_SREV_VERSION_9485:
655
	case AR_SREV_VERSION_9340:
656
	case AR_SREV_VERSION_9462:
657 658
		break;
	default:
659 660 661
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
662
		return -EOPNOTSUPP;
663 664
	}

665 666
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
	    AR_SREV_9330(ah))
667 668
		ah->is_pciexpress = false;

669 670 671 672
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
673
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
674
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
675 676
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
677

678 679
	/* disable ANI for 9340 */
	if (AR_SREV_9340(ah))
680 681
		ah->config.enable_ani = false;

682 683
	ath9k_hw_init_mode_regs(ah);

684
	if (!ah->is_pciexpress)
685 686
		ath9k_hw_disablepcie(ah);

687
	r = ath9k_hw_post_init(ah);
688
	if (r)
689
		return r;
690 691

	ath9k_hw_init_mode_gain_regs(ah);
692 693 694 695
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

696 697 698
	if (ah->is_pciexpress)
		ath9k_hw_aspm_init(ah);

699 700
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
701
		ath_err(common, "Failed to initialize MAC address\n");
702
		return r;
703 704
	}

705
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
706
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
707
	else
708
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
709

710 711 712 713
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
714

715 716
	common->state = ATH_HW_INITIALIZED;

717
	return 0;
718 719
}

720
int ath9k_hw_init(struct ath_hw *ah)
721
{
722 723
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
724

725 726 727 728 729 730 731 732 733
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
734 735
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
736
	case AR2427_DEVID_PCIE:
737
	case AR9300_DEVID_PCIE:
738
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
739
	case AR9300_DEVID_AR9330:
740
	case AR9300_DEVID_AR9340:
L
Luis R. Rodriguez 已提交
741
	case AR9300_DEVID_AR9580:
742
	case AR9300_DEVID_AR9462:
743 744 745 746
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
747 748
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
749 750
		return -EOPNOTSUPP;
	}
751

752 753
	ret = __ath9k_hw_init(ah);
	if (ret) {
754 755 756
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
757 758
		return ret;
	}
759

760
	return 0;
761
}
762
EXPORT_SYMBOL(ath9k_hw_init);
763

764
static void ath9k_hw_init_qos(struct ath_hw *ah)
765
{
S
Sujith 已提交
766 767
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
768 769
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
770

S
Sujith 已提交
771 772 773 774 775 776 777 778 779 780
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
781 782

	REGWRITE_BUFFER_FLUSH(ah);
783 784
}

785
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
786
{
787 788 789
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
790

791 792
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
793

794
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
795 796 797
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

798
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
799
			      struct ath9k_channel *chan)
800
{
801 802
	u32 pll;

803 804
	if (AR_SREV_9485(ah)) {

805 806 807 808 809 810 811
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
812

813 814 815 816 817 818
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
819 820

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
821 822 823
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
824
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
825
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
826

827
		/* program BB PLL phase_shift to 0x6 */
828
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
829 830 831 832
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
833
		udelay(1000);
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
902
	}
903 904

	pll = ath9k_hw_compute_pll_control(ah, chan);
905

906
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
907

908
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
909 910
		udelay(1000);

911 912
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
913 914
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
915 916
	}

S
Sujith 已提交
917 918 919
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
920 921 922 923 924 925 926 927 928 929 930 931 932

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
933 934
}

935
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
936
					  enum nl80211_iftype opmode)
937
{
938
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
939
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
940 941 942 943
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
944

945 946 947
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

948 949 950 951 952 953
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
954

955 956 957 958 959 960
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
961

962 963 964 965
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
966

967
	if (opmode == NL80211_IFTYPE_AP)
968
		imr_reg |= AR_IMR_MIB;
969

S
Sujith 已提交
970 971
	ENABLE_REGWRITE_BUFFER(ah);

972
	REG_WRITE(ah, AR_IMR, imr_reg);
973 974
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
975

S
Sujith 已提交
976 977
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
978
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
979 980
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
981

S
Sujith 已提交
982 983
	REGWRITE_BUFFER_FLUSH(ah);

984 985 986 987 988 989
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
990 991
}

992 993 994 995 996 997 998
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

999
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1000
{
1001 1002 1003
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1004 1005
}

1006
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1007
{
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1018
}
S
Sujith 已提交
1019

1020
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1021 1022
{
	if (tu > 0xFFFF) {
1023 1024
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1025
		ah->globaltxtimeout = (u32) -1;
1026 1027 1028
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1029
		ah->globaltxtimeout = tu;
1030 1031 1032 1033
		return true;
	}
}

1034
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1035
{
1036 1037 1038
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
1039
	int acktimeout, ctstimeout, ack_offset = 0;
1040
	int slottime;
1041
	int sifstime;
1042 1043
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1044

1045
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1046
		ah->misc_mode);
1047

1048 1049 1050
	if (!chan)
		return;

1051
	if (ah->misc_mode != 0)
1052
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1053

1054 1055 1056 1057
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1058 1059
	tx_lat = 54;

1060 1061 1062 1063 1064
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1065 1066 1067 1068 1069 1070 1071
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1072
		sifstime *= 2;
1073
		ack_offset = 16;
1074 1075 1076
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1077
		rx_lat = (rx_lat * 4) - 1;
1078 1079 1080 1081
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1082
		sifstime *= 4;
1083
		ack_offset = 32;
1084 1085
		slottime = 21;
	} else {
1086 1087 1088 1089 1090 1091 1092 1093
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1094 1095 1096 1097 1098
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1099

1100
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1101
	acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
1102
	ctstimeout = acktimeout;
1103 1104 1105

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1106
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1107 1108 1109 1110
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1111 1112
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1113
		acktimeout += 64 - sifstime - ah->slottime;
1114 1115 1116
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1117

1118 1119
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1120
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1121
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1122 1123
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1124 1125 1126 1127 1128 1129 1130 1131

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1132
}
1133
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1134

S
Sujith 已提交
1135
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1136
{
1137 1138
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1139
	if (common->state < ATH_HW_INITIALIZED)
1140 1141
		goto free_hw;

1142
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1143 1144

free_hw:
1145
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1146
}
S
Sujith 已提交
1147
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1148 1149 1150 1151 1152

/*******/
/* INI */
/*******/

1153
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1167 1168 1169 1170
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1171
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1172
{
1173
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1174

S
Sujith 已提交
1175 1176
	ENABLE_REGWRITE_BUFFER(ah);

1177 1178 1179
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1180 1181
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1182

1183 1184 1185
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1186
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1187

S
Sujith 已提交
1188 1189
	REGWRITE_BUFFER_FLUSH(ah);

1190 1191 1192 1193 1194
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1195 1196
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1197

S
Sujith 已提交
1198
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1199

1200 1201 1202
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1203
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1204

1205 1206 1207
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1208 1209
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1210 1211 1212 1213 1214 1215 1216 1217
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1218 1219 1220 1221
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1222
	if (AR_SREV_9285(ah)) {
1223 1224 1225 1226
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1227 1228
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1229
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1230 1231 1232
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1233

S
Sujith 已提交
1234 1235
	REGWRITE_BUFFER_FLUSH(ah);

1236 1237
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1238 1239
}

1240
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1241
{
1242 1243
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1244 1245

	switch (opmode) {
1246
	case NL80211_IFTYPE_ADHOC:
1247
	case NL80211_IFTYPE_MESH_POINT:
1248
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1249
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1250
		break;
1251 1252 1253
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1254
	case NL80211_IFTYPE_STATION:
1255
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1256
		break;
1257
	default:
1258 1259
		if (!ah->is_monitoring)
			set = 0;
1260
		break;
S
Sujith 已提交
1261
	}
1262
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1263 1264
}

1265 1266
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1282
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1283 1284 1285 1286
{
	u32 rst_flags;
	u32 tmpReg;

1287
	if (AR_SREV_9100(ah)) {
1288 1289
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1290 1291 1292
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1293 1294
	ENABLE_REGWRITE_BUFFER(ah);

1295 1296 1297 1298 1299
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1311
			u32 val;
S
Sujith 已提交
1312
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1313 1314 1315 1316 1317 1318 1319

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1320 1321 1322 1323 1324 1325 1326
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

1347
			ath_dbg(ath9k_hw_common(ah), RESET,
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1362
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1363 1364 1365

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1366 1367
	udelay(50);

1368
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1369
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1370
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1383
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1384
{
S
Sujith 已提交
1385 1386
	ENABLE_REGWRITE_BUFFER(ah);

1387 1388 1389 1390 1391
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1392 1393 1394
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1395
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1396 1397
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1398
	REG_WRITE(ah, AR_RTC_RESET, 0);
1399

S
Sujith 已提交
1400 1401
	REGWRITE_BUFFER_FLUSH(ah);

1402 1403 1404 1405
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1406 1407
		REG_WRITE(ah, AR_RC, 0);

1408
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1409 1410 1411 1412

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1413 1414
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1415
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1416
		return false;
1417 1418
	}

S
Sujith 已提交
1419 1420 1421
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1422
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1423
{
1424
	bool ret = false;
1425

1426 1427 1428 1429 1430
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1431 1432 1433 1434 1435
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
1436 1437
		ret = ath9k_hw_set_reset_power_on(ah);
		break;
S
Sujith 已提交
1438 1439
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1440 1441
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1442
	default:
1443
		break;
S
Sujith 已提交
1444
	}
1445 1446 1447 1448 1449

	if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
		REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);

	return ret;
1450 1451
}

1452
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1453
				struct ath9k_channel *chan)
1454
{
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
	}

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1465
		return false;
1466

1467
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1468
		return false;
1469

1470
	ah->chip_fullsleep = false;
1471 1472 1473

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1474 1475
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1476

S
Sujith 已提交
1477
	return true;
1478 1479
}

1480
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1481
				    struct ath9k_channel *chan)
1482
{
1483
	struct ath_common *common = ath9k_hw_common(ah);
1484
	u32 qnum;
1485
	int r;
1486 1487 1488 1489 1490 1491 1492 1493
	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
	bool band_switch, mode_diff;
	u8 ini_reloaded;

	band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
		      (ah->curchan->channelFlags & (CHANNEL_2GHZ |
						    CHANNEL_5GHZ));
	mode_diff = (chan->chanmode != ah->curchan->chanmode);
1494 1495 1496

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1497
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1498
				"Transmit frames pending on queue %d\n", qnum);
1499 1500 1501 1502
			return false;
		}
	}

1503
	if (!ath9k_hw_rfbus_req(ah)) {
1504
		ath_err(common, "Could not kill baseband RX\n");
1505 1506 1507
		return false;
	}

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	if (edma && (band_switch || mode_diff)) {
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

		ath9k_hw_init_pll(ah, NULL);

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1520
	ath9k_hw_set_channel_regs(ah, chan);
1521

1522
	r = ath9k_hw_rf_set_freq(ah, chan);
1523
	if (r) {
1524
		ath_err(common, "Failed to set channel\n");
1525
		return false;
1526
	}
1527
	ath9k_hw_set_clockrate(ah);
1528
	ath9k_hw_apply_txpower(ah, chan, false);
1529
	ath9k_hw_rfbus_done(ah);
1530

S
Sujith 已提交
1531 1532 1533
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1534
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1535

1536
	if (edma && (band_switch || mode_diff)) {
1537
		ah->ah_flags |= AH_FASTCC;
1538 1539 1540 1541 1542 1543 1544
		if (band_switch || ini_reloaded)
			ah->eep_ops->set_board_values(ah, chan);

		ath9k_hw_init_bb(ah, chan);

		if (band_switch || ini_reloaded)
			ath9k_hw_init_cal(ah, chan);
1545
		ah->ah_flags &= ~AH_FASTCC;
1546 1547
	}

S
Sujith 已提交
1548 1549 1550
	return true;
}

1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
			       int *hang_state, int *hang_pos)
{
	static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
	u32 chain_state, dcs_pos, i;

	for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
		chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
		for (i = 0; i < 3; i++) {
			if (chain_state == dcu_chain_state[i]) {
				*hang_state = chain_state;
				*hang_pos = dcs_pos;
				return true;
			}
		}
	}
	return false;
}

#define DCU_COMPLETE_STATE        1
#define DCU_COMPLETE_STATE_MASK 0x3
#define NUM_STATUS_READS         50
static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
{
	u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
	u32 i, hang_pos, hang_state, num_state = 6;

	comp_state = REG_READ(ah, AR_DMADBG_6);

	if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
		ath_dbg(ath9k_hw_common(ah), RESET,
			"MAC Hang signature not found at DCU complete\n");
		return false;
	}

	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	dcs_reg = AR_DMADBG_5;
	num_state = 4;
	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	ath_dbg(ath9k_hw_common(ah), RESET,
		"MAC Hang signature 1 not found\n");
	return false;

hang_check_iter:
	ath_dbg(ath9k_hw_common(ah), RESET,
		"DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
		chain_state, comp_state, hang_state, hang_pos);

	for (i = 0; i < NUM_STATUS_READS; i++) {
		chain_state = REG_READ(ah, dcs_reg);
		chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
		comp_state = REG_READ(ah, AR_DMADBG_6);

		if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
					DCU_COMPLETE_STATE) ||
		    (chain_state != hang_state))
			return false;
	}

	ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");

	return true;
}

1635
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1636
{
1637 1638 1639
	int count = 50;
	u32 reg;

1640 1641 1642
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1643
	if (AR_SREV_9285_12_OR_LATER(ah))
1644 1645 1646 1647
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1648

1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1661

1662
	return false;
J
Johannes Berg 已提交
1663
}
1664
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1665

1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 *
 * Don't do FCC when
 *   - Flag is not set
 *   - Chip is just coming out of full sleep
 *   - Channel to be set is same as current channel
 *   - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1693 1694 1695 1696
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	if ((chan->channelFlags & CHANNEL_ALL) !=
	    (ah->curchan->channelFlags & CHANNEL_ALL))
		goto fail;

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1708 1709 1710 1711
	if (AR_SREV_9462(ah) && (ah->caldata &&
				 (!ah->caldata->done_txiqcal_once ||
				  !ah->caldata->done_txclcal_once ||
				  !ah->caldata->rtt_done)))
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

	if ((ah->caps.hw_caps & ATH9K_HW_CAP_MCI) && ar9003_mci_is_ready(ah))
		ar9003_mci_2g5g_switch(ah, true);

	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1735
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1736
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1737
{
1738
	struct ath_common *common = ath9k_hw_common(ah);
1739 1740 1741
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1742
	u64 tsf = 0;
1743
	int i, r;
1744
	bool start_mci_reset = false;
1745 1746 1747 1748
	bool mci = !!(ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
	bool save_fullsleep = ah->chip_fullsleep;

	if (mci) {
1749 1750 1751
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1752 1753
	}

1754
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1755
		return -EIO;
1756

1757 1758
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1759

1760 1761 1762 1763 1764 1765 1766 1767 1768
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}
1769
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1770

1771 1772 1773 1774
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1775 1776
	}

1777 1778
	if (mci)
		ar9003_mci_stop_bt(ah, save_fullsleep);
1779

1780 1781 1782 1783 1784 1785
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1786
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1787 1788
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1789 1790
		tsf = ath9k_hw_gettsf64(ah);

1791 1792 1793 1794 1795 1796
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1797 1798
	ah->paprd_table_write_done = false;

1799
	/* Only required on the first reset */
1800 1801 1802 1803 1804 1805 1806
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1807
	if (!ath9k_hw_chip_reset(ah, chan)) {
1808
		ath_err(common, "Chip reset failed\n");
1809
		return -EINVAL;
1810 1811
	}

1812
	/* Only required on the first reset */
1813 1814 1815 1816 1817 1818 1819 1820
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1821
	/* Restore TSF */
1822
	if (tsf)
S
Sujith 已提交
1823 1824
		ath9k_hw_settsf64(ah, tsf);

1825
	if (AR_SREV_9280_20_OR_LATER(ah))
1826
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1827

S
Sujith 已提交
1828 1829 1830
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1831
	r = ath9k_hw_process_ini(ah, chan);
1832 1833
	if (r)
		return r;
1834

1835 1836 1837
	if (mci)
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1866 1867 1868
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1869
	ath9k_hw_spur_mitigate_freq(ah, chan);
1870
	ah->eep_ops->set_board_values(ah, chan);
1871

S
Sujith 已提交
1872 1873
	ENABLE_REGWRITE_BUFFER(ah);

1874 1875
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1876 1877
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1878
		  | (ah->config.
1879
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1880
		  | ah->sta_id1_defaults);
1881
	ath_hw_setbssidmask(common);
1882
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1883
	ath9k_hw_write_associd(ah);
1884 1885 1886
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1887 1888
	REGWRITE_BUFFER_FLUSH(ah);

1889 1890
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1891
	r = ath9k_hw_rf_set_freq(ah, chan);
1892 1893
	if (r)
		return r;
1894

1895 1896
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1897 1898
	ENABLE_REGWRITE_BUFFER(ah);

1899 1900 1901
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1902 1903
	REGWRITE_BUFFER_FLUSH(ah);

1904
	ah->intr_txqs = 0;
1905
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1906 1907
		ath9k_hw_resettxqueue(ah, i);

1908
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1909
	ath9k_hw_ani_cache_ini_regs(ah);
1910 1911
	ath9k_hw_init_qos(ah);

1912
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1913
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1914

1915
	ath9k_hw_init_global_settings(ah);
1916

1917 1918 1919 1920 1921 1922 1923
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1924 1925
	}

1926
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1927 1928 1929 1930 1931

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1932
	if (ah->config.rx_intr_mitigation) {
1933 1934 1935 1936
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1937 1938 1939 1940 1941
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1942 1943
	ath9k_hw_init_bb(ah, chan);

1944
	if (caldata) {
1945
		caldata->done_txiqcal_once = false;
1946 1947
		caldata->done_txclcal_once = false;
	}
1948
	if (!ath9k_hw_init_cal(ah, chan))
1949
		return -EIO;
1950

1951 1952 1953
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

1954 1955
	if (mci && ar9003_mci_end_reset(ah, chan, caldata))
		return -EIO;
1956

S
Sujith 已提交
1957
	ENABLE_REGWRITE_BUFFER(ah);
1958

1959
	ath9k_hw_restore_chainmask(ah);
1960 1961
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1962 1963
	REGWRITE_BUFFER_FLUSH(ah);

1964 1965 1966
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1967 1968 1969 1970
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1971 1972
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
1973 1974 1975 1976
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1977 1978
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
1979 1980
		}
	} else {
1981 1982 1983 1984 1985 1986 1987
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1988
#ifdef __BIG_ENDIAN
1989
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1990 1991
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1992
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1993 1994 1995
#endif
	}

1996
	if (ath9k_hw_btcoex_is_enabled(ah))
1997 1998
		ath9k_hw_btcoex_enable(ah);

1999 2000
	if (mci)
		ar9003_mci_check_bt(ah);
2001

2002
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2003
		ar9003_hw_bb_watchdog_config(ah);
2004

2005 2006 2007
		ar9003_hw_disable_phy_restart(ah);
	}

2008 2009
	ath9k_hw_apply_gpio_override(ah);

2010
	return 0;
2011
}
2012
EXPORT_SYMBOL(ath9k_hw_reset);
2013

S
Sujith 已提交
2014 2015 2016 2017
/******************************/
/* Power Management (Chipset) */
/******************************/

2018 2019 2020 2021
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2022
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2023
{
S
Sujith 已提交
2024 2025
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2026
		if (AR_SREV_9462(ah)) {
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
			REG_WRITE(ah, AR_TIMER_MODE,
				  REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_NDP2_TIMER_MODE, REG_READ(ah,
				  AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_SLP32_INC,
				  REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
			/* xxx Required for WLAN only case ? */
			REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
			udelay(100);
		}

2038 2039 2040 2041
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2042 2043
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2044
		if (AR_SREV_9462(ah))
2045 2046
			udelay(100);

2047
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
2048
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2049

2050
		/* Shutdown chip. Active low */
2051
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2052 2053 2054
			REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
			udelay(2);
		}
S
Sujith 已提交
2055
	}
2056 2057

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2058 2059
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2060 2061
}

2062 2063 2064 2065 2066
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2067
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2068
{
2069 2070
	u32 val;

S
Sujith 已提交
2071 2072
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2073
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2074

S
Sujith 已提交
2075
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2076
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
2077 2078 2079
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089

			/* When chip goes into network sleep, it could be waken
			 * up by MCI_INT interrupt caused by BT's HW messages
			 * (LNA_xxx, CONT_xxx) which chould be in a very fast
			 * rate (~100us). This will cause chip to leave and
			 * re-enter network sleep mode frequently, which in
			 * consequence will have WLAN MCI HW to generate lots of
			 * SYS_WAKING and SYS_SLEEPING messages which will make
			 * BT CPU to busy to process.
			 */
2090
			if (AR_SREV_9462(ah)) {
2091 2092 2093 2094
				val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
					~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
				REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
			}
2095 2096 2097 2098
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
2099 2100
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2101

2102
			if (AR_SREV_9462(ah))
2103
				udelay(30);
2104 2105
		}
	}
2106 2107 2108 2109

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2110 2111
}

2112
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2113
{
S
Sujith 已提交
2114 2115
	u32 val;
	int i;
2116

2117 2118 2119 2120 2121 2122
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
2123 2124 2125
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2126
			if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
S
Sujith 已提交
2127 2128
				return false;
			}
2129 2130
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2131 2132 2133 2134
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2135

S
Sujith 已提交
2136 2137 2138
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2139

S
Sujith 已提交
2140 2141 2142 2143 2144 2145 2146
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2147
		}
S
Sujith 已提交
2148
		if (i == 0) {
2149 2150 2151
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
2152
			return false;
2153 2154 2155
		}
	}

S
Sujith 已提交
2156
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2157

S
Sujith 已提交
2158
	return true;
2159 2160
}

2161
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2162
{
2163
	struct ath_common *common = ath9k_hw_common(ah);
2164
	int status = true, setChip = true;
S
Sujith 已提交
2165 2166 2167 2168 2169 2170 2171
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2172 2173 2174
	if (ah->power_mode == mode)
		return status;

2175
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2176
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2177 2178 2179 2180

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
2181 2182 2183 2184

		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
			REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);

S
Sujith 已提交
2185 2186
		break;
	case ATH9K_PM_FULL_SLEEP:
2187 2188
		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
			ar9003_mci_set_full_sleep(ah);
2189

S
Sujith 已提交
2190
		ath9k_set_power_sleep(ah, setChip);
2191
		ah->chip_fullsleep = true;
S
Sujith 已提交
2192 2193
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2194 2195 2196 2197

		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
			REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);

S
Sujith 已提交
2198 2199
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2200
	default:
2201
		ath_err(common, "Unknown power mode %u\n", mode);
2202 2203
		return false;
	}
2204
	ah->power_mode = mode;
S
Sujith 已提交
2205

2206 2207 2208 2209 2210
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2211 2212 2213

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2214

S
Sujith 已提交
2215
	return status;
2216
}
2217
EXPORT_SYMBOL(ath9k_hw_setpower);
2218

S
Sujith 已提交
2219 2220 2221 2222
/*******************/
/* Beacon Handling */
/*******************/

2223
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2224 2225 2226
{
	int flags = 0;

S
Sujith 已提交
2227 2228
	ENABLE_REGWRITE_BUFFER(ah);

2229
	switch (ah->opmode) {
2230
	case NL80211_IFTYPE_ADHOC:
2231
	case NL80211_IFTYPE_MESH_POINT:
2232 2233
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2234 2235
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
2236
		flags |= AR_NDP_TIMER_EN;
2237
	case NL80211_IFTYPE_AP:
2238 2239 2240 2241 2242
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2243 2244 2245
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2246
	default:
2247 2248
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2249 2250
		return;
		break;
2251 2252
	}

2253 2254 2255 2256
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2257

S
Sujith 已提交
2258 2259
	REGWRITE_BUFFER_FLUSH(ah);

2260 2261
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2262
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2263

2264
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2265
				    const struct ath9k_beacon_state *bs)
2266 2267
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2268
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2269
	struct ath_common *common = ath9k_hw_common(ah);
2270

S
Sujith 已提交
2271 2272
	ENABLE_REGWRITE_BUFFER(ah);

2273 2274 2275
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
2276
		  TU_TO_USEC(bs->bs_intval));
2277
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2278
		  TU_TO_USEC(bs->bs_intval));
2279

S
Sujith 已提交
2280 2281
	REGWRITE_BUFFER_FLUSH(ah);

2282 2283 2284
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2285
	beaconintval = bs->bs_intval;
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2299 2300 2301 2302
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2303

S
Sujith 已提交
2304 2305
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2306 2307 2308
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2309

S
Sujith 已提交
2310 2311 2312
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2313

S
Sujith 已提交
2314 2315 2316 2317
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2318

S
Sujith 已提交
2319 2320
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2321

S
Sujith 已提交
2322 2323
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2324

S
Sujith 已提交
2325 2326
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2327 2328 2329
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2330

2331 2332
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2333
}
2334
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2335

S
Sujith 已提交
2336 2337 2338 2339
/*******************/
/* HW Capabilities */
/*******************/

2340 2341 2342 2343 2344 2345 2346 2347 2348
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
	default:
		return false;
	}
}

2373
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2374
{
2375
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2376
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2377
	struct ath_common *common = ath9k_hw_common(ah);
2378
	unsigned int chip_chainmask;
2379

2380
	u16 eeval;
2381
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2382

S
Sujith 已提交
2383
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2384
	regulatory->current_rd = eeval;
2385

2386
	if (ah->opmode != NL80211_IFTYPE_AP &&
2387
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2388 2389 2390 2391 2392
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2393 2394
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2395
	}
2396

S
Sujith 已提交
2397
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2398
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2399 2400
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2401 2402 2403
		return -EINVAL;
	}

2404 2405
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2406

2407 2408
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2409

2410 2411
	if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
		chip_chainmask = 1;
2412 2413
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2414 2415 2416 2417 2418 2419 2420
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2421
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2422 2423 2424 2425
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2426
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2427 2428 2429
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2430
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2431 2432
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2433
	else
2434
		/* Use rx_chainmask from EEPROM. */
2435
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2436

2437 2438
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2439 2440
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2441

2442
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2443

2444 2445 2446 2447
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2448 2449
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2450
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2451 2452 2453
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2454

2455 2456
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2457 2458
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2459 2460 2461 2462
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2463
	else if (AR_SREV_9285_12_OR_LATER(ah))
2464
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2465
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2466 2467 2468
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2469

2470
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2471
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2472
	else
S
Sujith 已提交
2473
		pCap->rts_aggr_limit = (8 * 1024);
2474

2475
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2476 2477 2478 2479 2480 2481
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2482 2483

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2484
	}
S
Sujith 已提交
2485
#endif
2486
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2487 2488 2489
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2490

2491
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2492 2493 2494
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2495

2496
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2497
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2498
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2499 2500
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2501 2502 2503
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2504
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2505
		pCap->txs_len = sizeof(struct ar9003_txs);
2506 2507
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2508
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2509 2510
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2511
		if (AR_SREV_9280_20(ah))
2512
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2513
	}
2514

2515 2516 2517
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2518 2519 2520
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2521
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2522 2523
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2524 2525 2526 2527 2528 2529 2530
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2531 2532 2533 2534 2535 2536
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2537
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2553

2554 2555 2556 2557 2558
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

Z
Zefir Kurtisi 已提交
2559 2560 2561
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2574 2575
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->enabled_cals |= TX_IQ_CAL;
2576
		if (AR_SREV_9485_OR_LATER(ah))
2577 2578
			ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
	}
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589

	if (AR_SREV_9462(ah)) {

		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

		if (AR_SREV_9462_20(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;

	}

2590

2591
	return 0;
2592 2593
}

S
Sujith 已提交
2594 2595 2596
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2597

2598
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2599 2600 2601 2602
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2603

S
Sujith 已提交
2604 2605 2606 2607 2608 2609
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2610

S
Sujith 已提交
2611
	gpio_shift = (gpio % 6) * 5;
2612

S
Sujith 已提交
2613 2614 2615 2616
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2617
	} else {
S
Sujith 已提交
2618 2619 2620 2621 2622
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2623 2624 2625
	}
}

2626
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2627
{
S
Sujith 已提交
2628
	u32 gpio_shift;
2629

2630
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2631

S
Sujith 已提交
2632 2633 2634 2635 2636 2637 2638
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2639

S
Sujith 已提交
2640
	gpio_shift = gpio << 1;
S
Sujith 已提交
2641 2642 2643 2644
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2645
}
2646
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2647

2648
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2649
{
2650 2651 2652
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2653
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2654
		return 0xffffffff;
2655

S
Sujith 已提交
2656 2657 2658 2659 2660
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2661 2662
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2663
	else if (AR_SREV_9271(ah))
2664
		return MS_REG_READ(AR9271, gpio) != 0;
2665
	else if (AR_SREV_9287_11_OR_LATER(ah))
2666
		return MS_REG_READ(AR9287, gpio) != 0;
2667
	else if (AR_SREV_9285_12_OR_LATER(ah))
2668
		return MS_REG_READ(AR9285, gpio) != 0;
2669
	else if (AR_SREV_9280_20_OR_LATER(ah))
2670 2671 2672
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2673
}
2674
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2675

2676
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2677
			 u32 ah_signal_type)
2678
{
S
Sujith 已提交
2679
	u32 gpio_shift;
2680

S
Sujith 已提交
2681 2682 2683 2684 2685 2686 2687
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2688

S
Sujith 已提交
2689
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2690 2691 2692 2693 2694
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2695
}
2696
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2697

2698
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2699
{
S
Sujith 已提交
2700 2701 2702 2703 2704 2705 2706
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2707 2708 2709
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2710 2711
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2712
}
2713
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2714

2715
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2716
{
S
Sujith 已提交
2717
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2718
}
2719
EXPORT_SYMBOL(ath9k_hw_setantenna);
2720

S
Sujith 已提交
2721 2722 2723 2724
/*********************/
/* General Operation */
/*********************/

2725
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2726
{
S
Sujith 已提交
2727 2728
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2729

S
Sujith 已提交
2730 2731 2732 2733
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2734

S
Sujith 已提交
2735
	return bits;
2736
}
2737
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2738

2739
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2740
{
S
Sujith 已提交
2741
	u32 phybits;
2742

S
Sujith 已提交
2743 2744
	ENABLE_REGWRITE_BUFFER(ah);

2745
	if (AR_SREV_9462(ah))
2746 2747
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2748 2749
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2750 2751 2752 2753 2754 2755
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2756

S
Sujith 已提交
2757
	if (phybits)
2758
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2759
	else
2760
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2761 2762

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2763
}
2764
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2765

2766
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2767
{
2768 2769 2770 2771
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2772
	ah->htc_reset_init = true;
2773
	return true;
S
Sujith 已提交
2774
}
2775
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2776

2777
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2778
{
2779
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2780
		return false;
2781

2782 2783 2784 2785 2786
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2787
}
2788
EXPORT_SYMBOL(ath9k_hw_disable);
2789

2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2802 2803
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2824
				 ant_reduction, new_pwr, test);
2825 2826
}

2827
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2828
{
2829
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2830
	struct ath9k_channel *chan = ah->curchan;
2831
	struct ieee80211_channel *channel = chan->chan;
2832

D
Dan Carpenter 已提交
2833
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2834
	if (test)
2835
		channel->max_power = MAX_RATE_POWER / 2;
2836

2837
	ath9k_hw_apply_txpower(ah, chan, test);
2838

2839 2840
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2841
}
2842
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2843

2844
void ath9k_hw_setopmode(struct ath_hw *ah)
2845
{
2846
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2847
}
2848
EXPORT_SYMBOL(ath9k_hw_setopmode);
2849

2850
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2851
{
S
Sujith 已提交
2852 2853
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2854
}
2855
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2856

2857
void ath9k_hw_write_associd(struct ath_hw *ah)
2858
{
2859 2860 2861 2862 2863
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2864
}
2865
EXPORT_SYMBOL(ath9k_hw_write_associd);
2866

2867 2868
#define ATH9K_MAX_TSF_READ 10

2869
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2870
{
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2882

2883
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2884

2885
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2886
}
2887
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2888

2889
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2890 2891
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2892
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2893
}
2894
EXPORT_SYMBOL(ath9k_hw_settsf64);
2895

2896
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2897
{
2898 2899
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2900
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2901
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2902

S
Sujith 已提交
2903 2904
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2905
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2906

S
Sujith 已提交
2907
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2908 2909
{
	if (setting)
2910
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2911
	else
2912
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2913
}
2914
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2915

L
Luis R. Rodriguez 已提交
2916
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2917
{
L
Luis R. Rodriguez 已提交
2918
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2919 2920
	u32 macmode;

L
Luis R. Rodriguez 已提交
2921
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2922 2923 2924
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2925

S
Sujith 已提交
2926
	REG_WRITE(ah, AR_2040_MODE, macmode);
2927
}
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2974
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2975 2976 2977
{
	return REG_READ(ah, AR_TSF_L32);
}
2978
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2992 2993 2994
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3007
EXPORT_SYMBOL(ath_gen_timer_alloc);
3008

3009 3010
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3011
			      u32 trig_timeout,
3012
			      u32 timer_period)
3013 3014
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3015
	u32 tsf, timer_next;
3016 3017 3018 3019 3020 3021 3022

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3023 3024
	timer_next = tsf + trig_timeout;

3025
	ath_dbg(ath9k_hw_common(ah), HWTIMER,
J
Joe Perches 已提交
3026 3027
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3039
	if (AR_SREV_9462(ah)) {
3040
		/*
3041
		 * Starting from AR9462, each generic timer can select which tsf
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3053 3054 3055 3056 3057
	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3058
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3059

3060
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3080
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3081 3082 3083 3084 3085 3086 3087 3088 3089

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3090
EXPORT_SYMBOL(ath_gen_timer_free);
3091 3092 3093 3094 3095 3096 3097 3098

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3099
	struct ath_common *common = ath9k_hw_common(ah);
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3114 3115
		ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
			index);
3116 3117 3118 3119 3120 3121 3122
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3123
		ath_dbg(common, HWTIMER,
J
Joe Perches 已提交
3124
			"Gen timer[%d] trigger\n", index);
3125 3126 3127
		timer->trigger(timer->arg);
	}
}
3128
EXPORT_SYMBOL(ath_gen_timer_isr);
3129

3130 3131 3132 3133
/********/
/* HTC  */
/********/

3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3146 3147
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3148
	{ AR_SREV_VERSION_9300,         "9300" },
3149
	{ AR_SREV_VERSION_9330,         "9330" },
3150
	{ AR_SREV_VERSION_9340,		"9340" },
3151
	{ AR_SREV_VERSION_9485,         "9485" },
3152
	{ AR_SREV_VERSION_9462,         "9462" },
3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3170
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3187
static const char *ath9k_hw_rf_name(u16 rf_version)
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3199 3200 3201 3202 3203 3204

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3205
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);