hw.c 64.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

64 65 66 67 68 69
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

70 71 72 73 74 75 76 77
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

78 79 80 81 82 83 84 85 86
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
87 88 89
/********************/
/* Helper Functions */
/********************/
90

91
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
92
{
93
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
94 95
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
96

97
	if (!ah->curchan) /* should really check for CCK instead */
98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
103
	else
104 105 106 107 108 109
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
110 111
}

112
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
113
{
114
	struct ath_common *common = ath9k_hw_common(ah);
115

116
	return usecs * common->clockrate;
S
Sujith 已提交
117
}
118

S
Sujith 已提交
119
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
120 121 122
{
	int i;

S
Sujith 已提交
123 124 125
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
126 127 128 129 130
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
131

J
Joe Perches 已提交
132 133 134
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
135

S
Sujith 已提交
136
	return false;
137
}
138
EXPORT_SYMBOL(ath9k_hw_wait);
139 140 141 142 143 144 145 146 147 148 149 150 151

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

152
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
153 154
			     u16 flags, u16 *low,
			     u16 *high)
155
{
156
	struct ath9k_hw_capabilities *pCap = &ah->caps;
157

S
Sujith 已提交
158 159 160 161
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
162
	}
S
Sujith 已提交
163 164 165 166 167 168
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
169 170
}

171
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
172
			   u8 phy, int kbps,
S
Sujith 已提交
173 174
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
175
{
S
Sujith 已提交
176
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
177

S
Sujith 已提交
178 179
	if (kbps == 0)
		return 0;
180

181
	switch (phy) {
S
Sujith 已提交
182
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
183
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
184
		if (shortPreamble)
S
Sujith 已提交
185 186 187 188
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
189
	case WLAN_RC_PHY_OFDM:
190
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
191 192 193 194 195 196
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
197 198
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
214 215
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
216 217 218
		txTime = 0;
		break;
	}
219

S
Sujith 已提交
220 221
	return txTime;
}
222
EXPORT_SYMBOL(ath9k_hw_computetxtime);
223

224
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
225 226
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
227
{
S
Sujith 已提交
228
	int8_t extoff;
229

S
Sujith 已提交
230 231 232 233
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
234 235
	}

S
Sujith 已提交
236 237 238 239 240 241 242 243 244 245
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
246

S
Sujith 已提交
247 248
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
249
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
250
	centers->ext_center =
251
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
252 253
}

S
Sujith 已提交
254 255 256 257
/******************/
/* Chip Revisions */
/******************/

258
static void ath9k_hw_read_revisions(struct ath_hw *ah)
259
{
S
Sujith 已提交
260
	u32 val;
261

S
Sujith 已提交
262
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263

S
Sujith 已提交
264 265
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
266 267 268
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
269
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
270 271
	} else {
		if (!AR_SREV_9100(ah))
272
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
273

274
		ah->hw_version.macRev = val & AR_SREV_REVISION;
275

276
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
277
			ah->is_pciexpress = true;
S
Sujith 已提交
278
	}
279 280
}

S
Sujith 已提交
281 282 283 284
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

285
static void ath9k_hw_disablepcie(struct ath_hw *ah)
286
{
287
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
288
		return;
289

S
Sujith 已提交
290 291 292 293 294 295 296 297 298
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
299

S
Sujith 已提交
300
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
301 302
}

303
/* This should work for all families including legacy */
304
static bool ath9k_hw_chip_test(struct ath_hw *ah)
305
{
306
	struct ath_common *common = ath9k_hw_common(ah);
307
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
308
	u32 regHold[2];
J
Joe Perches 已提交
309 310 311
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
312
	int i, j, loop_max;
313

314 315 316 317 318 319 320
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
321 322
		u32 addr = regAddr[i];
		u32 wrData, rdData;
323

S
Sujith 已提交
324 325 326 327 328 329
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
330 331 332
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
333 334 335 336 337 338 339 340
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
341 342 343
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
344 345
				return false;
			}
346
		}
S
Sujith 已提交
347
		REG_WRITE(ah, regAddr[i], regHold[i]);
348
	}
S
Sujith 已提交
349
	udelay(100);
350

351 352 353
	return true;
}

354
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
355 356
{
	int i;
357

358 359 360 361 362 363 364 365 366
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
367
	ah->config.enable_ani = true;
368

S
Sujith 已提交
369
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
370 371
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
372 373
	}

374 375 376 377 378
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
379
	ah->config.rx_intr_mitigation = true;
380
	ah->config.pcieSerDesWrite = true;
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
399
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
400 401
}

402
static void ath9k_hw_init_defaults(struct ath_hw *ah)
403
{
404 405 406 407 408 409
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

410 411
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
412

413
	ah->atim_window = 0;
414 415 416
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
417 418 419 420
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
421
	ah->power_mode = ATH9K_PM_UNDEFINED;
422 423
}

424
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
425
{
426
	struct ath_common *common = ath9k_hw_common(ah);
427 428 429
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
430
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
431 432 433

	sum = 0;
	for (i = 0; i < 3; i++) {
434
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
435
		sum += eeval;
436 437
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
438
	}
S
Sujith 已提交
439
	if (sum == 0 || sum == 0xffff * 3)
440 441 442 443 444
		return -EADDRNOTAVAIL;

	return 0;
}

445
static int ath9k_hw_post_init(struct ath_hw *ah)
446
{
S
Sujith 已提交
447
	int ecode;
448

S
Sujith 已提交
449 450 451 452
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
453

454 455 456 457 458
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
459

460
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
461 462
	if (ecode != 0)
		return ecode;
463

J
Joe Perches 已提交
464 465 466 467
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
468

469 470
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
471 472
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
473
		ath9k_hw_rf_free_ext_banks(ah);
474
		return ecode;
475
	}
476

S
Sujith 已提交
477 478
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
479
		ath9k_hw_ani_init(ah);
480 481 482 483 484
	}

	return 0;
}

485
static void ath9k_hw_attach_ops(struct ath_hw *ah)
486
{
487 488 489 490
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
491 492
}

493 494
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
495
{
496
	struct ath_common *common = ath9k_hw_common(ah);
497
	int r = 0;
498

499 500
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
501 502

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
503
		ath_err(common, "Couldn't reset chip\n");
504
		return -EIO;
505 506
	}

507 508 509
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

510
	ath9k_hw_attach_ops(ah);
511

512
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
513
		ath_err(common, "Couldn't wakeup chip\n");
514
		return -EIO;
515 516 517 518
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
519 520
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
521 522 523 524 525 526 527 528
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
529
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
530 531
		ah->config.serialize_regmode);

532 533 534 535 536
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

537
	if (!ath9k_hw_macversion_supported(ah)) {
538 539 540
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
541
		return -EOPNOTSUPP;
542 543
	}

544
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
545 546
		ah->is_pciexpress = false;

547 548 549 550
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
551
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
552
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
553 554
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
555 556 557

	ath9k_hw_init_mode_regs(ah);

558 559 560 561 562 563 564 565 566
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

567
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
568
		ath9k_hw_configpcipowersave(ah, 0, 0);
569 570 571
	else
		ath9k_hw_disablepcie(ah);

572 573
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
574

575
	r = ath9k_hw_post_init(ah);
576
	if (r)
577
		return r;
578 579

	ath9k_hw_init_mode_gain_regs(ah);
580 581 582 583
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

584 585
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
586
		ath_err(common, "Failed to initialize MAC address\n");
587
		return r;
588 589
	}

590
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
591
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
592
	else
593
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
594

595
	ah->bb_watchdog_timeout_ms = 25;
596

597 598
	common->state = ATH_HW_INITIALIZED;

599
	return 0;
600 601
}

602
int ath9k_hw_init(struct ath_hw *ah)
603
{
604 605
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
606

607 608 609 610 611 612 613 614 615
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
616 617
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
618
	case AR2427_DEVID_PCIE:
619
	case AR9300_DEVID_PCIE:
620
	case AR9300_DEVID_AR9485_PCIE:
621 622 623 624
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
625 626
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
627 628
		return -EOPNOTSUPP;
	}
629

630 631
	ret = __ath9k_hw_init(ah);
	if (ret) {
632 633 634
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
635 636
		return ret;
	}
637

638
	return 0;
639
}
640
EXPORT_SYMBOL(ath9k_hw_init);
641

642
static void ath9k_hw_init_qos(struct ath_hw *ah)
643
{
S
Sujith 已提交
644 645
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
646 647
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
648

S
Sujith 已提交
649 650 651 652 653 654 655 656 657 658
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
659 660

	REGWRITE_BUFFER_FLUSH(ah);
661 662
}

663
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
664
			      struct ath9k_channel *chan)
665
{
666 667 668 669 670 671
	u32 pll;

	if (AR_SREV_9485(ah))
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);

	pll = ath9k_hw_compute_pll_control(ah, chan);
672

673
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
674

675 676
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
677 678
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
679 680
	}

S
Sujith 已提交
681 682 683
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
684 685
}

686
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
687
					  enum nl80211_iftype opmode)
688
{
689
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
690 691 692 693
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
694

695 696 697 698 699 700
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
701

702 703 704 705 706 707
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
708

709 710 711 712
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
713

714
	if (opmode == NL80211_IFTYPE_AP)
715
		imr_reg |= AR_IMR_MIB;
716

S
Sujith 已提交
717 718
	ENABLE_REGWRITE_BUFFER(ah);

719
	REG_WRITE(ah, AR_IMR, imr_reg);
720 721
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
722

S
Sujith 已提交
723 724 725 726 727
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
728

S
Sujith 已提交
729 730
	REGWRITE_BUFFER_FLUSH(ah);

731 732 733 734 735 736
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
737 738
}

739
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
740
{
741 742 743
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
744 745
}

746
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
747
{
748 749 750 751 752 753 754 755 756 757
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
758
}
S
Sujith 已提交
759

760
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
761 762
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
763 764
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
765
		ah->globaltxtimeout = (u32) -1;
766 767 768
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
769
		ah->globaltxtimeout = tu;
770 771 772 773
		return true;
	}
}

774
void ath9k_hw_init_global_settings(struct ath_hw *ah)
775
{
776 777
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
778
	int slottime;
779 780
	int sifstime;

J
Joe Perches 已提交
781 782
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
783

784
	if (ah->misc_mode != 0)
S
Sujith 已提交
785
		REG_WRITE(ah, AR_PCU_MISC,
786
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
787 788 789 790 791 792

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

793 794 795
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
796 797 798 799 800 801 802 803 804 805 806

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

807
	ath9k_hw_setslottime(ah, slottime);
808 809
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
810 811
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
812
}
813
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
814

S
Sujith 已提交
815
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
816
{
817 818
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
819
	if (common->state < ATH_HW_INITIALIZED)
820 821
		goto free_hw;

822
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
823 824

free_hw:
825
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
826
}
S
Sujith 已提交
827
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
828 829 830 831 832

/*******/
/* INI */
/*******/

833
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
834 835 836 837 838 839 840 841 842 843 844 845 846
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
847 848 849 850
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

851
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
852
{
853
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
854 855
	u32 regval;

S
Sujith 已提交
856 857
	ENABLE_REGWRITE_BUFFER(ah);

858 859 860
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
861 862 863 864
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
865

866 867 868
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
869 870 871
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
872 873
	REGWRITE_BUFFER_FLUSH(ah);

874 875 876 877 878
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
879 880
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
881

S
Sujith 已提交
882
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
883

884 885 886
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
887 888 889
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

890 891 892
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
893 894
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

895 896 897 898 899 900 901 902
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

903 904 905 906
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
907
	if (AR_SREV_9285(ah)) {
908 909 910 911
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
912 913
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
914
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
915 916 917
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
918

S
Sujith 已提交
919 920
	REGWRITE_BUFFER_FLUSH(ah);

921 922
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
923 924
}

925
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
926 927 928 929 930 931
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
932
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
933 934 935
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
936
		break;
937
	case NL80211_IFTYPE_ADHOC:
938
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
939 940 941
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
942
		break;
943
	case NL80211_IFTYPE_STATION:
S
Sujith 已提交
944
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
945
		break;
946 947 948 949
	default:
		if (ah->is_monitoring)
			REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
		break;
S
Sujith 已提交
950 951 952
	}
}

953 954
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

970
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
971 972 973 974
{
	u32 rst_flags;
	u32 tmpReg;

975 976 977 978 979 980 981 982
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
983 984
	ENABLE_REGWRITE_BUFFER(ah);

985 986 987 988 989
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
990 991 992 993 994 995 996 997 998 999 1000
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1001
			u32 val;
S
Sujith 已提交
1002
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1003 1004 1005 1006 1007 1008 1009

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1010 1011 1012 1013 1014 1015 1016
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1017
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1018 1019 1020

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1021 1022
	udelay(50);

1023
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1024
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1025 1026
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1039
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1040
{
S
Sujith 已提交
1041 1042
	ENABLE_REGWRITE_BUFFER(ah);

1043 1044 1045 1046 1047
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1048 1049 1050
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1051
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1052 1053
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1054
	REG_WRITE(ah, AR_RTC_RESET, 0);
1055
	udelay(2);
1056

S
Sujith 已提交
1057 1058
	REGWRITE_BUFFER_FLUSH(ah);

1059 1060 1061 1062
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1063 1064
		REG_WRITE(ah, AR_RC, 0);

1065
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1066 1067 1068 1069

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1070 1071
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1072 1073
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1074
		return false;
1075 1076
	}

S
Sujith 已提交
1077 1078 1079 1080 1081
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1082
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1083
{
1084 1085 1086 1087 1088
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1101 1102
}

1103
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1104
				struct ath9k_channel *chan)
1105
{
1106
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1107 1108 1109
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1110
		return false;
1111

1112
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1113
		return false;
1114

1115
	ah->chip_fullsleep = false;
S
Sujith 已提交
1116 1117
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1118

S
Sujith 已提交
1119
	return true;
1120 1121
}

1122
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1123
				    struct ath9k_channel *chan)
1124
{
1125
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1126
	struct ath_common *common = ath9k_hw_common(ah);
1127
	struct ieee80211_channel *channel = chan->chan;
1128
	u32 qnum;
1129
	int r;
1130 1131 1132

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1133 1134
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1135 1136 1137 1138
			return false;
		}
	}

1139
	if (!ath9k_hw_rfbus_req(ah)) {
1140
		ath_err(common, "Could not kill baseband RX\n");
1141 1142 1143
		return false;
	}

1144
	ath9k_hw_set_channel_regs(ah, chan);
1145

1146
	r = ath9k_hw_rf_set_freq(ah, chan);
1147
	if (r) {
1148
		ath_err(common, "Failed to set channel\n");
1149
		return false;
1150
	}
1151
	ath9k_hw_set_clockrate(ah);
1152

1153
	ah->eep_ops->set_txpower(ah, chan,
1154
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1155 1156 1157
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1158
			     (u32) regulatory->power_limit), false);
1159

1160
	ath9k_hw_rfbus_done(ah);
1161

S
Sujith 已提交
1162 1163 1164
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1165
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1166 1167 1168 1169

	return true;
}

1170
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1171
{
1172 1173 1174
	int count = 50;
	u32 reg;

1175
	if (AR_SREV_9285_12_OR_LATER(ah))
1176 1177 1178 1179
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1180

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1193

1194
	return false;
J
Johannes Berg 已提交
1195
}
1196
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1197

1198
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1199
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1200
{
1201
	struct ath_common *common = ath9k_hw_common(ah);
1202
	u32 saveLedState;
1203
	struct ath9k_channel *curchan = ah->curchan;
1204 1205
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1206
	u64 tsf = 0;
1207
	int i, r;
1208

1209 1210
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1211

1212 1213
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
1214
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1215
			ath_dbg(common, ATH_DBG_XMIT,
1216
				"Failed to stop receive dma\n");
1217 1218
			bChannelChange = false;
		}
1219 1220
	}

1221
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1222
		return -EIO;
1223

1224
	if (curchan && !ah->chip_fullsleep)
1225 1226
		ath9k_hw_getnf(ah, curchan);

1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1237
	if (bChannelChange &&
1238 1239 1240
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1241
	    ((chan->channelFlags & CHANNEL_ALL) ==
1242
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1243
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1244

L
Luis R. Rodriguez 已提交
1245
		if (ath9k_hw_channel_change(ah, chan)) {
1246
			ath9k_hw_loadnf(ah, ah->curchan);
1247
			ath9k_hw_start_nfcal(ah, true);
1248 1249
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1250
			return 0;
1251 1252 1253 1254 1255 1256 1257 1258 1259
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1260
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1261 1262
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1263 1264
		tsf = ath9k_hw_gettsf64(ah);

1265 1266 1267 1268 1269 1270
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1271
	/* Only required on the first reset */
1272 1273 1274 1275 1276 1277 1278
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1279
	if (!ath9k_hw_chip_reset(ah, chan)) {
1280
		ath_err(common, "Chip reset failed\n");
1281
		return -EINVAL;
1282 1283
	}

1284
	/* Only required on the first reset */
1285 1286 1287 1288 1289 1290 1291 1292
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1293
	/* Restore TSF */
1294
	if (tsf)
S
Sujith 已提交
1295 1296
		ath9k_hw_settsf64(ah, tsf);

1297
	if (AR_SREV_9280_20_OR_LATER(ah))
1298
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1299

S
Sujith 已提交
1300 1301 1302
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1303
	r = ath9k_hw_process_ini(ah, chan);
1304 1305
	if (r)
		return r;
1306

1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1335 1336 1337
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1338
	ath9k_hw_spur_mitigate_freq(ah, chan);
1339
	ah->eep_ops->set_board_values(ah, chan);
1340

1341 1342
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1343 1344
	ENABLE_REGWRITE_BUFFER(ah);

1345 1346
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1347 1348
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1349
		  | (ah->config.
1350
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1351
		  | ah->sta_id1_defaults);
1352
	ath_hw_setbssidmask(common);
1353
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1354
	ath9k_hw_write_associd(ah);
1355 1356 1357
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1358 1359
	REGWRITE_BUFFER_FLUSH(ah);

1360
	r = ath9k_hw_rf_set_freq(ah, chan);
1361 1362
	if (r)
		return r;
1363

1364 1365
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1366 1367
	ENABLE_REGWRITE_BUFFER(ah);

1368 1369 1370
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1371 1372
	REGWRITE_BUFFER_FLUSH(ah);

1373 1374
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1375 1376
		ath9k_hw_resettxqueue(ah, i);

1377
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1378
	ath9k_hw_ani_cache_ini_regs(ah);
1379 1380
	ath9k_hw_init_qos(ah);

1381
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1382
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1383

1384
	ath9k_hw_init_global_settings(ah);
1385

1386
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1387
		ar9002_hw_update_async_fifo(ah);
1388
		ar9002_hw_enable_wep_aggregation(ah);
1389 1390
	}

1391 1392 1393 1394 1395 1396 1397
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1398
	if (ah->config.rx_intr_mitigation) {
1399 1400 1401 1402
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1403 1404 1405 1406 1407
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1408 1409
	ath9k_hw_init_bb(ah, chan);

1410
	if (!ath9k_hw_init_cal(ah, chan))
1411
		return -EIO;
1412

S
Sujith 已提交
1413
	ENABLE_REGWRITE_BUFFER(ah);
1414

1415
	ath9k_hw_restore_chainmask(ah);
1416 1417
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1418 1419
	REGWRITE_BUFFER_FLUSH(ah);

1420 1421 1422
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1423 1424 1425 1426
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1427
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1428
				"CFG Byte Swap Set 0x%x\n", mask);
1429 1430 1431 1432
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1433
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1434
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1435 1436
		}
	} else {
1437 1438 1439 1440 1441 1442 1443
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1444
#ifdef __BIG_ENDIAN
1445 1446
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1447 1448 1449
#endif
	}

1450
	if (ah->btcoex_hw.enabled)
1451 1452
		ath9k_hw_btcoex_enable(ah);

1453
	if (AR_SREV_9300_20_OR_LATER(ah))
1454
		ar9003_hw_bb_watchdog_config(ah);
1455

1456
	return 0;
1457
}
1458
EXPORT_SYMBOL(ath9k_hw_reset);
1459

S
Sujith 已提交
1460 1461 1462 1463
/******************************/
/* Power Management (Chipset) */
/******************************/

1464 1465 1466 1467
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1468
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1469
{
S
Sujith 已提交
1470 1471
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1472 1473 1474 1475
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1476 1477
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1478
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1479
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1480

1481
		/* Shutdown chip. Active low */
1482
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1483 1484
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1485
	}
1486 1487 1488 1489 1490

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1491 1492
}

1493 1494 1495 1496 1497
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1498
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1499
{
S
Sujith 已提交
1500 1501
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1502
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1503

S
Sujith 已提交
1504
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1505
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1506 1507 1508
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1509 1510 1511 1512
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1513 1514
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1515 1516
		}
	}
1517 1518 1519 1520

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1521 1522
}

1523
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1524
{
S
Sujith 已提交
1525 1526
	u32 val;
	int i;
1527

1528 1529 1530 1531 1532 1533
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1534 1535 1536 1537 1538 1539 1540
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1541 1542
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1543 1544 1545 1546
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1547

S
Sujith 已提交
1548 1549 1550
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1551

S
Sujith 已提交
1552 1553 1554 1555 1556 1557 1558
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1559
		}
S
Sujith 已提交
1560
		if (i == 0) {
1561 1562 1563
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1564
			return false;
1565 1566 1567
		}
	}

S
Sujith 已提交
1568
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1569

S
Sujith 已提交
1570
	return true;
1571 1572
}

1573
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1574
{
1575
	struct ath_common *common = ath9k_hw_common(ah);
1576
	int status = true, setChip = true;
S
Sujith 已提交
1577 1578 1579 1580 1581 1582 1583
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1584 1585 1586
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1587 1588
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1589 1590 1591 1592 1593 1594 1595

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1596
		ah->chip_fullsleep = true;
S
Sujith 已提交
1597 1598 1599 1600
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1601
	default:
1602
		ath_err(common, "Unknown power mode %u\n", mode);
1603 1604
		return false;
	}
1605
	ah->power_mode = mode;
S
Sujith 已提交
1606

1607 1608 1609 1610 1611 1612 1613
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
	ATH_DBG_WARN_ON_ONCE(!status);

S
Sujith 已提交
1614
	return status;
1615
}
1616
EXPORT_SYMBOL(ath9k_hw_setpower);
1617

S
Sujith 已提交
1618 1619 1620 1621
/*******************/
/* Beacon Handling */
/*******************/

1622
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1623 1624 1625
{
	int flags = 0;

1626
	ah->beacon_interval = beacon_period;
1627

S
Sujith 已提交
1628 1629
	ENABLE_REGWRITE_BUFFER(ah);

1630
	switch (ah->opmode) {
1631
	case NL80211_IFTYPE_ADHOC:
1632
	case NL80211_IFTYPE_MESH_POINT:
1633 1634 1635 1636
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1637 1638
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1639
		flags |= AR_NDP_TIMER_EN;
1640
	case NL80211_IFTYPE_AP:
1641 1642 1643
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1644
				     ah->config.
1645
				     dma_beacon_response_time));
1646 1647
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1648
				     ah->config.
1649
				     sw_beacon_response_time));
1650 1651 1652
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1653
	default:
J
Joe Perches 已提交
1654 1655 1656
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1657 1658
		return;
		break;
1659 1660 1661 1662 1663 1664 1665
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1666 1667
	REGWRITE_BUFFER_FLUSH(ah);

1668 1669 1670 1671 1672 1673 1674
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1675
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1676

1677
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1678
				    const struct ath9k_beacon_state *bs)
1679 1680
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1681
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1682
	struct ath_common *common = ath9k_hw_common(ah);
1683

S
Sujith 已提交
1684 1685
	ENABLE_REGWRITE_BUFFER(ah);

1686 1687 1688 1689 1690 1691 1692
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1693 1694
	REGWRITE_BUFFER_FLUSH(ah);

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1712 1713 1714 1715
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1716

S
Sujith 已提交
1717 1718
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1719 1720 1721
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1722

S
Sujith 已提交
1723 1724 1725
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1726

S
Sujith 已提交
1727 1728 1729 1730
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1731

S
Sujith 已提交
1732 1733
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1734

S
Sujith 已提交
1735 1736
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1737

S
Sujith 已提交
1738 1739
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1740 1741 1742
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1743

1744 1745
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1746
}
1747
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1748

S
Sujith 已提交
1749 1750 1751 1752
/*******************/
/* HW Capabilities */
/*******************/

1753
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1754
{
1755
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1756
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1757
	struct ath_common *common = ath9k_hw_common(ah);
1758
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1759

S
Sujith 已提交
1760
	u16 capField = 0, eeval;
1761
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1762

S
Sujith 已提交
1763
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1764
	regulatory->current_rd = eeval;
1765

S
Sujith 已提交
1766
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1767
	if (AR_SREV_9285_12_OR_LATER(ah))
1768
		eeval |= AR9285_RDEXT_DEFAULT;
1769
	regulatory->current_rd_ext = eeval;
1770

S
Sujith 已提交
1771
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1772

1773
	if (ah->opmode != NL80211_IFTYPE_AP &&
1774
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1775 1776 1777 1778 1779
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1780 1781
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1782
	}
1783

S
Sujith 已提交
1784
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1785
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1786 1787
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1788 1789 1790
		return -EINVAL;
	}

1791 1792
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1793

1794 1795
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1796

S
Sujith 已提交
1797
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1798 1799 1800 1801
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1802
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1803 1804 1805
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1806 1807
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1808
		/* Use rx_chainmask from EEPROM. */
1809
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1810

1811
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1812

1813 1814 1815 1816
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

S
Sujith 已提交
1817 1818
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1819

S
Sujith 已提交
1820 1821
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1822

1823 1824
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1825
	if (ah->config.ht_enable)
S
Sujith 已提交
1826 1827 1828
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1829

S
Sujith 已提交
1830 1831 1832 1833 1834
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1835

S
Sujith 已提交
1836 1837 1838 1839 1840
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1841

1842 1843 1844 1845
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1846

1847 1848
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1849 1850
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1851
	else if (AR_SREV_9285_12_OR_LATER(ah))
1852
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1853
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1854 1855 1856
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1857

S
Sujith 已提交
1858 1859 1860 1861 1862
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1863 1864
	}

S
Sujith 已提交
1865 1866
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1867
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1868 1869 1870 1871 1872 1873
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1874 1875

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1876
	}
S
Sujith 已提交
1877
#endif
1878
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1879 1880 1881
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1882

1883
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1884 1885 1886
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1887

1888
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1889 1890 1891 1892 1893
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1894
	} else {
S
Sujith 已提交
1895 1896 1897
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1898 1899
	}

1900 1901 1902 1903
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1904

1905
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1906 1907
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1908

1909
		if (AR_SREV_9285(ah)) {
1910 1911
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1912
		} else {
1913
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1914
		}
1915
	} else {
1916
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1917
	}
1918

1919
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1920 1921 1922 1923
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1924 1925 1926
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1927
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1928
		pCap->txs_len = sizeof(struct ar9003_txs);
1929 1930
		if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1931 1932
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1933 1934 1935 1936 1937
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1938
	}
1939

1940 1941 1942
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1943 1944 1945
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

1946
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1947 1948
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1949 1950 1951 1952 1953 1954 1955
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
1956 1957 1958 1959 1960 1961
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


1962

1963 1964 1965 1966 1967
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

1980
	return 0;
1981 1982
}

S
Sujith 已提交
1983 1984 1985
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
1986

1987
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
1988 1989 1990 1991
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
1992

S
Sujith 已提交
1993 1994 1995 1996 1997 1998
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
1999

S
Sujith 已提交
2000
	gpio_shift = (gpio % 6) * 5;
2001

S
Sujith 已提交
2002 2003 2004 2005
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2006
	} else {
S
Sujith 已提交
2007 2008 2009 2010 2011
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2012 2013 2014
	}
}

2015
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2016
{
S
Sujith 已提交
2017
	u32 gpio_shift;
2018

2019
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2020

S
Sujith 已提交
2021 2022 2023 2024 2025 2026 2027
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2028

S
Sujith 已提交
2029
	gpio_shift = gpio << 1;
S
Sujith 已提交
2030 2031 2032 2033
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2034
}
2035
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2036

2037
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2038
{
2039 2040 2041
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2042
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2043
		return 0xffffffff;
2044

S
Sujith 已提交
2045 2046 2047 2048 2049
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2050 2051
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2052
	else if (AR_SREV_9271(ah))
2053
		return MS_REG_READ(AR9271, gpio) != 0;
2054
	else if (AR_SREV_9287_11_OR_LATER(ah))
2055
		return MS_REG_READ(AR9287, gpio) != 0;
2056
	else if (AR_SREV_9285_12_OR_LATER(ah))
2057
		return MS_REG_READ(AR9285, gpio) != 0;
2058
	else if (AR_SREV_9280_20_OR_LATER(ah))
2059 2060 2061
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2062
}
2063
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2064

2065
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2066
			 u32 ah_signal_type)
2067
{
S
Sujith 已提交
2068
	u32 gpio_shift;
2069

S
Sujith 已提交
2070 2071 2072 2073 2074 2075 2076
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2077

S
Sujith 已提交
2078
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2079 2080 2081 2082 2083
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2084
}
2085
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2086

2087
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2088
{
S
Sujith 已提交
2089 2090 2091 2092 2093 2094 2095
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2096 2097 2098
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2099 2100
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2101
}
2102
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2103

2104
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2105
{
S
Sujith 已提交
2106
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2107
}
2108
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2109

2110
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2111
{
S
Sujith 已提交
2112
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2113
}
2114
EXPORT_SYMBOL(ath9k_hw_setantenna);
2115

S
Sujith 已提交
2116 2117 2118 2119
/*********************/
/* General Operation */
/*********************/

2120
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2121
{
S
Sujith 已提交
2122 2123
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2124

S
Sujith 已提交
2125 2126 2127 2128
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2129

S
Sujith 已提交
2130
	return bits;
2131
}
2132
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2133

2134
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2135
{
S
Sujith 已提交
2136
	u32 phybits;
2137

S
Sujith 已提交
2138 2139
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2140 2141
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2142 2143 2144 2145 2146 2147
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2148

S
Sujith 已提交
2149 2150 2151 2152 2153 2154
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2155 2156

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2157
}
2158
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2159

2160
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2161
{
2162 2163 2164 2165 2166
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2167
}
2168
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2169

2170
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2171
{
2172
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2173
		return false;
2174

2175 2176 2177 2178 2179
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2180
}
2181
EXPORT_SYMBOL(ath9k_hw_disable);
2182

2183
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2184
{
2185
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2186
	struct ath9k_channel *chan = ah->curchan;
2187
	struct ieee80211_channel *channel = chan->chan;
2188

2189
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2190

2191
	ah->eep_ops->set_txpower(ah, chan,
2192
				 ath9k_regd_get_ctl(regulatory, chan),
2193 2194 2195
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2196
				 (u32) regulatory->power_limit), test);
2197
}
2198
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2199

2200
void ath9k_hw_setopmode(struct ath_hw *ah)
2201
{
2202
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2203
}
2204
EXPORT_SYMBOL(ath9k_hw_setopmode);
2205

2206
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2207
{
S
Sujith 已提交
2208 2209
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2210
}
2211
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2212

2213
void ath9k_hw_write_associd(struct ath_hw *ah)
2214
{
2215 2216 2217 2218 2219
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2220
}
2221
EXPORT_SYMBOL(ath9k_hw_write_associd);
2222

2223 2224
#define ATH9K_MAX_TSF_READ 10

2225
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2226
{
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2238

2239
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2240

2241
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2242
}
2243
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2244

2245
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2246 2247
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2248
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2249
}
2250
EXPORT_SYMBOL(ath9k_hw_settsf64);
2251

2252
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2253
{
2254 2255
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2256 2257
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2258

S
Sujith 已提交
2259 2260
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2261
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2262

S
Sujith 已提交
2263
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2264 2265
{
	if (setting)
2266
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2267
	else
2268
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2269
}
2270
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2271

L
Luis R. Rodriguez 已提交
2272
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2273
{
L
Luis R. Rodriguez 已提交
2274
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2275 2276
	u32 macmode;

L
Luis R. Rodriguez 已提交
2277
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2278 2279 2280
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2281

S
Sujith 已提交
2282
	REG_WRITE(ah, AR_2040_MODE, macmode);
2283
}
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2330
static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2347 2348 2349
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2362
EXPORT_SYMBOL(ath_gen_timer_alloc);
2363

2364 2365 2366 2367
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2378 2379 2380
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2404
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2405

2406
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2426
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2427 2428 2429 2430 2431 2432 2433 2434 2435

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2436
EXPORT_SYMBOL(ath_gen_timer_free);
2437 2438 2439 2440 2441 2442 2443 2444

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2445
	struct ath_common *common = ath9k_hw_common(ah);
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2460 2461
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2462 2463 2464 2465 2466 2467 2468
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2469 2470
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2471 2472 2473
		timer->trigger(timer->arg);
	}
}
2474
EXPORT_SYMBOL(ath_gen_timer_isr);
2475

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2498 2499
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2500
	{ AR_SREV_VERSION_9300,         "9300" },
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2518
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2535
static const char *ath9k_hw_rf_name(u16 rf_version)
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2547 2548 2549 2550 2551 2552

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2553
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);