hw.c 104.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
51 52 53
/********************/
/* Helper Functions */
/********************/
54

55
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
56
{
57
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
58

59
	if (!ah->curchan) /* should really check for CCK instead */
60 61 62
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
63

64
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
65
}
66

67
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
68
{
69
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
70

71
	if (conf_is_ht40(conf))
S
Sujith 已提交
72 73 74 75
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
76

77
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
80

81
	if (!ah->curchan) /* should really check for CCK instead */
82 83 84 85
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
86 87
}

88
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
89
{
90
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
91

92
	if (conf_is_ht40(conf))
S
Sujith 已提交
93 94 95 96
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
97

S
Sujith 已提交
98
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
99 100 101
{
	int i;

S
Sujith 已提交
102 103 104
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
105 106 107 108 109
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
110

111 112 113
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
114

S
Sujith 已提交
115
	return false;
116
}
117
EXPORT_SYMBOL(ath9k_hw_wait);
118 119 120 121 122 123 124 125 126 127 128 129 130

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

131
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
132 133
			     u16 flags, u16 *low,
			     u16 *high)
134
{
135
	struct ath9k_hw_capabilities *pCap = &ah->caps;
136

S
Sujith 已提交
137 138 139 140
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
141
	}
S
Sujith 已提交
142 143 144 145 146 147
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
148 149
}

150
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
151
			   u8 phy, int kbps,
S
Sujith 已提交
152 153
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
154
{
S
Sujith 已提交
155
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
156

S
Sujith 已提交
157 158
	if (kbps == 0)
		return 0;
159

160
	switch (phy) {
S
Sujith 已提交
161
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
162
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
163
		if (shortPreamble)
S
Sujith 已提交
164 165 166 167
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
168
	case WLAN_RC_PHY_OFDM:
169
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
170 171 172 173 174 175
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
176 177
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
193
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
194
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
195 196 197
		txTime = 0;
		break;
	}
198

S
Sujith 已提交
199 200
	return txTime;
}
201
EXPORT_SYMBOL(ath9k_hw_computetxtime);
202

203
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
204 205
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
206
{
S
Sujith 已提交
207
	int8_t extoff;
208

S
Sujith 已提交
209 210 211 212
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
213 214
	}

S
Sujith 已提交
215 216 217 218 219 220 221 222 223 224
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
225

S
Sujith 已提交
226 227
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
228
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
229
	centers->ext_center =
230
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
231 232
}

S
Sujith 已提交
233 234 235 236
/******************/
/* Chip Revisions */
/******************/

237
static void ath9k_hw_read_revisions(struct ath_hw *ah)
238
{
S
Sujith 已提交
239
	u32 val;
240

S
Sujith 已提交
241
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
242

S
Sujith 已提交
243 244
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
245 246 247
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
248
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
249 250
	} else {
		if (!AR_SREV_9100(ah))
251
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
252

253
		ah->hw_version.macRev = val & AR_SREV_REVISION;
254

255
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
256
			ah->is_pciexpress = true;
S
Sujith 已提交
257
	}
258 259
}

260
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
261
{
S
Sujith 已提交
262 263
	u32 val;
	int i;
264

S
Sujith 已提交
265
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
266

S
Sujith 已提交
267 268 269 270
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
271

S
Sujith 已提交
272
	return ath9k_hw_reverse_bits(val, 8);
273 274
}

S
Sujith 已提交
275 276 277 278
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

279
static void ath9k_hw_disablepcie(struct ath_hw *ah)
280
{
281
	if (AR_SREV_9100(ah))
S
Sujith 已提交
282
		return;
283

S
Sujith 已提交
284 285 286 287 288 289 290 291 292
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
293

S
Sujith 已提交
294
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
295 296
}

297
static bool ath9k_hw_chip_test(struct ath_hw *ah)
298
{
299
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
300 301 302 303 304 305 306
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
307

S
Sujith 已提交
308 309 310
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
311

S
Sujith 已提交
312 313 314 315 316 317
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
318 319 320 321 322
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
323 324 325 326 327 328 329 330
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
331 332 333 334 335
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
336 337
				return false;
			}
338
		}
S
Sujith 已提交
339
		REG_WRITE(ah, regAddr[i], regHold[i]);
340
	}
S
Sujith 已提交
341
	udelay(100);
342

343 344 345
	return true;
}

346
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
347 348
{
	int i;
349

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
365

S
Sujith 已提交
366
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
367 368
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
369 370
	}

371
	ah->config.intr_mitigation = true;
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
390
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
391
}
392
EXPORT_SYMBOL(ath9k_hw_init);
393

394
static void ath9k_hw_init_defaults(struct ath_hw *ah)
395
{
396 397 398 399 400 401
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

402 403
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
404 405

	ah->ah_flags = 0;
406
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
407
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
408 409 410
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

411 412 413 414 415 416 417 418
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
419
	ah->power_mode = ATH9K_PM_UNDEFINED;
420 421
}

422
static int ath9k_hw_rf_claim(struct ath_hw *ah)
423
{
S
Sujith 已提交
424 425 426 427 428 429 430 431 432 433 434 435 436 437
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
438
	default:
439 440 441
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
442
		return -EOPNOTSUPP;
443 444
	}

445
	ah->hw_version.analog5GhzRev = val;
446

S
Sujith 已提交
447
	return 0;
448 449
}

450
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
451
{
452
	struct ath_common *common = ath9k_hw_common(ah);
453 454 455 456 457 458
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
459
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
460
		sum += eeval;
461 462
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
463
	}
S
Sujith 已提交
464
	if (sum == 0 || sum == 0xffff * 3)
465 466 467 468 469
		return -EADDRNOTAVAIL;

	return 0;
}

470
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
471 472 473
{
	u32 rxgain_type;

S
Sujith 已提交
474 475
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
476 477

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
478
			INIT_INI_ARRAY(&ah->iniModesRxGain,
479 480 481
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
482
			INIT_INI_ARRAY(&ah->iniModesRxGain,
483 484 485
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
486
			INIT_INI_ARRAY(&ah->iniModesRxGain,
487 488
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
489
	} else {
490
		INIT_INI_ARRAY(&ah->iniModesRxGain,
491 492
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
493
	}
494 495
}

496
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
497 498 499
{
	u32 txgain_type;

S
Sujith 已提交
500 501
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
502 503

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
504
			INIT_INI_ARRAY(&ah->iniModesTxGain,
505 506 507
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
508
			INIT_INI_ARRAY(&ah->iniModesTxGain,
509 510
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
511
	} else {
512
		INIT_INI_ARRAY(&ah->iniModesTxGain,
513 514
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
515
	}
516 517
}

518
static int ath9k_hw_post_init(struct ath_hw *ah)
519
{
S
Sujith 已提交
520
	int ecode;
521

S
Sujith 已提交
522
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
523
		return -ENODEV;
524

S
Sujith 已提交
525 526
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
527 528
		return ecode;

529
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
530 531
	if (ecode != 0)
		return ecode;
532

533 534 535 536
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
537

538 539 540 541 542 543 544 545 546
        if (!AR_SREV_9280_10_OR_LATER(ah)) {
		ecode = ath9k_hw_rf_alloc_ext_banks(ah);
		if (ecode) {
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed allocating banks for "
				  "external radio\n");
			return ecode;
		}
	}
547

S
Sujith 已提交
548 549
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
550
		ath9k_hw_ani_init(ah);
551 552 553 554 555
	}

	return 0;
}

556 557 558 559 560 561 562 563 564 565 566 567
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
568
	case AR9271_USB:
569 570 571 572 573 574 575
		return true;
	default:
		break;
	}
	return false;
}

576 577 578 579 580 581 582 583 584 585
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
586
	case AR_SREV_VERSION_9271:
587
		return true;
588 589 590 591 592 593
	default:
		break;
	}
	return false;
}

594
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
595
{
S
Sujith 已提交
596 597
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
598 599
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
600
				&adc_gain_cal_single_sample;
601
			ah->adcdc_caldata.calData =
S
Sujith 已提交
602
				&adc_dc_cal_single_sample;
603
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
604 605
				&adc_init_dc_cal;
		} else {
606 607
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
608
				&adc_gain_cal_multi_sample;
609
			ah->adcdc_caldata.calData =
S
Sujith 已提交
610
				&adc_dc_cal_multi_sample;
611
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
612 613
				&adc_init_dc_cal;
		}
614
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
615
	}
616
}
617

618 619
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
620
	if (AR_SREV_9271(ah)) {
621 622 623 624 625 626 627
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
628 629 630
		return;
	}

631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
661

662

663
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
664
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
665
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
666 667
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

668 669
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
670 671 672
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
673
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
674 675 676 677 678
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
679
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
680
			       ARRAY_SIZE(ar9285Modes_9285), 6);
681
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
682 683
			       ARRAY_SIZE(ar9285Common_9285), 2);

684 685
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
686 687 688
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
689
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
690 691 692 693
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
694
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
695
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
696
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
697
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
698

699 700
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
701 702 703
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
704
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
705 706 707
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
708
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
709 710 711
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
712
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
713
			       ARRAY_SIZE(ar9280Modes_9280), 6);
714
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
715 716
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
717
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
718
			       ARRAY_SIZE(ar5416Modes_9160), 6);
719
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
720
			       ARRAY_SIZE(ar5416Common_9160), 2);
721
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
722
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
723
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
724
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
725
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
726
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
727
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
728
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
729
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
730
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
731
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
732
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
733
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
734
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
735
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
736 737
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
738
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
739 740 741
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
742
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
743 744 745
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
746
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
747
			       ARRAY_SIZE(ar5416Modes_9100), 6);
748
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
749
			       ARRAY_SIZE(ar5416Common_9100), 2);
750
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
751
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
752
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
753
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
754
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
755
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
756
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
757
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
758
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
759
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
760
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
761
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
762
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
764
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
766
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
767 768
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
769
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416Modes), 6);
771
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416Common), 2);
773
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416Bank0), 2);
775
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
777
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank1), 2);
779
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
780
			       ARRAY_SIZE(ar5416Bank2), 2);
781
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Bank3), 3);
783
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Bank6), 3);
785
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
786
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
787
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
788
			       ARRAY_SIZE(ar5416Bank7), 2);
789
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
790
			       ARRAY_SIZE(ar5416Addac), 2);
791
	}
792
}
793

794 795
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
796
	if (AR_SREV_9287_11_OR_LATER(ah))
797 798 799 800 801 802 803 804 805 806
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

807
	if (AR_SREV_9287_11_OR_LATER(ah)) {
808 809 810 811 812 813 814 815 816 817
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
818 819 820 821 822 823 824 825 826 827 828 829 830 831
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
832
}
833

834 835 836
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
837 838 839 840 841

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
842 843
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
844

845 846
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
847

848
				INI_RA(&ah->iniModes, i, j) =
849
					ath9k_hw_ini_fixup(ah,
850
							   &ah->eeprom.def,
S
Sujith 已提交
851 852
							   reg, val);
			}
853
		}
S
Sujith 已提交
854
	}
855 856
}

857
int ath9k_hw_init(struct ath_hw *ah)
858
{
859
	struct ath_common *common = ath9k_hw_common(ah);
860
	int r = 0;
861

862 863 864 865
	if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unsupported device ID: 0x%0x\n",
			  ah->hw_version.devid);
866
		return -EOPNOTSUPP;
867
	}
868 869 870 871 872

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
873 874
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
875
		return -EIO;
876 877
	}

878
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
879
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
880
		return -EIO;
881 882 883 884 885 886 887 888 889 890 891 892 893
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

894
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
895 896
		ah->config.serialize_regmode);

897 898 899 900 901
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

902
	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
903 904 905 906
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
907
		return -EOPNOTSUPP;
908 909 910 911 912 913 914
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
915 916 917 918

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

919 920 921 922 923
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
924
	if (AR_SREV_9280_10_OR_LATER(ah)) {
925
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
926
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
927 928
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
	} else {
929
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
930 931
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
	}
932 933 934 935

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
936
		ath9k_hw_configpcipowersave(ah, 0, 0);
937 938 939
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
940 941 942 943 944 945 946 947 948 949
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

950
	r = ath9k_hw_post_init(ah);
951
	if (r)
952
		return r;
953 954

	ath9k_hw_init_mode_gain_regs(ah);
955 956 957 958
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

959
	ath9k_hw_init_11a_eeprom_fix(ah);
960

961 962
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
963 964
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
965
		return r;
966 967
	}

968
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
969
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
970
	else
971
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
972

S
Sujith 已提交
973
	ath9k_init_nfcal_hist_buffer(ah);
974

975 976
	common->state = ATH_HW_INITIALIZED;

977
	return 0;
978 979
}

980
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
981
			     struct ath9k_channel *chan)
982
{
S
Sujith 已提交
983
	u32 synthDelay;
984

S
Sujith 已提交
985
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
986
	if (IS_CHAN_B(chan))
S
Sujith 已提交
987 988 989
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
990

S
Sujith 已提交
991
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
992

S
Sujith 已提交
993
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
994 995
}

996
static void ath9k_hw_init_qos(struct ath_hw *ah)
997
{
S
Sujith 已提交
998 999
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1000

S
Sujith 已提交
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1011 1012
}

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
{
	u32 lcr;
	u32 baud_divider = freq * 1000 * 1000 / 16 / baud;

	lcr = REG_READ(ah , 0x5100c);
	lcr |= 0x80;

	REG_WRITE(ah, 0x5100c, lcr);
	REG_WRITE(ah, 0x51004, (baud_divider >> 8));
	REG_WRITE(ah, 0x51000, (baud_divider & 0xff));

	lcr &= ~0x80;
	REG_WRITE(ah, 0x5100c, lcr);
}

1029
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1030
			      struct ath9k_channel *chan)
1031
{
S
Sujith 已提交
1032
	u32 pll;
1033

S
Sujith 已提交
1034 1035 1036
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1037
		else
S
Sujith 已提交
1038 1039 1040 1041
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1042

S
Sujith 已提交
1043 1044 1045 1046
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1047

S
Sujith 已提交
1048 1049
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1050 1051


S
Sujith 已提交
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1062

S
Sujith 已提交
1063
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1064

S
Sujith 已提交
1065
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1066

S
Sujith 已提交
1067 1068 1069 1070
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1071

S
Sujith 已提交
1072 1073 1074 1075 1076 1077
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1078

S
Sujith 已提交
1079 1080 1081 1082
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1083

S
Sujith 已提交
1084 1085 1086 1087 1088 1089
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1090
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1091

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
		if ((pll == 0x142c) || (pll == 0x2850) ) {
			udelay(500);
			/* set CLKOBS to output AHB clock */
			REG_WRITE(ah, 0x7020, 0xe);
			/*
			 * 0x304: 117Mhz, ahb_ratio: 1x1
			 * 0x306: 40Mhz, ahb_ratio: 1x1
			 */
			REG_WRITE(ah, 0x50040, 0x304);
			/*
			 * makes adjustments for the baud dividor to keep the
			 * targetted baud rate based on the used core clock.
			 */
			ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
						    AR9271_TARGET_BAUD_RATE);
		}
	}

S
Sujith 已提交
1112 1113 1114
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1115 1116
}

1117
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1118 1119 1120
{
	int rx_chainmask, tx_chainmask;

1121 1122
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1123 1124 1125 1126 1127 1128

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1129
		if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1154
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1155
					  enum nl80211_iftype opmode)
1156
{
1157
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1158 1159 1160 1161
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1162

1163
	if (ah->config.intr_mitigation)
1164
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1165
	else
1166
		ah->mask_reg |= AR_IMR_RXOK;
1167

1168
	ah->mask_reg |= AR_IMR_TXOK;
1169

1170
	if (opmode == NL80211_IFTYPE_AP)
1171
		ah->mask_reg |= AR_IMR_MIB;
1172

1173
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1174
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1175

S
Sujith 已提交
1176 1177 1178 1179 1180
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1181 1182
}

1183
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1184 1185
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1186 1187
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad ack timeout %u\n", us);
1188
		ah->acktimeout = (u32) -1;
1189 1190 1191 1192
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1193
		ah->acktimeout = us;
1194 1195 1196 1197
		return true;
	}
}

1198
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1199 1200
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1201 1202
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad cts timeout %u\n", us);
1203
		ah->ctstimeout = (u32) -1;
1204 1205 1206 1207
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1208
		ah->ctstimeout = us;
1209 1210 1211
		return true;
	}
}
S
Sujith 已提交
1212

1213
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1214 1215
{
	if (tu > 0xFFFF) {
1216 1217
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1218
		ah->globaltxtimeout = (u32) -1;
1219 1220 1221
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1222
		ah->globaltxtimeout = tu;
1223 1224 1225 1226
		return true;
	}
}

1227
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1228
{
1229 1230
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1231

1232
	if (ah->misc_mode != 0)
S
Sujith 已提交
1233
		REG_WRITE(ah, AR_PCU_MISC,
1234 1235 1236 1237 1238 1239 1240 1241 1242
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1243 1244
}

1245
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1246
{
1247 1248 1249 1250 1251
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->state <= ATH_HW_INITIALIZED)
		goto free_hw;

S
Sujith 已提交
1252
	if (!AR_SREV_9100(ah))
1253
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1254

1255
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1256 1257

free_hw:
1258 1259
	if (!AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1260
	kfree(ah);
1261
	ah = NULL;
S
Sujith 已提交
1262
}
1263
EXPORT_SYMBOL(ath9k_hw_detach);
S
Sujith 已提交
1264 1265 1266 1267 1268

/*******/
/* INI */
/*******/

1269
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1270 1271
				  struct ath9k_channel *chan)
{
1272 1273 1274 1275 1276 1277 1278 1279 1280
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
1281 1282
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
			      AR_PHY_SPECTRAL_SCAN_ENABLE;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1294 1295 1296 1297 1298 1299 1300
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1301 1302 1303 1304 1305 1306 1307 1308 1309
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1310

1311
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1312 1313
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1314 1315 1316 1317
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1318
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1319 1320
}

1321
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1322
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1323
			      u32 reg, u32 value)
1324
{
S
Sujith 已提交
1325
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1326
	struct ath_common *common = ath9k_hw_common(ah);
1327

1328
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1329 1330
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1331
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1332 1333 1334 1335
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1336 1337 1338
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1339 1340 1341 1342
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1343 1344
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1345 1346
			}

1347 1348
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1349 1350 1351 1352 1353
		}
		break;
	}

	return value;
1354 1355
}

1356
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1357 1358 1359
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1360
	if (ah->eep_map == EEP_MAP_4KBITS)
1361 1362 1363 1364 1365
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1366 1367 1368 1369
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1385 1386
}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1402
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1403
				struct ath9k_channel *chan)
1404
{
1405
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1406
	int i, regWrites = 0;
1407
	struct ieee80211_channel *channel = chan->chan;
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1439
	ah->eep_ops->set_addac(ah, chan);
1440

1441
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1442
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1443 1444 1445
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1446 1447
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1448

1449 1450
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1451

1452
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1453

1454 1455 1456
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1457 1458
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1459

1460 1461
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1462 1463 1464
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1465 1466 1467 1468

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1469
		    && ah->config.analog_shiftreg) {
1470 1471 1472 1473 1474 1475
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1476
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1477
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1478

1479 1480
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1481
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1482

1483 1484 1485
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1486 1487 1488 1489

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1490
		    && ah->config.analog_shiftreg) {
1491 1492 1493 1494 1495 1496
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1497
	ath9k_hw_write_regs(ah, freqIndex, regWrites);
1498

1499 1500 1501 1502
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

1503
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1504
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1505 1506 1507 1508
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1509
	ath9k_hw_set_regs(ah, chan);
1510 1511
	ath9k_hw_init_chain_masks(ah);

1512 1513 1514
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1515
	ah->eep_ops->set_txpower(ah, chan,
1516
				 ath9k_regd_get_ctl(regulatory, chan),
1517 1518 1519
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1520
				 (u32) regulatory->power_limit));
1521 1522

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1523 1524
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1525 1526 1527 1528 1529 1530
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1531 1532 1533 1534
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1535
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1536
{
S
Sujith 已提交
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1555
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1556 1557 1558 1559
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1560
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1561 1562 1563
{
	u32 regval;

1564 1565 1566
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1567 1568 1569
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1570 1571 1572
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1573 1574 1575
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1576 1577 1578 1579 1580
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1581
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1582

1583 1584 1585
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1586 1587 1588
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1589 1590 1591
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1592 1593
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1594 1595 1596 1597
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1598
	if (AR_SREV_9285(ah)) {
1599 1600 1601 1602
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1603 1604
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1605
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1606 1607 1608 1609 1610
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1611
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1612 1613 1614 1615 1616 1617
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1618
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1619 1620 1621
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1622
		break;
1623
	case NL80211_IFTYPE_ADHOC:
1624
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1625 1626 1627
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1628
		break;
1629 1630
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1631
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1632
		break;
S
Sujith 已提交
1633 1634 1635
	}
}

1636
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1655
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1689
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1690 1691 1692 1693
{
	u32 rst_flags;
	u32 tmpReg;

1694 1695 1696 1697 1698 1699 1700 1701
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1724
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1725 1726
	udelay(50);

1727
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1728
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1729 1730
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1743
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1744 1745 1746 1747
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1748 1749 1750
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1751
	REG_WRITE(ah, AR_RTC_RESET, 0);
1752
	udelay(2);
1753 1754 1755 1756

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1757
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1758 1759 1760 1761

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1762 1763
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1764 1765
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1766
		return false;
1767 1768
	}

S
Sujith 已提交
1769 1770 1771 1772 1773
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1774
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1788 1789
}

L
Luis R. Rodriguez 已提交
1790
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1791
{
S
Sujith 已提交
1792
	u32 phymode;
1793
	u32 enableDacFifo = 0;
1794

1795 1796 1797 1798
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1799
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1800
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1801 1802 1803

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1804

S
Sujith 已提交
1805 1806 1807
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1808 1809

	}
S
Sujith 已提交
1810 1811
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1812
	ath9k_hw_set11nmac2040(ah);
1813

S
Sujith 已提交
1814 1815
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1816 1817
}

1818
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1819
				struct ath9k_channel *chan)
1820
{
1821
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1822 1823 1824
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1825
		return false;
1826

1827
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1828
		return false;
1829

1830
	ah->chip_fullsleep = false;
S
Sujith 已提交
1831 1832
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1833

S
Sujith 已提交
1834
	return true;
1835 1836
}

1837
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1838
				    struct ath9k_channel *chan)
1839
{
1840
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1841
	struct ath_common *common = ath9k_hw_common(ah);
1842
	struct ieee80211_channel *channel = chan->chan;
1843
	u32 synthDelay, qnum;
1844
	int r;
1845 1846 1847

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1848 1849 1850
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1851 1852 1853 1854 1855 1856
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1857
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1858 1859
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1860 1861 1862
		return false;
	}

L
Luis R. Rodriguez 已提交
1863
	ath9k_hw_set_regs(ah, chan);
1864

1865
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
1866 1867 1868 1869
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1870 1871
	}

1872
	ah->eep_ops->set_txpower(ah, chan,
1873
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1874 1875 1876
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1877
			     (u32) regulatory->power_limit));
1878 1879

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1880
	if (IS_CHAN_B(chan))
1881 1882 1883 1884 1885 1886 1887 1888
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1889 1890 1891
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1892
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1893 1894 1895 1896 1897 1898 1899

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

J
Johannes Berg 已提交
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

1912
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1913
		    bool bChannelChange)
1914
{
1915
	struct ath_common *common = ath9k_hw_common(ah);
1916
	u32 saveLedState;
1917
	struct ath9k_channel *curchan = ah->curchan;
1918 1919
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1920
	u64 tsf = 0;
1921
	int i, rx_chainmask, r;
1922

1923 1924
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1925

1926
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1927
		return -EIO;
1928

1929
	if (curchan && !ah->chip_fullsleep)
1930 1931 1932
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1933 1934 1935
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1936
	    ((chan->channelFlags & CHANNEL_ALL) ==
1937
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1938 1939
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1940

L
Luis R. Rodriguez 已提交
1941
		if (ath9k_hw_channel_change(ah, chan)) {
1942
			ath9k_hw_loadnf(ah, ah->curchan);
1943
			ath9k_hw_start_nfcal(ah);
1944
			return 0;
1945 1946 1947 1948 1949 1950 1951 1952 1953
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1954 1955 1956 1957
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1958 1959 1960 1961 1962 1963
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1964 1965 1966 1967 1968 1969 1970
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1971
	if (!ath9k_hw_chip_reset(ah, chan)) {
1972
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1973
		return -EINVAL;
1974 1975
	}

1976 1977 1978 1979 1980 1981 1982 1983
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1984 1985 1986 1987
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1988 1989
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1990

1991
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1992 1993 1994 1995 1996 1997 1998 1999 2000
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
2001
	r = ath9k_hw_process_ini(ah, chan);
2002 2003
	if (r)
		return r;
2004

2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2022 2023 2024
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

2025
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
2026
	ah->eep_ops->set_board_values(ah, chan);
2027

2028 2029
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2030 2031
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2032
		  | (ah->config.
2033
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2034 2035
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2036

2037
	ath_hw_setbssidmask(common);
2038 2039 2040

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2041
	ath9k_hw_write_associd(ah);
2042 2043 2044 2045 2046

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2047
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
2048 2049
	if (r)
		return r;
2050 2051 2052 2053

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2054 2055
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2056 2057
		ath9k_hw_resettxqueue(ah, i);

2058
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2059 2060
	ath9k_hw_init_qos(ah);

2061
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2062
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2063

2064 2065
	ath9k_hw_init_user_settings(ah);

2066
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2082
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2083 2084 2085 2086
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2087 2088 2089 2090 2091 2092 2093
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2094
	if (ah->config.intr_mitigation) {
2095 2096 2097 2098 2099 2100
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2101
	if (!ath9k_hw_init_cal(ah, chan))
2102
		return -EIO;
2103

2104
	rx_chainmask = ah->rxchainmask;
2105 2106 2107 2108 2109 2110 2111
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2112 2113 2114
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2115 2116 2117 2118
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2119
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2120
				"CFG Byte Swap Set 0x%x\n", mask);
2121 2122 2123 2124
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2125
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2126
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2127 2128
		}
	} else {
2129 2130 2131
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2132
#ifdef __BIG_ENDIAN
2133 2134
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2135 2136 2137
#endif
	}

2138
	if (ah->btcoex_hw.enabled)
2139 2140
		ath9k_hw_btcoex_enable(ah);

2141
	return 0;
2142
}
2143
EXPORT_SYMBOL(ath9k_hw_reset);
2144

S
Sujith 已提交
2145 2146 2147
/************************/
/* Key Cache Management */
/************************/
2148

2149
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2150
{
S
Sujith 已提交
2151
	u32 keyType;
2152

2153
	if (entry >= ah->caps.keycache_size) {
2154 2155
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2156 2157 2158
		return false;
	}

S
Sujith 已提交
2159
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2160

S
Sujith 已提交
2161 2162 2163 2164 2165 2166 2167 2168
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2169

S
Sujith 已提交
2170 2171
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2172

S
Sujith 已提交
2173 2174 2175 2176
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2177 2178 2179 2180 2181

	}

	return true;
}
2182
EXPORT_SYMBOL(ath9k_hw_keyreset);
2183

2184
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2185
{
S
Sujith 已提交
2186
	u32 macHi, macLo;
2187

2188
	if (entry >= ah->caps.keycache_size) {
2189 2190
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2191
		return false;
2192 2193
	}

S
Sujith 已提交
2194 2195 2196 2197 2198 2199 2200 2201 2202
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2203
	} else {
S
Sujith 已提交
2204
		macLo = macHi = 0;
2205
	}
S
Sujith 已提交
2206 2207
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2208

S
Sujith 已提交
2209
	return true;
2210
}
2211
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2212

2213
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2214
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2215
				 const u8 *mac)
2216
{
2217
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2218
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2219 2220
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2221

S
Sujith 已提交
2222
	if (entry >= pCap->keycache_size) {
2223 2224
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2225
		return false;
2226 2227
	}

S
Sujith 已提交
2228 2229 2230 2231 2232 2233
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2234 2235 2236
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2237 2238 2239 2240 2241 2242 2243 2244
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2245 2246
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2247 2248 2249 2250
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2251
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2252 2253
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2254 2255
			return false;
		}
2256
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2257
			keyType = AR_KEYTABLE_TYPE_40;
2258
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2259 2260 2261 2262 2263 2264 2265 2266
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2267 2268
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2269
		return false;
2270 2271
	}

J
Jouni Malinen 已提交
2272 2273 2274 2275 2276
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2277
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2278
		key4 &= 0xff;
2279

2280 2281 2282 2283 2284 2285 2286
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2287 2288
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2289

2290 2291 2292 2293 2294 2295
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2296 2297
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2298 2299

		/* Write key[95:48] */
S
Sujith 已提交
2300 2301
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2302 2303

		/* Write key[127:96] and key type */
S
Sujith 已提交
2304 2305
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2306 2307

		/* Write MAC address for the entry */
S
Sujith 已提交
2308
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2309

2310
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2323
			u32 mic0, mic1, mic2, mic3, mic4;
2324

S
Sujith 已提交
2325 2326 2327 2328 2329
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2330 2331

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2332 2333
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2334 2335

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2336 2337
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2338 2339

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2340 2341 2342
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2343

S
Sujith 已提交
2344
		} else {
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2361
			u32 mic0, mic2;
2362

S
Sujith 已提交
2363 2364
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2365 2366

			/* Write MIC key[31:0] */
S
Sujith 已提交
2367 2368
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2369 2370

			/* Write MIC key[63:32] */
S
Sujith 已提交
2371 2372
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2373 2374

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2375 2376 2377 2378
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2379 2380

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2381 2382
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2383 2384 2385 2386 2387 2388

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2389 2390 2391
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2392
		/* Write key[47:0] */
S
Sujith 已提交
2393 2394
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2395 2396

		/* Write key[95:48] */
S
Sujith 已提交
2397 2398
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2399 2400

		/* Write key[127:96] and key type */
S
Sujith 已提交
2401 2402
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2403

2404
		/* Write MAC address for the entry */
S
Sujith 已提交
2405 2406
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2407 2408 2409

	return true;
}
2410
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2411

2412
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2413
{
2414
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2415 2416 2417 2418 2419
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2420
}
2421
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2422

S
Sujith 已提交
2423 2424 2425 2426
/******************************/
/* Power Management (Chipset) */
/******************************/

2427
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2428
{
S
Sujith 已提交
2429 2430 2431 2432 2433 2434
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2435

S
Sujith 已提交
2436 2437 2438
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2439
	}
2440 2441
}

2442
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2443
{
S
Sujith 已提交
2444 2445
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2446
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2447

S
Sujith 已提交
2448 2449 2450 2451 2452 2453
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2454 2455 2456 2457
		}
	}
}

2458
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2459
{
S
Sujith 已提交
2460 2461
	u32 val;
	int i;
2462

S
Sujith 已提交
2463 2464 2465 2466 2467 2468 2469
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2470
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2471 2472 2473 2474
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2475

S
Sujith 已提交
2476 2477 2478
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2479

S
Sujith 已提交
2480 2481 2482 2483 2484 2485 2486
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2487
		}
S
Sujith 已提交
2488
		if (i == 0) {
2489 2490 2491
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2492
			return false;
2493 2494 2495
		}
	}

S
Sujith 已提交
2496
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2497

S
Sujith 已提交
2498
	return true;
2499 2500
}

2501
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2502
{
2503
	struct ath_common *common = ath9k_hw_common(ah);
2504
	int status = true, setChip = true;
S
Sujith 已提交
2505 2506 2507 2508 2509 2510 2511
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2512 2513 2514
	if (ah->power_mode == mode)
		return status;

2515 2516
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2517 2518 2519 2520 2521 2522 2523

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2524
		ah->chip_fullsleep = true;
S
Sujith 已提交
2525 2526 2527 2528
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2529
	default:
2530 2531
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2532 2533
		return false;
	}
2534
	ah->power_mode = mode;
S
Sujith 已提交
2535 2536

	return status;
2537
}
2538
EXPORT_SYMBOL(ath9k_hw_setpower);
2539

2540 2541 2542 2543 2544 2545 2546 2547 2548
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2549
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2550
{
S
Sujith 已提交
2551
	u8 i;
V
Vivek Natarajan 已提交
2552
	u32 val;
2553

2554
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2555
		return;
2556

2557
	/* Do not touch SerDes registers */
2558
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2559 2560
		return;

2561
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2588

V
Vivek Natarajan 已提交
2589 2590 2591
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2592

V
Vivek Natarajan 已提交
2593 2594
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2595

V
Vivek Natarajan 已提交
2596 2597 2598
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2599

V
Vivek Natarajan 已提交
2600 2601 2602 2603
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2604

V
Vivek Natarajan 已提交
2605 2606 2607 2608 2609
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2610

V
Vivek Natarajan 已提交
2611 2612 2613
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2614

V
Vivek Natarajan 已提交
2615 2616 2617
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2618

V
Vivek Natarajan 已提交
2619
		udelay(1000);
2620

V
Vivek Natarajan 已提交
2621 2622
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2623

V
Vivek Natarajan 已提交
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2646

V
Vivek Natarajan 已提交
2647 2648
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2649

V
Vivek Natarajan 已提交
2650
	if (power_off) {
2651
		/*
V
Vivek Natarajan 已提交
2652 2653 2654 2655
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2656
		 */
V
Vivek Natarajan 已提交
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2669
	}
2670
}
2671
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
2672

S
Sujith 已提交
2673 2674 2675 2676
/**********************/
/* Interrupt Handling */
/**********************/

2677
bool ath9k_hw_intrpend(struct ath_hw *ah)
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2695
EXPORT_SYMBOL(ath9k_hw_intrpend);
2696

2697
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2698 2699 2700
{
	u32 isr = 0;
	u32 mask2 = 0;
2701
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2702 2703
	u32 sync_cause = 0;
	bool fatal_int = false;
2704
	struct ath_common *common = ath9k_hw_common(ah);
2705 2706 2707 2708 2709 2710 2711 2712 2713

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2714 2715
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2742 2743
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

2754
		if (ah->config.intr_mitigation) {
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2769 2770
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2771 2772

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2773 2774
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2775 2776 2777
		}

		if (isr & AR_ISR_RXORN) {
2778 2779
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2780 2781 2782
		}

		if (!AR_SREV_9100(ah)) {
2783
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2784 2785 2786 2787 2788 2789 2790 2791
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2792

2793 2794
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2795

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2813 2814 2815 2816 2817 2818 2819 2820
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2821 2822
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2823 2824
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2825 2826
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2827
			}
2828
			*masked |= ATH9K_INT_FATAL;
2829 2830
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2831 2832
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2833 2834 2835 2836 2837
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2838 2839
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2840 2841 2842 2843 2844
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2845

2846 2847
	return true;
}
2848
EXPORT_SYMBOL(ath9k_hw_getisr);
2849

2850
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2851
{
2852
	u32 omask = ah->mask_reg;
2853
	u32 mask, mask2;
2854
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2855
	struct ath_common *common = ath9k_hw_common(ah);
2856

2857
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2858 2859

	if (omask & ATH9K_INT_GLOBAL) {
2860
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2876
		if (ah->txok_interrupt_mask)
2877
			mask |= AR_IMR_TXOK;
2878
		if (ah->txdesc_interrupt_mask)
2879
			mask |= AR_IMR_TXDESC;
2880
		if (ah->txerr_interrupt_mask)
2881
			mask |= AR_IMR_TXERR;
2882
		if (ah->txeol_interrupt_mask)
2883 2884 2885 2886
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
2887
		if (ah->config.intr_mitigation)
2888 2889 2890
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2891
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2904 2905 2906
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2917
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2918 2919 2920 2921 2922 2923 2924 2925 2926
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
2927
	ah->mask_reg = ints;
2928

2929
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2930 2931 2932 2933 2934 2935 2936
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2937
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2950 2951
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2952 2953 2954 2955
	}

	return omask;
}
2956
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2957

S
Sujith 已提交
2958 2959 2960 2961
/*******************/
/* Beacon Handling */
/*******************/

2962
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2963 2964 2965
{
	int flags = 0;

2966
	ah->beacon_interval = beacon_period;
2967

2968
	switch (ah->opmode) {
2969 2970
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2971 2972 2973 2974 2975
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2976
	case NL80211_IFTYPE_ADHOC:
2977
	case NL80211_IFTYPE_MESH_POINT:
2978 2979 2980 2981
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2982 2983
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2984
		flags |= AR_NDP_TIMER_EN;
2985
	case NL80211_IFTYPE_AP:
2986 2987 2988
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2989
				     ah->config.
2990
				     dma_beacon_response_time));
2991 2992
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2993
				     ah->config.
2994
				     sw_beacon_response_time));
2995 2996 2997
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2998
	default:
2999 3000 3001
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3002 3003
		return;
		break;
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
3018
EXPORT_SYMBOL(ath9k_hw_beaconinit);
3019

3020
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3021
				    const struct ath9k_beacon_state *bs)
3022 3023
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3024
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3025
	struct ath_common *common = ath9k_hw_common(ah);
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3051 3052 3053 3054
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3055

S
Sujith 已提交
3056 3057 3058
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3059

S
Sujith 已提交
3060 3061 3062
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3063

S
Sujith 已提交
3064 3065 3066 3067
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3068

S
Sujith 已提交
3069 3070
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3071

S
Sujith 已提交
3072 3073
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3074

S
Sujith 已提交
3075 3076 3077
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3078

3079 3080
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3081
}
3082
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3083

S
Sujith 已提交
3084 3085 3086 3087
/*******************/
/* HW Capabilities */
/*******************/

3088
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
3089
{
3090
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3091
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3092
	struct ath_common *common = ath9k_hw_common(ah);
3093
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3094

S
Sujith 已提交
3095
	u16 capField = 0, eeval;
3096

S
Sujith 已提交
3097
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3098
	regulatory->current_rd = eeval;
3099

S
Sujith 已提交
3100
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3101 3102
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3103
	regulatory->current_rd_ext = eeval;
3104

S
Sujith 已提交
3105
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3106

3107
	if (ah->opmode != NL80211_IFTYPE_AP &&
3108
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3109 3110 3111 3112 3113
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3114 3115
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3116
	}
3117

S
Sujith 已提交
3118
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
3119 3120 3121 3122 3123 3124
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
3125
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3126

S
Sujith 已提交
3127 3128
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3129
		if (ah->config.ht_enable) {
S
Sujith 已提交
3130 3131 3132 3133 3134 3135 3136 3137 3138
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3139 3140 3141
		}
	}

S
Sujith 已提交
3142 3143
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3144
		if (ah->config.ht_enable) {
S
Sujith 已提交
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3155
	}
S
Sujith 已提交
3156

S
Sujith 已提交
3157
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3158 3159 3160 3161
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3162
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3163 3164 3165
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3166 3167
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3168
		/* Use rx_chainmask from EEPROM. */
3169
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3170

3171
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3172
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3173

S
Sujith 已提交
3174 3175
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3176

S
Sujith 已提交
3177 3178
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3179

S
Sujith 已提交
3180 3181 3182
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3183

S
Sujith 已提交
3184 3185 3186
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3187

3188
	if (ah->config.ht_enable)
S
Sujith 已提交
3189 3190 3191
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3192

S
Sujith 已提交
3193 3194 3195 3196
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3197

S
Sujith 已提交
3198 3199 3200 3201 3202
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3203

S
Sujith 已提交
3204 3205 3206 3207 3208
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3209

S
Sujith 已提交
3210
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3211 3212 3213 3214 3215

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3216

3217 3218 3219
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3220 3221 3222
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3223

S
Sujith 已提交
3224 3225 3226 3227 3228
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3229 3230
	}

S
Sujith 已提交
3231 3232
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3233
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3234 3235 3236 3237 3238 3239
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3240 3241

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3242
	}
S
Sujith 已提交
3243
#endif
3244

3245
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3246

3247
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3248 3249 3250
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3251

3252
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3253 3254 3255 3256 3257
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3258
	} else {
S
Sujith 已提交
3259 3260 3261
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3262 3263
	}

3264 3265 3266 3267
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3268 3269

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3270
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3271
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3272
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3273

3274
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3275
	    ath9k_hw_btcoex_supported(ah)) {
3276 3277
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3278

3279
		if (AR_SREV_9285(ah)) {
3280 3281
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3282
		} else {
3283
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3284
		}
3285
	} else {
3286
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3287
	}
3288 3289

	return 0;
3290 3291
}

3292
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3293
			    u32 capability, u32 *result)
3294
{
3295
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3314
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3315 3316 3317 3318
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3319
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3333
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3344
			*result = regulatory->power_limit;
S
Sujith 已提交
3345 3346
			return 0;
		case 2:
3347
			*result = regulatory->max_power_level;
S
Sujith 已提交
3348 3349
			return 0;
		case 3:
3350
			*result = regulatory->tp_scale;
S
Sujith 已提交
3351 3352 3353
			return 0;
		}
		return false;
3354 3355 3356 3357
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3358 3359
	default:
		return false;
3360 3361
	}
}
3362
EXPORT_SYMBOL(ath9k_hw_getcapability);
3363

3364
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3365
			    u32 capability, u32 setting, int *status)
3366
{
S
Sujith 已提交
3367
	u32 v;
3368

S
Sujith 已提交
3369 3370 3371
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3372
			ah->sta_id1_defaults |=
S
Sujith 已提交
3373 3374
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3375
			ah->sta_id1_defaults &=
S
Sujith 已提交
3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3388
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3389
		else
3390
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3391 3392 3393
		return true;
	default:
		return false;
3394 3395
	}
}
3396
EXPORT_SYMBOL(ath9k_hw_setcapability);
3397

S
Sujith 已提交
3398 3399 3400
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3401

3402
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3403 3404 3405 3406
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3407

S
Sujith 已提交
3408 3409 3410 3411 3412 3413
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3414

S
Sujith 已提交
3415
	gpio_shift = (gpio % 6) * 5;
3416

S
Sujith 已提交
3417 3418 3419 3420
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3421
	} else {
S
Sujith 已提交
3422 3423 3424 3425 3426
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3427 3428 3429
	}
}

3430
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3431
{
S
Sujith 已提交
3432
	u32 gpio_shift;
3433

3434
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3435

S
Sujith 已提交
3436
	gpio_shift = gpio << 1;
3437

S
Sujith 已提交
3438 3439 3440 3441
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3442
}
3443
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3444

3445
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3446
{
3447 3448 3449
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3450
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3451
		return 0xffffffff;
3452

3453 3454 3455
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3456 3457 3458 3459 3460
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3461
}
3462
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3463

3464
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3465
			 u32 ah_signal_type)
3466
{
S
Sujith 已提交
3467
	u32 gpio_shift;
3468

S
Sujith 已提交
3469
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3470

S
Sujith 已提交
3471
	gpio_shift = 2 * gpio;
3472

S
Sujith 已提交
3473 3474 3475 3476
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3477
}
3478
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3479

3480
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3481
{
S
Sujith 已提交
3482 3483
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3484
}
3485
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3486

3487
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3488
{
S
Sujith 已提交
3489
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3490
}
3491
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3492

3493
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3494
{
S
Sujith 已提交
3495
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3496
}
3497
EXPORT_SYMBOL(ath9k_hw_setantenna);
3498

S
Sujith 已提交
3499 3500 3501 3502
/*********************/
/* General Operation */
/*********************/

3503
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3504
{
S
Sujith 已提交
3505 3506
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3507

S
Sujith 已提交
3508 3509 3510 3511
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3512

S
Sujith 已提交
3513
	return bits;
3514
}
3515
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3516

3517
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3518
{
S
Sujith 已提交
3519
	u32 phybits;
3520

S
Sujith 已提交
3521 3522
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3523 3524 3525 3526 3527 3528
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3529

S
Sujith 已提交
3530 3531 3532 3533 3534 3535 3536
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3537
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3538

3539
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3540
{
3541 3542 3543 3544 3545
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3546
}
3547
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3548

3549
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3550
{
3551
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3552
		return false;
3553

3554 3555 3556 3557 3558
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3559
}
3560
EXPORT_SYMBOL(ath9k_hw_disable);
3561

3562
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3563
{
3564
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3565
	struct ath9k_channel *chan = ah->curchan;
3566
	struct ieee80211_channel *channel = chan->chan;
3567

3568
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3569

3570
	ah->eep_ops->set_txpower(ah, chan,
3571
				 ath9k_regd_get_ctl(regulatory, chan),
3572 3573 3574
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3575
				 (u32) regulatory->power_limit));
3576
}
3577
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3578

3579
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3580
{
3581
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3582
}
3583
EXPORT_SYMBOL(ath9k_hw_setmac);
3584

3585
void ath9k_hw_setopmode(struct ath_hw *ah)
3586
{
3587
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3588
}
3589
EXPORT_SYMBOL(ath9k_hw_setopmode);
3590

3591
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3592
{
S
Sujith 已提交
3593 3594
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3595
}
3596
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3597

3598
void ath9k_hw_write_associd(struct ath_hw *ah)
3599
{
3600 3601 3602 3603 3604
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3605
}
3606
EXPORT_SYMBOL(ath9k_hw_write_associd);
3607

3608
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3609
{
S
Sujith 已提交
3610
	u64 tsf;
3611

S
Sujith 已提交
3612 3613
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3614

S
Sujith 已提交
3615 3616
	return tsf;
}
3617
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3618

3619
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3620 3621
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3622
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3623
}
3624
EXPORT_SYMBOL(ath9k_hw_settsf64);
3625

3626
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3627
{
3628 3629
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3630 3631
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3632

S
Sujith 已提交
3633 3634
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3635
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3636

S
Sujith 已提交
3637
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3638 3639
{
	if (setting)
3640
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3641
	else
3642
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3643
}
3644
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3645

3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

3661
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
3662 3663
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
3664 3665
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad slot time %u\n", us);
3666
		ah->slottime = (u32) -1;
S
Sujith 已提交
3667 3668 3669
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
3670
		ah->slottime = us;
S
Sujith 已提交
3671
		return true;
3672
	}
S
Sujith 已提交
3673
}
3674
EXPORT_SYMBOL(ath9k_hw_setslottime);
S
Sujith 已提交
3675

L
Luis R. Rodriguez 已提交
3676
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3677
{
L
Luis R. Rodriguez 已提交
3678
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3679 3680
	u32 macmode;

L
Luis R. Rodriguez 已提交
3681
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3682 3683 3684
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3685

S
Sujith 已提交
3686
	REG_WRITE(ah, AR_2040_MODE, macmode);
3687
}
3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3734
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3735 3736 3737
{
	return REG_READ(ah, AR_TSF_L32);
}
3738
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3752 3753 3754
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3767
EXPORT_SYMBOL(ath_gen_timer_alloc);
3768

3769 3770 3771 3772
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3783 3784 3785
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3809
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3810

3811
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3831
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3832 3833 3834 3835 3836 3837 3838 3839 3840

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3841
EXPORT_SYMBOL(ath_gen_timer_free);
3842 3843 3844 3845 3846 3847 3848 3849

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3850
	struct ath_common *common = ath9k_hw_common(ah);
3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3865 3866
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3867 3868 3869 3870 3871 3872 3873
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3874 3875
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3876 3877 3878
		timer->trigger(timer->arg);
	}
}
3879
EXPORT_SYMBOL(ath_gen_timer_isr);
3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892

static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3893 3894
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3912
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3929
static const char *ath9k_hw_rf_name(u16 rf_version)
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);