hw.c 95.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23 24
#include "initvals.h"

25 26 27
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
28

29 30
static void ar9002_hw_attach_ops(struct ath_hw *ah);

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

S
Sujith 已提交
69 70 71
/********************/
/* Helper Functions */
/********************/
72

73
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
74
{
75
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
76

77
	if (!ah->curchan) /* should really check for CCK instead */
78 79 80 81
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
82 83
}

84
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87

88
	if (conf_is_ht40(conf))
S
Sujith 已提交
89 90 91 92
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
93

S
Sujith 已提交
94
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
95 96 97
{
	int i;

S
Sujith 已提交
98 99 100
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
101 102 103 104 105
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
106

107 108 109
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
110

S
Sujith 已提交
111
	return false;
112
}
113
EXPORT_SYMBOL(ath9k_hw_wait);
114 115 116 117 118 119 120 121 122 123 124 125 126

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

127
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
128 129
			     u16 flags, u16 *low,
			     u16 *high)
130
{
131
	struct ath9k_hw_capabilities *pCap = &ah->caps;
132

S
Sujith 已提交
133 134 135 136
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
137
	}
S
Sujith 已提交
138 139 140 141 142 143
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
144 145
}

146
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
147
			   u8 phy, int kbps,
S
Sujith 已提交
148 149
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
150
{
S
Sujith 已提交
151
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
152

S
Sujith 已提交
153 154
	if (kbps == 0)
		return 0;
155

156
	switch (phy) {
S
Sujith 已提交
157
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
158
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
159
		if (shortPreamble)
S
Sujith 已提交
160 161 162 163
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
164
	case WLAN_RC_PHY_OFDM:
165
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
166 167 168 169 170 171
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
172 173
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
189
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
190
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
191 192 193
		txTime = 0;
		break;
	}
194

S
Sujith 已提交
195 196
	return txTime;
}
197
EXPORT_SYMBOL(ath9k_hw_computetxtime);
198

199
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
200 201
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
202
{
S
Sujith 已提交
203
	int8_t extoff;
204

S
Sujith 已提交
205 206 207 208
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
209 210
	}

S
Sujith 已提交
211 212 213 214 215 216 217 218 219 220
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
221

S
Sujith 已提交
222 223
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
224
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
225
	centers->ext_center =
226
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
227 228
}

S
Sujith 已提交
229 230 231 232
/******************/
/* Chip Revisions */
/******************/

233
static void ath9k_hw_read_revisions(struct ath_hw *ah)
234
{
S
Sujith 已提交
235
	u32 val;
236

S
Sujith 已提交
237
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
238

S
Sujith 已提交
239 240
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
241 242 243
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
244
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
245 246
	} else {
		if (!AR_SREV_9100(ah))
247
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
248

249
		ah->hw_version.macRev = val & AR_SREV_REVISION;
250

251
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
252
			ah->is_pciexpress = true;
S
Sujith 已提交
253
	}
254 255
}

256
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
257
{
S
Sujith 已提交
258 259
	u32 val;
	int i;
260

S
Sujith 已提交
261
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
262

S
Sujith 已提交
263 264 265 266
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
267

S
Sujith 已提交
268
	return ath9k_hw_reverse_bits(val, 8);
269 270
}

S
Sujith 已提交
271 272 273 274
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

275
static void ath9k_hw_disablepcie(struct ath_hw *ah)
276
{
277
	if (AR_SREV_9100(ah))
S
Sujith 已提交
278
		return;
279

S
Sujith 已提交
280 281 282 283 284 285 286 287 288
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
289

S
Sujith 已提交
290
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
291 292
}

293
static bool ath9k_hw_chip_test(struct ath_hw *ah)
294
{
295
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
296 297 298 299 300 301 302
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
303

S
Sujith 已提交
304 305 306
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
307

S
Sujith 已提交
308 309 310 311 312 313
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
314 315 316 317 318
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
319 320 321 322 323 324 325 326
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
327 328 329 330 331
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
332 333
				return false;
			}
334
		}
S
Sujith 已提交
335
		REG_WRITE(ah, regAddr[i], regHold[i]);
336
	}
S
Sujith 已提交
337
	udelay(100);
338

339 340 341
	return true;
}

342
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
343 344
{
	int i;
345

346 347 348 349 350 351 352 353 354 355 356 357 358 359
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
360

S
Sujith 已提交
361
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
362 363
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
364 365
	}

366 367 368 369 370
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
371
	ah->config.rx_intr_mitigation = true;
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
390
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
391 392
}

393
static void ath9k_hw_init_defaults(struct ath_hw *ah)
394
{
395 396 397 398 399 400
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

401 402
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
403 404

	ah->ah_flags = 0;
405
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
406
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
407 408 409
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

410 411 412 413 414 415
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
416
	ah->power_mode = ATH9K_PM_UNDEFINED;
417 418
}

419
static int ath9k_hw_rf_claim(struct ath_hw *ah)
420
{
S
Sujith 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
435
	default:
436 437 438
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
439
		return -EOPNOTSUPP;
440 441
	}

442
	ah->hw_version.analog5GhzRev = val;
443

S
Sujith 已提交
444
	return 0;
445 446
}

447
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
448
{
449
	struct ath_common *common = ath9k_hw_common(ah);
450 451 452 453 454 455
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
456
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
457
		sum += eeval;
458 459
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
460
	}
S
Sujith 已提交
461
	if (sum == 0 || sum == 0xffff * 3)
462 463 464 465 466
		return -EADDRNOTAVAIL;

	return 0;
}

467
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
468 469 470
{
	u32 rxgain_type;

S
Sujith 已提交
471 472
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
473 474

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
475
			INIT_INI_ARRAY(&ah->iniModesRxGain,
476 477 478
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
479
			INIT_INI_ARRAY(&ah->iniModesRxGain,
480 481 482
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
483
			INIT_INI_ARRAY(&ah->iniModesRxGain,
484 485
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
486
	} else {
487
		INIT_INI_ARRAY(&ah->iniModesRxGain,
488 489
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
490
	}
491 492
}

493
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
494 495 496
{
	u32 txgain_type;

S
Sujith 已提交
497 498
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
499 500

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
501
			INIT_INI_ARRAY(&ah->iniModesTxGain,
502 503 504
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
505
			INIT_INI_ARRAY(&ah->iniModesTxGain,
506 507
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
508
	} else {
509
		INIT_INI_ARRAY(&ah->iniModesTxGain,
510 511
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
512
	}
513 514
}

515
static int ath9k_hw_post_init(struct ath_hw *ah)
516
{
S
Sujith 已提交
517
	int ecode;
518

S
Sujith 已提交
519 520 521 522
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
523

S
Sujith 已提交
524 525
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
526 527
		return ecode;

528
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
529 530
	if (ecode != 0)
		return ecode;
531

532 533 534 535
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
536

537 538 539 540 541 542
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
543
	}
544

S
Sujith 已提交
545 546
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
547
		ath9k_hw_ani_init(ah);
548 549 550 551 552
	}

	return 0;
}

553
static bool ar9002_hw_macversion_supported(u32 macversion)
554 555 556 557 558 559 560 561 562
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
563
	case AR_SREV_VERSION_9271:
564
		return true;
565 566 567 568 569 570
	default:
		break;
	}
	return false;
}

571
static void ar9002_hw_init_cal_settings(struct ath_hw *ah)
572
{
S
Sujith 已提交
573 574
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
575 576
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
577
				&adc_gain_cal_single_sample;
578
			ah->adcdc_caldata.calData =
S
Sujith 已提交
579
				&adc_dc_cal_single_sample;
580
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
581 582
				&adc_init_dc_cal;
		} else {
583 584
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
585
				&adc_gain_cal_multi_sample;
586
			ah->adcdc_caldata.calData =
S
Sujith 已提交
587
				&adc_dc_cal_multi_sample;
588
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
589 590
				&adc_init_dc_cal;
		}
591
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
592
	}
593
}
594

595
static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
596
{
597
	if (AR_SREV_9271(ah)) {
598 599 600 601
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
602 603 604 605 606 607
		INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
			       ar9271Common_normal_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_normal_cck_fir_coeff_9271), 2);
		INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
			       ar9271Common_japan_2484_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_japan_2484_cck_fir_coeff_9271), 2);
608 609 610
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
611 612 613 614 615 616 617 618
		INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
			       ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 6);
		INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
			       ar9271Modes_high_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 6);
		INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
			       ar9271Modes_normal_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 6);
619 620 621
		return;
	}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
652

653

654
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
655
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
656
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
657 658
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

659 660
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
661 662 663
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
664
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
665 666 667 668 669
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
670
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
671
			       ARRAY_SIZE(ar9285Modes_9285), 6);
672
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
673 674
			       ARRAY_SIZE(ar9285Common_9285), 2);

675 676
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
677 678 679
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
680
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
681 682 683 684
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
685
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
686
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
687
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
688
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
689

690 691
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
692 693 694
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
695
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
696 697 698
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
699
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
700 701 702
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
703
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
704
			       ARRAY_SIZE(ar9280Modes_9280), 6);
705
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
706 707
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
708
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
709
			       ARRAY_SIZE(ar5416Modes_9160), 6);
710
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
711
			       ARRAY_SIZE(ar5416Common_9160), 2);
712
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
713
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
714
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
715
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
716
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
717
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
718
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
719
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
720
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
721
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
722
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
723
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
724
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
725
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
726
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
727 728
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
729
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
730 731 732
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
733
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
734 735 736
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
737
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
738
			       ARRAY_SIZE(ar5416Modes_9100), 6);
739
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
740
			       ARRAY_SIZE(ar5416Common_9100), 2);
741
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
742
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
743
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
745
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
747
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
749
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
751
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
752
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
753
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
754
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
755
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
756
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
757
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
758 759
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
760
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
761
			       ARRAY_SIZE(ar5416Modes), 6);
762
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Common), 2);
764
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416Bank0), 2);
766
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
768
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416Bank1), 2);
770
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Bank2), 2);
772
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Bank3), 3);
774
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank6), 3);
776
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
778
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
779
			       ARRAY_SIZE(ar5416Bank7), 2);
780
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
781
			       ARRAY_SIZE(ar5416Addac), 2);
782
	}
783
}
784

785 786
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
787
	if (AR_SREV_9287_11_OR_LATER(ah))
788 789 790 791 792 793 794 795 796 797
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

798
	if (AR_SREV_9287_11_OR_LATER(ah)) {
799 800 801 802 803 804 805 806 807 808
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
809 810 811 812
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
813 814 815 816 817 818 819 820 821 822 823
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_high_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_high_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_high_power_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_high_power_tx_gain_9285_1_2), 6);
			}
824
		} else {
825 826 827 828 829 830 831 832 833 834 835
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_normal_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_normal_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_original_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_original_tx_gain_9285_1_2), 6);
			}
836 837
		}
	}
838
}
839

840
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
841
{
842 843
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
844

845 846 847 848
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
				 (ah->eep_map != EEP_MAP_4KBITS) &&
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
849

850 851 852
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
853 854
}

855 856
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
857
{
858
	struct ath_common *common = ath9k_hw_common(ah);
859
	int r = 0;
860 861 862 863 864

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
865 866
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
867
		return -EIO;
868 869
	}

870 871
	ar9002_hw_attach_ops(ah);

872
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
873
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
874
		return -EIO;
875 876 877 878 879 880 881 882 883 884 885 886 887
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

888
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
889 890
		ah->config.serialize_regmode);

891 892 893 894 895
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

896
	if (!ath9k_hw_macversion_supported(ah)) {
897 898 899 900
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
901
		return -EOPNOTSUPP;
902 903 904 905 906 907 908
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
909 910 911 912

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

913 914 915 916
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
917
	if (AR_SREV_9280_10_OR_LATER(ah))
918 919 920 921 922
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
923
		ath9k_hw_configpcipowersave(ah, 0, 0);
924 925 926
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
927 928 929 930 931 932 933 934 935 936
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

937
	r = ath9k_hw_post_init(ah);
938
	if (r)
939
		return r;
940 941

	ath9k_hw_init_mode_gain_regs(ah);
942 943 944 945
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

946
	ath9k_hw_init_eeprom_fix(ah);
947

948 949
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
950 951
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
952
		return r;
953 954
	}

955
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
956
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
957
	else
958
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
959

S
Sujith 已提交
960
	ath9k_init_nfcal_hist_buffer(ah);
961

962 963
	common->state = ATH_HW_INITIALIZED;

964
	return 0;
965 966
}

967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
	case AR2427_DEVID_PCIE:
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

1006
static void ath9k_hw_init_qos(struct ath_hw *ah)
1007
{
S
Sujith 已提交
1008 1009
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1010

S
Sujith 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1021 1022
}

1023
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1024
			      struct ath9k_channel *chan)
1025
{
S
Sujith 已提交
1026
	u32 pll;
1027

S
Sujith 已提交
1028 1029 1030
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1031
		else
S
Sujith 已提交
1032 1033 1034 1035
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1036

S
Sujith 已提交
1037 1038 1039 1040
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1041

S
Sujith 已提交
1042 1043
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1044 1045


S
Sujith 已提交
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1056

S
Sujith 已提交
1057
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1058

S
Sujith 已提交
1059
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1060

S
Sujith 已提交
1061 1062 1063 1064
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1065

S
Sujith 已提交
1066 1067 1068 1069 1070 1071
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1072

S
Sujith 已提交
1073 1074 1075 1076
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1077

S
Sujith 已提交
1078 1079 1080 1081 1082 1083
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1084
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1085

1086 1087
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
1088 1089
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
1090 1091
	}

S
Sujith 已提交
1092 1093 1094
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1095 1096
}

1097
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1098
					  enum nl80211_iftype opmode)
1099
{
1100
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
1101 1102 1103 1104
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1105

S
Sujith 已提交
1106
	if (ah->config.rx_intr_mitigation)
1107
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1108
	else
1109
		imr_reg |= AR_IMR_RXOK;
1110

1111
	imr_reg |= AR_IMR_TXOK;
1112

1113
	if (opmode == NL80211_IFTYPE_AP)
1114
		imr_reg |= AR_IMR_MIB;
1115

1116
	REG_WRITE(ah, AR_IMR, imr_reg);
1117 1118
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
1119

S
Sujith 已提交
1120 1121 1122 1123 1124
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1125 1126
}

1127
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1128
{
1129 1130 1131
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1132 1133
}

1134
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1135
{
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1146
}
S
Sujith 已提交
1147

1148
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1149 1150
{
	if (tu > 0xFFFF) {
1151 1152
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1153
		ah->globaltxtimeout = (u32) -1;
1154 1155 1156
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1157
		ah->globaltxtimeout = tu;
1158 1159 1160 1161
		return true;
	}
}

1162
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1163
{
1164 1165
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
1166
	int slottime;
1167 1168
	int sifstime;

1169 1170
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1171

1172
	if (ah->misc_mode != 0)
S
Sujith 已提交
1173
		REG_WRITE(ah, AR_PCU_MISC,
1174
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1175 1176 1177 1178 1179 1180

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

1181 1182 1183
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1195
	ath9k_hw_setslottime(ah, slottime);
1196 1197
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1198 1199
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1200
}
1201
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1202

S
Sujith 已提交
1203
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1204
{
1205 1206
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1207
	if (common->state < ATH_HW_INITIALIZED)
1208 1209
		goto free_hw;

S
Sujith 已提交
1210
	if (!AR_SREV_9100(ah))
1211
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1212

1213
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1214 1215

free_hw:
1216
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1217
}
S
Sujith 已提交
1218
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1219 1220 1221 1222 1223

/*******/
/* INI */
/*******/

1224
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1238 1239 1240 1241
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1242
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1243 1244 1245
{
	u32 regval;

1246 1247 1248
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1249 1250 1251
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1252 1253 1254
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1255 1256 1257
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1258 1259 1260 1261 1262
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1263
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1264

1265 1266 1267
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1268 1269 1270
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1271 1272 1273
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1274 1275
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1276 1277 1278 1279
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1280
	if (AR_SREV_9285(ah)) {
1281 1282 1283 1284
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1285 1286
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1287
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1288 1289 1290 1291 1292
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1293
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1294 1295 1296 1297 1298 1299
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1300
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1301 1302 1303
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1304
		break;
1305
	case NL80211_IFTYPE_ADHOC:
1306
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1307 1308 1309
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1310
		break;
1311 1312
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1313
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1314
		break;
S
Sujith 已提交
1315 1316 1317
	}
}

1318 1319
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1335
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1336 1337 1338 1339
{
	u32 rst_flags;
	u32 tmpReg;

1340 1341 1342 1343 1344 1345 1346 1347
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1359
			u32 val;
S
Sujith 已提交
1360
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1361 1362 1363 1364 1365 1366 1367

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1368 1369 1370 1371 1372 1373 1374
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1375
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1376 1377
	udelay(50);

1378
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1379
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1380 1381
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1394
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1395 1396 1397 1398
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1399
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1400 1401
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1402
	REG_WRITE(ah, AR_RTC_RESET, 0);
1403
	udelay(2);
1404 1405 1406 1407

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1408
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1409 1410 1411 1412

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1413 1414
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1415 1416
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1417
		return false;
1418 1419
	}

S
Sujith 已提交
1420 1421 1422 1423 1424
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1425
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1439 1440
}

1441
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1442
				struct ath9k_channel *chan)
1443
{
1444
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1445 1446 1447
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1448
		return false;
1449

1450
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1451
		return false;
1452

1453
	ah->chip_fullsleep = false;
S
Sujith 已提交
1454 1455
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1456

S
Sujith 已提交
1457
	return true;
1458 1459
}

1460
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1461
				    struct ath9k_channel *chan)
1462
{
1463
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1464
	struct ath_common *common = ath9k_hw_common(ah);
1465
	struct ieee80211_channel *channel = chan->chan;
1466
	u32 qnum;
1467
	int r;
1468 1469 1470

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1471 1472 1473
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1474 1475 1476 1477
			return false;
		}
	}

1478
	if (!ath9k_hw_rfbus_req(ah)) {
1479 1480
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1481 1482 1483
		return false;
	}

1484
	ath9k_hw_set_channel_regs(ah, chan);
1485

1486
	r = ath9k_hw_rf_set_freq(ah, chan);
1487 1488 1489 1490
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1491 1492
	}

1493
	ah->eep_ops->set_txpower(ah, chan,
1494
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1495 1496 1497
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1498
			     (u32) regulatory->power_limit));
1499

1500
	ath9k_hw_rfbus_done(ah);
1501

S
Sujith 已提交
1502 1503 1504
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1505
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1506 1507 1508 1509 1510 1511 1512

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1513
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1514
		    bool bChannelChange)
1515
{
1516
	struct ath_common *common = ath9k_hw_common(ah);
1517
	u32 saveLedState;
1518
	struct ath9k_channel *curchan = ah->curchan;
1519 1520
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1521
	u64 tsf = 0;
1522
	int i, r;
1523

1524 1525
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1526

1527
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1528
		return -EIO;
1529

1530
	if (curchan && !ah->chip_fullsleep)
1531 1532 1533
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1534 1535 1536
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1537
	    ((chan->channelFlags & CHANNEL_ALL) ==
1538
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1539 1540
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1541

L
Luis R. Rodriguez 已提交
1542
		if (ath9k_hw_channel_change(ah, chan)) {
1543
			ath9k_hw_loadnf(ah, ah->curchan);
1544
			ath9k_hw_start_nfcal(ah);
1545
			return 0;
1546 1547 1548 1549 1550 1551 1552 1553 1554
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1555 1556 1557 1558
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1559 1560 1561 1562 1563 1564
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1565
	/* Only required on the first reset */
1566 1567 1568 1569 1570 1571 1572
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1573
	if (!ath9k_hw_chip_reset(ah, chan)) {
1574
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1575
		return -EINVAL;
1576 1577
	}

1578
	/* Only required on the first reset */
1579 1580 1581 1582 1583 1584 1585 1586
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1587 1588 1589 1590
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1591 1592
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1593

L
Luis R. Rodriguez 已提交
1594
	r = ath9k_hw_process_ini(ah, chan);
1595 1596
	if (r)
		return r;
1597

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1615 1616 1617
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1618
	ath9k_hw_spur_mitigate_freq(ah, chan);
1619
	ah->eep_ops->set_board_values(ah, chan);
1620

1621 1622
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1623 1624
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1625
		  | (ah->config.
1626
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1627 1628
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1629

1630
	ath_hw_setbssidmask(common);
1631 1632 1633

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1634
	ath9k_hw_write_associd(ah);
1635 1636 1637 1638 1639

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1640
	r = ath9k_hw_rf_set_freq(ah, chan);
1641 1642
	if (r)
		return r;
1643 1644 1645 1646

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1647 1648
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1649 1650
		ath9k_hw_resettxqueue(ah, i);

1651
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1652 1653
	ath9k_hw_init_qos(ah);

1654
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1655
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1656

1657
	ath9k_hw_init_global_settings(ah);
1658

1659
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1675
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1676 1677 1678 1679
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1680 1681 1682 1683 1684 1685 1686
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1687
	if (ah->config.rx_intr_mitigation) {
1688 1689 1690 1691 1692 1693
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

1694
	if (!ath9k_hw_init_cal(ah, chan))
1695
		return -EIO;
1696

1697
	ath9k_hw_restore_chainmask(ah);
1698 1699
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1700 1701 1702
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1703 1704 1705 1706
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1707
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1708
				"CFG Byte Swap Set 0x%x\n", mask);
1709 1710 1711 1712
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1713
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1714
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1715 1716
		}
	} else {
1717 1718 1719
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1720
#ifdef __BIG_ENDIAN
1721 1722
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1723 1724 1725
#endif
	}

1726
	if (ah->btcoex_hw.enabled)
1727 1728
		ath9k_hw_btcoex_enable(ah);

1729
	return 0;
1730
}
1731
EXPORT_SYMBOL(ath9k_hw_reset);
1732

S
Sujith 已提交
1733 1734 1735
/************************/
/* Key Cache Management */
/************************/
1736

1737
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1738
{
S
Sujith 已提交
1739
	u32 keyType;
1740

1741
	if (entry >= ah->caps.keycache_size) {
1742 1743
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1744 1745 1746
		return false;
	}

S
Sujith 已提交
1747
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1748

S
Sujith 已提交
1749 1750 1751 1752 1753 1754 1755 1756
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1757

S
Sujith 已提交
1758 1759
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1760

S
Sujith 已提交
1761 1762 1763 1764
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1765 1766 1767 1768 1769

	}

	return true;
}
1770
EXPORT_SYMBOL(ath9k_hw_keyreset);
1771

1772
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1773
{
S
Sujith 已提交
1774
	u32 macHi, macLo;
1775

1776
	if (entry >= ah->caps.keycache_size) {
1777 1778
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1779
		return false;
1780 1781
	}

S
Sujith 已提交
1782 1783 1784 1785 1786 1787 1788 1789 1790
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1791
	} else {
S
Sujith 已提交
1792
		macLo = macHi = 0;
1793
	}
S
Sujith 已提交
1794 1795
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1796

S
Sujith 已提交
1797
	return true;
1798
}
1799
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1800

1801
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1802
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1803
				 const u8 *mac)
1804
{
1805
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1806
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1807 1808
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1809

S
Sujith 已提交
1810
	if (entry >= pCap->keycache_size) {
1811 1812
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1813
		return false;
1814 1815
	}

S
Sujith 已提交
1816 1817 1818 1819 1820 1821
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1822 1823 1824
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1825 1826 1827 1828 1829 1830 1831 1832
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1833 1834
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1835 1836 1837 1838
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1839
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1840 1841
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1842 1843
			return false;
		}
1844
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1845
			keyType = AR_KEYTABLE_TYPE_40;
1846
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1847 1848 1849 1850 1851 1852 1853 1854
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1855 1856
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1857
		return false;
1858 1859
	}

J
Jouni Malinen 已提交
1860 1861 1862 1863 1864
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1865
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1866
		key4 &= 0xff;
1867

1868 1869 1870 1871 1872 1873 1874
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1875 1876
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1877

1878 1879 1880 1881 1882 1883
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1884 1885
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1886 1887

		/* Write key[95:48] */
S
Sujith 已提交
1888 1889
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1890 1891

		/* Write key[127:96] and key type */
S
Sujith 已提交
1892 1893
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1894 1895

		/* Write MAC address for the entry */
S
Sujith 已提交
1896
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1897

1898
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1911
			u32 mic0, mic1, mic2, mic3, mic4;
1912

S
Sujith 已提交
1913 1914 1915 1916 1917
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1918 1919

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1920 1921
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1922 1923

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1924 1925
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1926 1927

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1928 1929 1930
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1931

S
Sujith 已提交
1932
		} else {
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1949
			u32 mic0, mic2;
1950

S
Sujith 已提交
1951 1952
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1953 1954

			/* Write MIC key[31:0] */
S
Sujith 已提交
1955 1956
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1957 1958

			/* Write MIC key[63:32] */
S
Sujith 已提交
1959 1960
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1961 1962

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1963 1964 1965 1966
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1967 1968

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1969 1970
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1971 1972 1973 1974 1975 1976

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1977 1978 1979
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1980
		/* Write key[47:0] */
S
Sujith 已提交
1981 1982
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1983 1984

		/* Write key[95:48] */
S
Sujith 已提交
1985 1986
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1987 1988

		/* Write key[127:96] and key type */
S
Sujith 已提交
1989 1990
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1991

1992
		/* Write MAC address for the entry */
S
Sujith 已提交
1993 1994
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1995 1996 1997

	return true;
}
1998
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1999

2000
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2001
{
2002
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2003 2004 2005 2006 2007
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2008
}
2009
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2010

S
Sujith 已提交
2011 2012 2013 2014
/******************************/
/* Power Management (Chipset) */
/******************************/

2015 2016 2017 2018
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2019
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2020
{
S
Sujith 已提交
2021 2022
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2023 2024 2025 2026
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
2027 2028
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2029
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
2030
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2031

2032
		/* Shutdown chip. Active low */
2033
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
2034 2035
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2036
	}
2037 2038
}

2039 2040 2041 2042 2043
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2044
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2045
{
S
Sujith 已提交
2046 2047
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2048
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2049

S
Sujith 已提交
2050
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2051
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
2052 2053 2054
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
2055 2056 2057 2058
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
2059 2060
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2061 2062 2063 2064
		}
	}
}

2065
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2066
{
S
Sujith 已提交
2067 2068
	u32 val;
	int i;
2069

S
Sujith 已提交
2070 2071 2072 2073 2074 2075 2076
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2077 2078
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2079 2080 2081 2082
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2083

S
Sujith 已提交
2084 2085 2086
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2087

S
Sujith 已提交
2088 2089 2090 2091 2092 2093 2094
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2095
		}
S
Sujith 已提交
2096
		if (i == 0) {
2097 2098 2099
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2100
			return false;
2101 2102 2103
		}
	}

S
Sujith 已提交
2104
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2105

S
Sujith 已提交
2106
	return true;
2107 2108
}

2109
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2110
{
2111
	struct ath_common *common = ath9k_hw_common(ah);
2112
	int status = true, setChip = true;
S
Sujith 已提交
2113 2114 2115 2116 2117 2118 2119
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2120 2121 2122
	if (ah->power_mode == mode)
		return status;

2123 2124
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2125 2126 2127 2128 2129 2130 2131

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2132
		ah->chip_fullsleep = true;
S
Sujith 已提交
2133 2134 2135 2136
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2137
	default:
2138 2139
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2140 2141
		return false;
	}
2142
	ah->power_mode = mode;
S
Sujith 已提交
2143 2144

	return status;
2145
}
2146
EXPORT_SYMBOL(ath9k_hw_setpower);
2147

2148 2149 2150 2151 2152 2153 2154 2155 2156
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2157 2158 2159
static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
					 int restore,
					 int power_off)
2160
{
S
Sujith 已提交
2161
	u8 i;
V
Vivek Natarajan 已提交
2162
	u32 val;
2163

2164
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2165
		return;
2166

2167
	/* Do not touch SerDes registers */
2168
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2169 2170
		return;

2171
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2172 2173 2174 2175 2176
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
2177
			 * __ath9k_hw_init()
V
Vivek Natarajan 已提交
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2198

V
Vivek Natarajan 已提交
2199 2200 2201
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2202

V
Vivek Natarajan 已提交
2203 2204
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2205

V
Vivek Natarajan 已提交
2206 2207 2208
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2209

V
Vivek Natarajan 已提交
2210 2211 2212 2213
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2214

V
Vivek Natarajan 已提交
2215 2216 2217 2218 2219
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2220

V
Vivek Natarajan 已提交
2221 2222 2223
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2224

V
Vivek Natarajan 已提交
2225 2226 2227
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2228

V
Vivek Natarajan 已提交
2229
		udelay(1000);
2230

V
Vivek Natarajan 已提交
2231 2232
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2233

V
Vivek Natarajan 已提交
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2256

V
Vivek Natarajan 已提交
2257 2258
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2259

V
Vivek Natarajan 已提交
2260
	if (power_off) {
2261
		/*
V
Vivek Natarajan 已提交
2262 2263 2264 2265
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2266
		 */
V
Vivek Natarajan 已提交
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2279
	}
2280 2281
}

S
Sujith 已提交
2282 2283 2284 2285
/**********************/
/* Interrupt Handling */
/**********************/

2286
bool ath9k_hw_intrpend(struct ath_hw *ah)
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2304
EXPORT_SYMBOL(ath9k_hw_intrpend);
2305

2306
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2307 2308 2309
{
	u32 isr = 0;
	u32 mask2 = 0;
2310
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2311 2312
	u32 sync_cause = 0;
	bool fatal_int = false;
2313
	struct ath_common *common = ath9k_hw_common(ah);
2314 2315 2316 2317 2318 2319 2320 2321 2322

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2323 2324
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2351 2352
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2363
		if (ah->config.rx_intr_mitigation) {
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2378 2379
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2380 2381

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2382 2383
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2384 2385 2386
		}

		if (isr & AR_ISR_RXORN) {
2387 2388
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2389 2390 2391
		}

		if (!AR_SREV_9100(ah)) {
2392
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2393 2394 2395 2396 2397 2398 2399 2400
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2401

2402 2403
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2404

2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2422 2423 2424 2425 2426 2427 2428 2429
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2430 2431
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2432 2433
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2434 2435
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2436
			}
2437
			*masked |= ATH9K_INT_FATAL;
2438 2439
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2440 2441
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2442 2443 2444 2445 2446
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2447 2448
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2449 2450 2451 2452 2453
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2454

2455 2456
	return true;
}
2457
EXPORT_SYMBOL(ath9k_hw_getisr);
2458

2459
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2460
{
2461
	enum ath9k_int omask = ah->imask;
2462
	u32 mask, mask2;
2463
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2464
	struct ath_common *common = ath9k_hw_common(ah);
2465

2466
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2467 2468

	if (omask & ATH9K_INT_GLOBAL) {
2469
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2485
		if (ah->txok_interrupt_mask)
2486
			mask |= AR_IMR_TXOK;
2487
		if (ah->txdesc_interrupt_mask)
2488
			mask |= AR_IMR_TXDESC;
2489
		if (ah->txerr_interrupt_mask)
2490
			mask |= AR_IMR_TXERR;
2491
		if (ah->txeol_interrupt_mask)
2492 2493 2494 2495
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2496
		if (ah->config.rx_intr_mitigation)
2497 2498 2499
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2500
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2513 2514 2515
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2526
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2527
	REG_WRITE(ah, AR_IMR, mask);
2528 2529 2530 2531 2532
	ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
			   AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
			   AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
	ah->imrs2_reg |= mask2;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
2533

2534
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2535 2536 2537 2538 2539 2540 2541
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2542
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2555 2556
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2557 2558 2559 2560
	}

	return omask;
}
2561
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2562

S
Sujith 已提交
2563 2564 2565 2566
/*******************/
/* Beacon Handling */
/*******************/

2567
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2568 2569 2570
{
	int flags = 0;

2571
	ah->beacon_interval = beacon_period;
2572

2573
	switch (ah->opmode) {
2574 2575
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2576 2577 2578 2579 2580
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2581
	case NL80211_IFTYPE_ADHOC:
2582
	case NL80211_IFTYPE_MESH_POINT:
2583 2584 2585 2586
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2587 2588
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2589
		flags |= AR_NDP_TIMER_EN;
2590
	case NL80211_IFTYPE_AP:
2591 2592 2593
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2594
				     ah->config.
2595
				     dma_beacon_response_time));
2596 2597
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2598
				     ah->config.
2599
				     sw_beacon_response_time));
2600 2601 2602
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2603
	default:
2604 2605 2606
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
2607 2608
		return;
		break;
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2623
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2624

2625
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2626
				    const struct ath9k_beacon_state *bs)
2627 2628
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2629
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2630
	struct ath_common *common = ath9k_hw_common(ah);
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2656 2657 2658 2659
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2660

S
Sujith 已提交
2661 2662 2663
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2664

S
Sujith 已提交
2665 2666 2667
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2668

S
Sujith 已提交
2669 2670 2671 2672
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2673

S
Sujith 已提交
2674 2675
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2676

S
Sujith 已提交
2677 2678
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2679

S
Sujith 已提交
2680 2681 2682
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2683

2684 2685
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2686
}
2687
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2688

S
Sujith 已提交
2689 2690 2691 2692
/*******************/
/* HW Capabilities */
/*******************/

2693
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2694
{
2695
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2696
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2697
	struct ath_common *common = ath9k_hw_common(ah);
2698
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2699

S
Sujith 已提交
2700
	u16 capField = 0, eeval;
2701

S
Sujith 已提交
2702
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2703
	regulatory->current_rd = eeval;
2704

S
Sujith 已提交
2705
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2706 2707
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2708
	regulatory->current_rd_ext = eeval;
2709

S
Sujith 已提交
2710
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2711

2712
	if (ah->opmode != NL80211_IFTYPE_AP &&
2713
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2714 2715 2716 2717 2718
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2719 2720
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2721
	}
2722

S
Sujith 已提交
2723
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2724 2725 2726 2727 2728 2729
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2730
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2731

S
Sujith 已提交
2732 2733
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2734
		if (ah->config.ht_enable) {
S
Sujith 已提交
2735 2736 2737 2738 2739 2740 2741 2742 2743
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2744 2745 2746
		}
	}

S
Sujith 已提交
2747 2748
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2749
		if (ah->config.ht_enable) {
S
Sujith 已提交
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2760
	}
S
Sujith 已提交
2761

S
Sujith 已提交
2762
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2763 2764 2765 2766
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2767
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2768 2769 2770
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2771 2772
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2773
		/* Use rx_chainmask from EEPROM. */
2774
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2775

2776
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2777
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2778

S
Sujith 已提交
2779 2780
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2781

S
Sujith 已提交
2782 2783
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2784

S
Sujith 已提交
2785 2786 2787
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2788

S
Sujith 已提交
2789 2790 2791
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2792

2793
	if (ah->config.ht_enable)
S
Sujith 已提交
2794 2795 2796
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2797

S
Sujith 已提交
2798 2799 2800 2801
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2802

S
Sujith 已提交
2803 2804 2805 2806 2807
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2808

S
Sujith 已提交
2809 2810 2811 2812 2813
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2814

S
Sujith 已提交
2815
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2816 2817 2818 2819 2820

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2821

2822 2823 2824
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2825 2826
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2827 2828 2829
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2830

S
Sujith 已提交
2831 2832 2833 2834 2835
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2836 2837
	}

S
Sujith 已提交
2838 2839
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2840
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2841 2842 2843 2844 2845 2846
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2847 2848

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2849
	}
S
Sujith 已提交
2850
#endif
2851 2852 2853 2854
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2855

2856
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2857 2858 2859
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2860

2861
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2862 2863 2864 2865 2866
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2867
	} else {
S
Sujith 已提交
2868 2869 2870
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2871 2872
	}

2873 2874 2875 2876
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2877 2878

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2879
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2880
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2881
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2882

2883
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2884
	    ath9k_hw_btcoex_supported(ah)) {
2885 2886
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2887

2888
		if (AR_SREV_9285(ah)) {
2889 2890
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2891
		} else {
2892
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2893
		}
2894
	} else {
2895
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2896
	}
2897 2898

	return 0;
2899 2900
}

2901
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2902
			    u32 capability, u32 *result)
2903
{
2904
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2923
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2924 2925 2926 2927
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2928
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2929 2930 2931 2932 2933 2934 2935 2936 2937
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2938
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2949
			*result = regulatory->power_limit;
S
Sujith 已提交
2950 2951
			return 0;
		case 2:
2952
			*result = regulatory->max_power_level;
S
Sujith 已提交
2953 2954
			return 0;
		case 3:
2955
			*result = regulatory->tp_scale;
S
Sujith 已提交
2956 2957 2958
			return 0;
		}
		return false;
2959 2960 2961 2962
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2963 2964
	default:
		return false;
2965 2966
	}
}
2967
EXPORT_SYMBOL(ath9k_hw_getcapability);
2968

2969
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2970
			    u32 capability, u32 setting, int *status)
2971
{
S
Sujith 已提交
2972 2973 2974
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2975
			ah->sta_id1_defaults |=
S
Sujith 已提交
2976 2977
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2978
			ah->sta_id1_defaults &=
S
Sujith 已提交
2979 2980 2981 2982
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2983
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2984
		else
2985
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2986 2987 2988
		return true;
	default:
		return false;
2989 2990
	}
}
2991
EXPORT_SYMBOL(ath9k_hw_setcapability);
2992

S
Sujith 已提交
2993 2994 2995
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2996

2997
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2998 2999 3000 3001
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3002

S
Sujith 已提交
3003 3004 3005 3006 3007 3008
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3009

S
Sujith 已提交
3010
	gpio_shift = (gpio % 6) * 5;
3011

S
Sujith 已提交
3012 3013 3014 3015
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3016
	} else {
S
Sujith 已提交
3017 3018 3019 3020 3021
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3022 3023 3024
	}
}

3025
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3026
{
S
Sujith 已提交
3027
	u32 gpio_shift;
3028

3029
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3030

S
Sujith 已提交
3031
	gpio_shift = gpio << 1;
3032

S
Sujith 已提交
3033 3034 3035 3036
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3037
}
3038
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3039

3040
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3041
{
3042 3043 3044
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3045
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3046
		return 0xffffffff;
3047

3048 3049 3050
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
3051 3052
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
3053 3054
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3055 3056 3057 3058 3059
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3060
}
3061
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3062

3063
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3064
			 u32 ah_signal_type)
3065
{
S
Sujith 已提交
3066
	u32 gpio_shift;
3067

S
Sujith 已提交
3068
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3069

S
Sujith 已提交
3070
	gpio_shift = 2 * gpio;
3071

S
Sujith 已提交
3072 3073 3074 3075
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3076
}
3077
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3078

3079
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3080
{
3081 3082 3083
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
3084 3085
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3086
}
3087
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3088

3089
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3090
{
S
Sujith 已提交
3091
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3092
}
3093
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3094

3095
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3096
{
S
Sujith 已提交
3097
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3098
}
3099
EXPORT_SYMBOL(ath9k_hw_setantenna);
3100

S
Sujith 已提交
3101 3102 3103 3104
/*********************/
/* General Operation */
/*********************/

3105
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3106
{
S
Sujith 已提交
3107 3108
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3109

S
Sujith 已提交
3110 3111 3112 3113
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3114

S
Sujith 已提交
3115
	return bits;
3116
}
3117
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3118

3119
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3120
{
S
Sujith 已提交
3121
	u32 phybits;
3122

S
Sujith 已提交
3123 3124
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3125 3126 3127 3128 3129 3130
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3131

S
Sujith 已提交
3132 3133 3134 3135 3136 3137 3138
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3139
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3140

3141
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3142
{
3143 3144 3145 3146 3147
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3148
}
3149
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3150

3151
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3152
{
3153
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3154
		return false;
3155

3156 3157 3158 3159 3160
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3161
}
3162
EXPORT_SYMBOL(ath9k_hw_disable);
3163

3164
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3165
{
3166
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3167
	struct ath9k_channel *chan = ah->curchan;
3168
	struct ieee80211_channel *channel = chan->chan;
3169

3170
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3171

3172
	ah->eep_ops->set_txpower(ah, chan,
3173
				 ath9k_regd_get_ctl(regulatory, chan),
3174 3175 3176
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3177
				 (u32) regulatory->power_limit));
3178
}
3179
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3180

3181
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3182
{
3183
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3184
}
3185
EXPORT_SYMBOL(ath9k_hw_setmac);
3186

3187
void ath9k_hw_setopmode(struct ath_hw *ah)
3188
{
3189
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3190
}
3191
EXPORT_SYMBOL(ath9k_hw_setopmode);
3192

3193
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3194
{
S
Sujith 已提交
3195 3196
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3197
}
3198
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3199

3200
void ath9k_hw_write_associd(struct ath_hw *ah)
3201
{
3202 3203 3204 3205 3206
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3207
}
3208
EXPORT_SYMBOL(ath9k_hw_write_associd);
3209

3210
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3211
{
S
Sujith 已提交
3212
	u64 tsf;
3213

S
Sujith 已提交
3214 3215
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3216

S
Sujith 已提交
3217 3218
	return tsf;
}
3219
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3220

3221
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3222 3223
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3224
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3225
}
3226
EXPORT_SYMBOL(ath9k_hw_settsf64);
3227

3228
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3229
{
3230 3231
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3232 3233
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3234

S
Sujith 已提交
3235 3236
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3237
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3238

S
Sujith 已提交
3239
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3240 3241
{
	if (setting)
3242
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3243
	else
3244
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3245
}
3246
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3247

3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3263
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3264
{
L
Luis R. Rodriguez 已提交
3265
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3266 3267
	u32 macmode;

L
Luis R. Rodriguez 已提交
3268
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3269 3270 3271
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3272

S
Sujith 已提交
3273
	REG_WRITE(ah, AR_2040_MODE, macmode);
3274
}
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3321
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3322 3323 3324
{
	return REG_READ(ah, AR_TSF_L32);
}
3325
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3339 3340 3341
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3354
EXPORT_SYMBOL(ath_gen_timer_alloc);
3355

3356 3357 3358 3359
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3370 3371 3372
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3396
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3397

3398
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3418
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3419 3420 3421 3422 3423 3424 3425 3426 3427

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3428
EXPORT_SYMBOL(ath_gen_timer_free);
3429 3430 3431 3432 3433 3434 3435 3436

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3437
	struct ath_common *common = ath9k_hw_common(ah);
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3452 3453
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3454 3455 3456 3457 3458 3459 3460
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3461 3462
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3463 3464 3465
		timer->trigger(timer->arg);
	}
}
3466
EXPORT_SYMBOL(ath_gen_timer_isr);
3467

3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3490 3491
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3509
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3526
static const char *ath9k_hw_rf_name(u16 rf_version)
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);
3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574

/* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
static void ar9002_hw_attach_ops(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
	struct ath_hw_ops *ops = ath9k_hw_ops(ah);

	priv_ops->init_cal_settings = ar9002_hw_init_cal_settings;
	priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
	priv_ops->macversion_supported = ar9002_hw_macversion_supported;

	ops->config_pci_powersave = ar9002_hw_configpcipowersave;
3575 3576 3577 3578 3579

	if (AR_SREV_9280_10_OR_LATER(ah))
		ar9002_hw_attach_phy_ops(ah);
	else
		ar5008_hw_attach_phy_ops(ah);
3580
}