hw.c 112.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
S
Sujith 已提交
21
#include "ath9k.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28 29
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
30
			      enum ath9k_ht_macmode macmode);
31
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
32
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
33
			      u32 reg, u32 value);
34 35
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
36

S
Sujith 已提交
37 38 39
/********************/
/* Helper Functions */
/********************/
40

41
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
42
{
43
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
44

45
	if (!ah->curchan) /* should really check for CCK instead */
46 47 48
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
49

50
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
51
}
52

53
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
54
{
55
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
56

57
	if (conf_is_ht40(conf))
S
Sujith 已提交
58 59 60 61
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
62

63
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
64
{
65
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
66

67
	if (!ah->curchan) /* should really check for CCK instead */
68 69 70 71
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
72 73
}

74
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
75
{
76
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
77

78
	if (conf_is_ht40(conf))
S
Sujith 已提交
79 80 81 82
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
83

S
Sujith 已提交
84
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
85 86 87
{
	int i;

S
Sujith 已提交
88 89 90
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
91 92 93 94 95
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
96

97
	DPRINTF(ah, ATH_DBG_ANY,
S
Sujith 已提交
98 99
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
100

S
Sujith 已提交
101
	return false;
102 103 104 105 106 107 108 109 110 111 112 113 114 115
}

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

116
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
117 118
			     u16 flags, u16 *low,
			     u16 *high)
119
{
120
	struct ath9k_hw_capabilities *pCap = &ah->caps;
121

S
Sujith 已提交
122 123 124 125
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
126
	}
S
Sujith 已提交
127 128 129 130 131 132
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
133 134
}

135
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
136
			   const struct ath_rate_table *rates,
S
Sujith 已提交
137 138
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
139
{
S
Sujith 已提交
140 141
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
142

S
Sujith 已提交
143
	kbps = rates->info[rateix].ratekbps;
144

S
Sujith 已提交
145 146
	if (kbps == 0)
		return 0;
147

S
Sujith 已提交
148
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
149
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
150
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
151
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
152 153 154 155
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
156
	case WLAN_RC_PHY_OFDM:
157
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
158 159 160 161 162 163
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
164 165
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
181
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
182
			"Unknown phy %u (rate ix %u)\n",
S
Sujith 已提交
183 184 185 186
			rates->info[rateix].phy, rateix);
		txTime = 0;
		break;
	}
187

S
Sujith 已提交
188 189
	return txTime;
}
190

191
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
192 193
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
194
{
S
Sujith 已提交
195
	int8_t extoff;
196

S
Sujith 已提交
197 198 199 200
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
201 202
	}

S
Sujith 已提交
203 204 205 206 207 208 209 210 211 212
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
213

S
Sujith 已提交
214 215 216 217
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
	centers->ext_center =
		centers->synth_center + (extoff *
218
			 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
S
Sujith 已提交
219
			  HT40_CHANNEL_CENTER_SHIFT : 15));
220 221
}

S
Sujith 已提交
222 223 224 225
/******************/
/* Chip Revisions */
/******************/

226
static void ath9k_hw_read_revisions(struct ath_hw *ah)
227
{
S
Sujith 已提交
228
	u32 val;
229

S
Sujith 已提交
230
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
231

S
Sujith 已提交
232 233
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
234 235 236
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
237
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
238 239
	} else {
		if (!AR_SREV_9100(ah))
240
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
241

242
		ah->hw_version.macRev = val & AR_SREV_REVISION;
243

244
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
245
			ah->is_pciexpress = true;
S
Sujith 已提交
246
	}
247 248
}

249
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
250
{
S
Sujith 已提交
251 252
	u32 val;
	int i;
253

S
Sujith 已提交
254
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
255

S
Sujith 已提交
256 257 258 259
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
260

S
Sujith 已提交
261
	return ath9k_hw_reverse_bits(val, 8);
262 263
}

S
Sujith 已提交
264 265 266 267
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

268
static void ath9k_hw_disablepcie(struct ath_hw *ah)
269
{
270
	if (AR_SREV_9100(ah))
S
Sujith 已提交
271
		return;
272

S
Sujith 已提交
273 274 275 276 277 278 279 280 281
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
282

S
Sujith 已提交
283
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
284 285
}

286
static bool ath9k_hw_chip_test(struct ath_hw *ah)
287
{
S
Sujith 已提交
288 289 290 291 292 293 294
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
295

S
Sujith 已提交
296 297 298
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
299

S
Sujith 已提交
300 301 302 303 304 305
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
306
				DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
307
					"address test failed "
S
Sujith 已提交
308
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
309
					addr, wrData, rdData);
S
Sujith 已提交
310 311 312 313 314 315 316 317
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
318
				DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
319
					"address test failed "
S
Sujith 已提交
320
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
321
					addr, wrData, rdData);
S
Sujith 已提交
322 323
				return false;
			}
324
		}
S
Sujith 已提交
325
		REG_WRITE(ah, regAddr[i], regHold[i]);
326
	}
S
Sujith 已提交
327
	udelay(100);
328

329 330 331
	return true;
}

S
Sujith 已提交
332
static const char *ath9k_hw_devname(u16 devid)
333
{
S
Sujith 已提交
334 335 336
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
337 338
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
339 340
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
341 342
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
343 344 345
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
346 347
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
348 349 350
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
351 352
	}

S
Sujith 已提交
353 354
	return NULL;
}
355

356
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
357 358
{
	int i;
359

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
S
Sujith 已提交
375
	ah->config.diversity_control = ATH9K_ANT_VARIABLE;
376
	ah->config.antenna_switch_swap = 0;
377

S
Sujith 已提交
378
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
379 380
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
381 382
	}

383
	ah->config.intr_mitigation = true;
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
402
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
403 404
}

405
static void ath9k_hw_init_defaults(struct ath_hw *ah)
406
{
407 408 409 410 411 412
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

413 414
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
415 416

	ah->ah_flags = 0;
417
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
418
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
419 420 421
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

422 423 424 425 426 427 428 429 430 431
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
432

433
	ah->power_mode = ATH9K_PM_UNDEFINED;
434 435
}

436
static int ath9k_hw_rfattach(struct ath_hw *ah)
437
{
S
Sujith 已提交
438 439
	bool rfStatus = false;
	int ecode = 0;
440

S
Sujith 已提交
441 442
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
443
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
444
			"RF setup failed, status: %u\n", ecode);
S
Sujith 已提交
445 446
		return ecode;
	}
447

S
Sujith 已提交
448
	return 0;
449 450
}

451
static int ath9k_hw_rf_claim(struct ath_hw *ah)
452
{
S
Sujith 已提交
453 454 455 456 457 458 459 460 461 462 463 464 465 466
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
467
	default:
468
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
469 470
			"Radio Chip Rev 0x%02X not supported\n",
			val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
471
		return -EOPNOTSUPP;
472 473
	}

474
	ah->hw_version.analog5GhzRev = val;
475

S
Sujith 已提交
476
	return 0;
477 478
}

479
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
480
{
481
	struct ath_common *common = ath9k_hw_common(ah);
482 483 484 485 486 487
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
488
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
489
		sum += eeval;
490 491
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
492
	}
S
Sujith 已提交
493
	if (sum == 0 || sum == 0xffff * 3)
494 495 496 497 498
		return -EADDRNOTAVAIL;

	return 0;
}

499
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
500 501 502
{
	u32 rxgain_type;

S
Sujith 已提交
503 504
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
505 506

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
507
			INIT_INI_ARRAY(&ah->iniModesRxGain,
508 509 510
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
511
			INIT_INI_ARRAY(&ah->iniModesRxGain,
512 513 514
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
515
			INIT_INI_ARRAY(&ah->iniModesRxGain,
516 517
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
518
	} else {
519
		INIT_INI_ARRAY(&ah->iniModesRxGain,
520 521
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
522
	}
523 524
}

525
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
526 527 528
{
	u32 txgain_type;

S
Sujith 已提交
529 530
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
531 532

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
533
			INIT_INI_ARRAY(&ah->iniModesTxGain,
534 535 536
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
537
			INIT_INI_ARRAY(&ah->iniModesTxGain,
538 539
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
540
	} else {
541
		INIT_INI_ARRAY(&ah->iniModesTxGain,
542 543
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
544
	}
545 546
}

547
static int ath9k_hw_post_init(struct ath_hw *ah)
548
{
S
Sujith 已提交
549
	int ecode;
550

S
Sujith 已提交
551
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
552
		return -ENODEV;
553

S
Sujith 已提交
554 555
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
556 557
		return ecode;

558
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
559 560
	if (ecode != 0)
		return ecode;
561

562
	DPRINTF(ah, ATH_DBG_CONFIG, "Eeprom VER: %d, REV: %d\n",
563 564
		ah->eep_ops->get_eeprom_ver(ah), ah->eep_ops->get_eeprom_rev(ah));

S
Sujith 已提交
565 566 567
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
568

S
Sujith 已提交
569 570
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
571
		ath9k_hw_ani_init(ah);
572 573 574 575 576
	}

	return 0;
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return true;
	default:
		break;
	}
	return false;
}

596 597 598 599 600 601 602 603 604 605 606
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
		return true;
607 608
	/* Not yet */
	case AR_SREV_VERSION_9271:
609 610 611 612 613 614
	default:
		break;
	}
	return false;
}

615
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
616
{
S
Sujith 已提交
617 618
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
619 620
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
621
				&adc_gain_cal_single_sample;
622
			ah->adcdc_caldata.calData =
S
Sujith 已提交
623
				&adc_dc_cal_single_sample;
624
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
625 626
				&adc_init_dc_cal;
		} else {
627 628
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
629
				&adc_gain_cal_multi_sample;
630
			ah->adcdc_caldata.calData =
S
Sujith 已提交
631
				&adc_dc_cal_multi_sample;
632
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
633 634
				&adc_init_dc_cal;
		}
635
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
636
	}
637
}
638

639 640
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
641 642 643 644 645 646 647 648
	if (AR_SREV_9271(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0,
			       ARRAY_SIZE(ar9271Modes_9271_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0,
			       ARRAY_SIZE(ar9271Common_9271_1_0), 2);
		return;
	}

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
679

680

681
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
682
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
683
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
684 685
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

686 687
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
688 689 690
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
691
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
692 693 694 695 696
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
697
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
698
			       ARRAY_SIZE(ar9285Modes_9285), 6);
699
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
700 701
			       ARRAY_SIZE(ar9285Common_9285), 2);

702 703
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
704 705 706
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
707
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
708 709 710 711
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
712
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
713
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
714
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
715
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
716

717 718
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
719 720 721
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
722
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
723 724 725
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
726
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
727 728 729
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
730
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
731
			       ARRAY_SIZE(ar9280Modes_9280), 6);
732
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
733 734
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
735
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
736
			       ARRAY_SIZE(ar5416Modes_9160), 6);
737
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
738
			       ARRAY_SIZE(ar5416Common_9160), 2);
739
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
740
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
741
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
742
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
743
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
745
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
747
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
749
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
751
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
752
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
753
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
754 755
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
756
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
757 758 759
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
760
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
761 762 763
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
764
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416Modes_9100), 6);
766
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Common_9100), 2);
768
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
770
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
772
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
774
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
776
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
778
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
779
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
780
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
781
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
782
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
783
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
784
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
785 786
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
787
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
788
			       ARRAY_SIZE(ar5416Modes), 6);
789
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
790
			       ARRAY_SIZE(ar5416Common), 2);
791
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
792
			       ARRAY_SIZE(ar5416Bank0), 2);
793
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
794
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
795
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
796
			       ARRAY_SIZE(ar5416Bank1), 2);
797
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
798
			       ARRAY_SIZE(ar5416Bank2), 2);
799
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
800
			       ARRAY_SIZE(ar5416Bank3), 3);
801
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
802
			       ARRAY_SIZE(ar5416Bank6), 3);
803
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
804
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
805
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
806
			       ARRAY_SIZE(ar5416Bank7), 2);
807
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
808
			       ARRAY_SIZE(ar5416Addac), 2);
809
	}
810
}
811

812 813
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
814
	if (AR_SREV_9287_11_OR_LATER(ah))
815 816 817 818 819 820 821 822 823 824
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

825
	if (AR_SREV_9287_11_OR_LATER(ah)) {
826 827 828 829 830 831 832 833 834 835
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
836 837 838 839 840 841 842 843 844 845 846 847 848 849
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
850
}
851

852 853 854
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
855 856 857 858 859

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
860 861
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
862

863 864
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
865

866
				INI_RA(&ah->iniModes, i, j) =
867
					ath9k_hw_ini_fixup(ah,
868
							   &ah->eeprom.def,
S
Sujith 已提交
869 870
							   reg, val);
			}
871
		}
S
Sujith 已提交
872
	}
873 874
}

875
int ath9k_hw_init(struct ath_hw *ah)
876
{
877
	int r = 0;
878

879 880
	if (!ath9k_hw_devid_supported(ah->hw_version.devid))
		return -EOPNOTSUPP;
881 882 883 884 885

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
886
		DPRINTF(ah, ATH_DBG_FATAL, "Couldn't reset chip\n");
887
		return -EIO;
888 889
	}

890
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
891
		DPRINTF(ah, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
892
		return -EIO;
893 894 895 896 897 898 899 900 901 902 903 904 905
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

906
	DPRINTF(ah, ATH_DBG_RESET, "serialize_regmode is %d\n",
907 908 909
		ah->config.serialize_regmode);

	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
910
		DPRINTF(ah, ATH_DBG_FATAL,
911 912 913
			"Mac Chip Rev 0x%02x.%x is not supported by "
			"this driver\n", ah->hw_version.macVersion,
			ah->hw_version.macRev);
914
		return -EOPNOTSUPP;
915 916 917 918 919 920 921
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
922 923 924 925

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

926 927 928 929 930 931 932 933 934 935 936
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
	if (AR_SREV_9280_10_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
937
		ath9k_hw_configpcipowersave(ah, 0, 0);
938 939 940
	else
		ath9k_hw_disablepcie(ah);

941
	r = ath9k_hw_post_init(ah);
942
	if (r)
943
		return r;
944 945 946 947

	ath9k_hw_init_mode_gain_regs(ah);
	ath9k_hw_fill_cap_info(ah);
	ath9k_hw_init_11a_eeprom_fix(ah);
948

949 950
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
951
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
952
			"Failed to initialize MAC address\n");
953
		return r;
954 955
	}

956
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
957
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
958
	else
959
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
960

S
Sujith 已提交
961
	ath9k_init_nfcal_hist_buffer(ah);
962

963
	return 0;
964 965
}

966
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
967
			     struct ath9k_channel *chan)
968
{
S
Sujith 已提交
969
	u32 synthDelay;
970

S
Sujith 已提交
971
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
972
	if (IS_CHAN_B(chan))
S
Sujith 已提交
973 974 975
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
976

S
Sujith 已提交
977
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
978

S
Sujith 已提交
979
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
980 981
}

982
static void ath9k_hw_init_qos(struct ath_hw *ah)
983
{
S
Sujith 已提交
984 985
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
986

S
Sujith 已提交
987 988 989 990 991 992 993 994 995 996
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
997 998
}

999
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1000
			      struct ath9k_channel *chan)
1001
{
S
Sujith 已提交
1002
	u32 pll;
1003

S
Sujith 已提交
1004 1005 1006
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1007
		else
S
Sujith 已提交
1008 1009 1010 1011
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1012

S
Sujith 已提交
1013 1014 1015 1016
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1017

S
Sujith 已提交
1018 1019
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1020 1021


S
Sujith 已提交
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1032

S
Sujith 已提交
1033
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1034

S
Sujith 已提交
1035
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1036

S
Sujith 已提交
1037 1038 1039 1040
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1041

S
Sujith 已提交
1042 1043 1044 1045 1046 1047
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1048

S
Sujith 已提交
1049 1050 1051 1052
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1053

S
Sujith 已提交
1054 1055 1056 1057 1058 1059
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1060
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1061

S
Sujith 已提交
1062 1063 1064
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1065 1066
}

1067
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1068 1069 1070
{
	int rx_chainmask, tx_chainmask;

1071 1072
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1073 1074 1075 1076 1077 1078

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1079
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1104
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1105
					  enum nl80211_iftype opmode)
1106
{
1107
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1108 1109 1110 1111
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1112

1113
	if (ah->config.intr_mitigation)
1114
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1115
	else
1116
		ah->mask_reg |= AR_IMR_RXOK;
1117

1118
	ah->mask_reg |= AR_IMR_TXOK;
1119

1120
	if (opmode == NL80211_IFTYPE_AP)
1121
		ah->mask_reg |= AR_IMR_MIB;
1122

1123
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1124
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1125

S
Sujith 已提交
1126 1127 1128 1129 1130
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1131 1132
}

1133
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1134 1135
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1136
		DPRINTF(ah, ATH_DBG_RESET, "bad ack timeout %u\n", us);
1137
		ah->acktimeout = (u32) -1;
1138 1139 1140 1141
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1142
		ah->acktimeout = us;
1143 1144 1145 1146
		return true;
	}
}

1147
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1148 1149
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1150
		DPRINTF(ah, ATH_DBG_RESET, "bad cts timeout %u\n", us);
1151
		ah->ctstimeout = (u32) -1;
1152 1153 1154 1155
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1156
		ah->ctstimeout = us;
1157 1158 1159
		return true;
	}
}
S
Sujith 已提交
1160

1161
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1162 1163
{
	if (tu > 0xFFFF) {
1164
		DPRINTF(ah, ATH_DBG_XMIT,
S
Sujith 已提交
1165
			"bad global tx timeout %u\n", tu);
1166
		ah->globaltxtimeout = (u32) -1;
1167 1168 1169
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1170
		ah->globaltxtimeout = tu;
1171 1172 1173 1174
		return true;
	}
}

1175
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1176
{
1177
	DPRINTF(ah, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1178
		ah->misc_mode);
1179

1180
	if (ah->misc_mode != 0)
S
Sujith 已提交
1181
		REG_WRITE(ah, AR_PCU_MISC,
1182 1183 1184 1185 1186 1187 1188 1189 1190
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1191 1192 1193 1194 1195 1196 1197 1198
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1199
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1200 1201
{
	if (!AR_SREV_9100(ah))
1202
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1203

1204
	ath9k_hw_rf_free(ah);
1205
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1206
	kfree(ah);
1207
	ah = NULL;
S
Sujith 已提交
1208 1209 1210 1211 1212 1213
}

/*******/
/* INI */
/*******/

1214
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1215 1216
				  struct ath9k_channel *chan)
{
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE;
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1238 1239 1240 1241 1242 1243 1244
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1245 1246 1247 1248 1249 1250 1251 1252 1253
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1254

1255
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1256 1257
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1258 1259 1260 1261
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1262
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1263 1264
}

1265
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1266
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1267
			      u32 reg, u32 value)
1268
{
S
Sujith 已提交
1269
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1270

1271
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1272 1273
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1274
			DPRINTF(ah, ATH_DBG_EEPROM,
S
Sujith 已提交
1275 1276 1277 1278
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1279
				DPRINTF(ah, ATH_DBG_EEPROM,
S
Sujith 已提交
1280 1281 1282 1283 1284 1285
					"PWDCLKIND: %d\n",
					pBase->pwdclkind);
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1286
				DPRINTF(ah, ATH_DBG_EEPROM,
S
Sujith 已提交
1287 1288 1289
					"PWDCLKIND Earlier Rev\n");
			}

1290
			DPRINTF(ah, ATH_DBG_EEPROM,
S
Sujith 已提交
1291 1292 1293 1294 1295 1296
				"final ini VAL: %x\n", value);
		}
		break;
	}

	return value;
1297 1298
}

1299
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1300 1301 1302
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1303
	if (ah->eep_map == EEP_MAP_4KBITS)
1304 1305 1306 1307 1308
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1309 1310 1311 1312
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1328 1329
}

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1345
static int ath9k_hw_process_ini(struct ath_hw *ah,
S
Sujith 已提交
1346 1347
				struct ath9k_channel *chan,
				enum ath9k_ht_macmode macmode)
1348
{
1349
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1350
	int i, regWrites = 0;
1351
	struct ieee80211_channel *channel = chan->chan;
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1383
	ah->eep_ops->set_addac(ah, chan);
1384

1385
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1386
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1387 1388 1389
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1390 1391
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1392

1393 1394
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1395

1396
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1397

1398 1399 1400
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1401 1402
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1403

1404 1405
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1406 1407 1408
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1409 1410 1411 1412

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1413
		    && ah->config.analog_shiftreg) {
1414 1415 1416 1417 1418 1419
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1420
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1421
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1422

1423 1424
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1425
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1426

1427 1428 1429
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1430 1431 1432 1433

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1434
		    && ah->config.analog_shiftreg) {
1435 1436 1437 1438 1439 1440 1441 1442 1443
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1444
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1445 1446 1447 1448 1449 1450 1451
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
	ath9k_hw_set_regs(ah, chan, macmode);
	ath9k_hw_init_chain_masks(ah);

1452 1453 1454
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1455
	ah->eep_ops->set_txpower(ah, chan,
1456
				 ath9k_regd_get_ctl(regulatory, chan),
1457 1458 1459
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1460
				 (u32) regulatory->power_limit));
1461 1462

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1463
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1464
			"ar5416SetRfRegs failed\n");
1465 1466 1467 1468 1469 1470
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1471 1472 1473 1474
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1475
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1476
{
S
Sujith 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1495
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1496 1497 1498 1499
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1500
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1501 1502 1503
{
	u32 regval;

1504 1505 1506
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1507 1508 1509
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1510 1511 1512
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1513 1514 1515
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1516 1517 1518 1519 1520
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1521
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1522

1523 1524 1525
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1526 1527 1528
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1529 1530 1531
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1532 1533
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1534 1535 1536 1537
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1538
	if (AR_SREV_9285(ah)) {
1539 1540 1541 1542
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1543 1544
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1545
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1546 1547 1548 1549 1550
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1551
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1552 1553 1554 1555 1556 1557
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1558
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1559 1560 1561
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1562
		break;
1563
	case NL80211_IFTYPE_ADHOC:
1564
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1565 1566 1567
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1568
		break;
1569 1570
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1571
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1572
		break;
S
Sujith 已提交
1573 1574 1575
	}
}

1576
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1595
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1629
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1630 1631 1632 1633
{
	u32 rst_flags;
	u32 tmpReg;

1634 1635 1636 1637 1638 1639 1640 1641
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1664
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1665 1666
	udelay(50);

1667
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1668
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1669
		DPRINTF(ah, ATH_DBG_RESET,
S
Sujith 已提交
1670
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	ath9k_hw_init_pll(ah, NULL);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1685
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1686 1687 1688 1689
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1690 1691 1692
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1693
	REG_WRITE(ah, AR_RTC_RESET, 0);
1694
	udelay(2);
1695 1696 1697 1698

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1699
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1700 1701 1702 1703

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1704 1705
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1706
		DPRINTF(ah, ATH_DBG_RESET, "RTC not waking up\n");
S
Sujith 已提交
1707
		return false;
1708 1709
	}

S
Sujith 已提交
1710 1711 1712 1713 1714
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1715
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1729 1730
}

1731
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
1732
			      enum ath9k_ht_macmode macmode)
1733
{
S
Sujith 已提交
1734
	u32 phymode;
1735
	u32 enableDacFifo = 0;
1736

1737 1738 1739 1740
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1741
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1742
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1743 1744 1745

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1746

S
Sujith 已提交
1747 1748 1749
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1750

1751
		if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
S
Sujith 已提交
1752
			phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1753
	}
S
Sujith 已提交
1754 1755 1756
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

	ath9k_hw_set11nmac2040(ah, macmode);
1757

S
Sujith 已提交
1758 1759
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1760 1761
}

1762
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1763
				struct ath9k_channel *chan)
1764
{
1765
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1766 1767 1768
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1769
		return false;
1770

1771
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1772
		return false;
1773

1774
	ah->chip_fullsleep = false;
S
Sujith 已提交
1775 1776
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1777

S
Sujith 已提交
1778
	return true;
1779 1780
}

1781
static bool ath9k_hw_channel_change(struct ath_hw *ah,
S
Sujith 已提交
1782 1783
				    struct ath9k_channel *chan,
				    enum ath9k_ht_macmode macmode)
1784
{
1785
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1786
	struct ieee80211_channel *channel = chan->chan;
1787 1788 1789 1790
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1791
			DPRINTF(ah, ATH_DBG_QUEUE,
S
Sujith 已提交
1792
				"Transmit frames pending on queue %d\n", qnum);
1793 1794 1795 1796 1797 1798
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1799
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1800
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1801
			"Could not kill baseband RX\n");
1802 1803 1804 1805 1806 1807
		return false;
	}

	ath9k_hw_set_regs(ah, chan, macmode);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
1808
		ath9k_hw_ar9280_set_channel(ah, chan);
1809 1810
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
1811
			DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1812
				"Failed to set channel\n");
1813 1814 1815 1816
			return false;
		}
	}

1817
	ah->eep_ops->set_txpower(ah, chan,
1818
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1819 1820 1821
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1822
			     (u32) regulatory->power_limit));
1823 1824

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1825
	if (IS_CHAN_B(chan))
1826 1827 1828 1829 1830 1831 1832 1833
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1848
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1882
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1883
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1884
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
1995
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
1996

L
Luis R. Rodriguez 已提交
1997
			if (tmp_v < 75)
S
Sujith 已提交
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2063

S
Sujith 已提交
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2074

S
Sujith 已提交
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2085

S
Sujith 已提交
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2096 2097
}

2098
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
2099
{
S
Sujith 已提交
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
2115

S
Sujith 已提交
2116 2117 2118 2119 2120 2121
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
2122

S
Sujith 已提交
2123 2124
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
2125

S
Sujith 已提交
2126
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
2127
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
2128 2129 2130 2131 2132 2133 2134 2135
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2136

S
Sujith 已提交
2137 2138
	if (AR_NO_SPUR == bb_spur)
		return;
2139

S
Sujith 已提交
2140
	bin = bb_spur * 32;
2141

S
Sujith 已提交
2142 2143 2144 2145 2146
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2147

S
Sujith 已提交
2148
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2149

S
Sujith 已提交
2150 2151 2152 2153 2154 2155
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2156

S
Sujith 已提交
2157 2158
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2159

S
Sujith 已提交
2160 2161
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2162

S
Sujith 已提交
2163 2164 2165 2166
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2167

S
Sujith 已提交
2168 2169 2170
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2171

S
Sujith 已提交
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2186 2187
	}

S
Sujith 已提交
2188 2189 2190
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2191

S
Sujith 已提交
2192 2193
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2194

S
Sujith 已提交
2195
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2196
			volatile int tmp_v = abs(cur_vit_mask - bin);
2197

L
Luis R. Rodriguez 已提交
2198
			if (tmp_v < 75)
S
Sujith 已提交
2199 2200 2201 2202 2203 2204 2205 2206 2207
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2208 2209
	}

S
Sujith 已提交
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2220

S
Sujith 已提交
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2231

S
Sujith 已提交
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2242

S
Sujith 已提交
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2253

S
Sujith 已提交
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2264

S
Sujith 已提交
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2275

S
Sujith 已提交
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2286

S
Sujith 已提交
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2297 2298
}

J
Johannes Berg 已提交
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

2311
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2312
		    bool bChannelChange)
2313
{
2314
	struct ath_common *common = ath9k_hw_common(ah);
2315
	u32 saveLedState;
2316
	struct ath_softc *sc = ah->ah_sc;
2317
	struct ath9k_channel *curchan = ah->curchan;
2318 2319
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
2320
	u64 tsf = 0;
2321
	int i, rx_chainmask, r;
2322

2323 2324 2325
	ah->extprotspacing = sc->ht_extprotspacing;
	ah->txchainmask = sc->tx_chainmask;
	ah->rxchainmask = sc->rx_chainmask;
2326

2327
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2328
		return -EIO;
2329

2330
	if (curchan && !ah->chip_fullsleep)
2331 2332 2333
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2334 2335 2336
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2337
	    ((chan->channelFlags & CHANNEL_ALL) ==
2338
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2339 2340
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
2341

2342
		if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
2343
			ath9k_hw_loadnf(ah, ah->curchan);
2344
			ath9k_hw_start_nfcal(ah);
2345
			return 0;
2346 2347 2348 2349 2350 2351 2352 2353 2354
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
2355 2356 2357 2358
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

2359 2360 2361 2362 2363 2364
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

2365 2366 2367 2368 2369 2370 2371
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2372
	if (!ath9k_hw_chip_reset(ah, chan)) {
2373
		DPRINTF(ah, ATH_DBG_FATAL, "Chip reset failed\n");
2374
		return -EINVAL;
2375 2376
	}

2377 2378 2379 2380 2381 2382 2383 2384
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
2385 2386 2387 2388
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

2389 2390
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2391

2392
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2393 2394 2395 2396 2397 2398 2399 2400 2401
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
2402 2403 2404
	r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
	if (r)
		return r;
2405

2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2423 2424 2425 2426 2427 2428 2429 2430
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

2431
	ah->eep_ops->set_board_values(ah, chan);
2432 2433 2434

	ath9k_hw_decrease_chain_power(ah, chan);

2435 2436
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2437 2438
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2439
		  | (ah->config.
2440
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2441 2442
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2443

2444
	ath_hw_setbssidmask(common);
2445 2446 2447

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2448
	ath9k_hw_write_associd(ah);
2449 2450 2451 2452 2453

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2454 2455 2456
	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_ar9280_set_channel(ah, chan);
	else
2457 2458
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2459 2460 2461 2462

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2463 2464
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2465 2466
		ath9k_hw_resettxqueue(ah, i);

2467
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2468 2469
	ath9k_hw_init_qos(ah);

2470
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2471
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2472

2473 2474
	ath9k_hw_init_user_settings(ah);

2475
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2491
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2492 2493 2494 2495
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2496 2497 2498 2499 2500 2501 2502
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2503
	if (ah->config.intr_mitigation) {
2504 2505 2506 2507 2508 2509
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2510
	if (!ath9k_hw_init_cal(ah, chan))
2511
		return -EIO;
2512

2513
	rx_chainmask = ah->rxchainmask;
2514 2515 2516 2517 2518 2519 2520
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2521 2522 2523
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2524 2525 2526 2527
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2528
			DPRINTF(ah, ATH_DBG_RESET,
S
Sujith 已提交
2529
				"CFG Byte Swap Set 0x%x\n", mask);
2530 2531 2532 2533
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2534
			DPRINTF(ah, ATH_DBG_RESET,
S
Sujith 已提交
2535
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2536 2537
		}
	} else {
2538 2539 2540
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2541
#ifdef __BIG_ENDIAN
2542 2543
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2544 2545 2546
#endif
	}

2547
	if (ah->btcoex_hw.enabled)
2548 2549
		ath9k_hw_btcoex_enable(ah);

2550
	return 0;
2551 2552
}

S
Sujith 已提交
2553 2554 2555
/************************/
/* Key Cache Management */
/************************/
2556

2557
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2558
{
S
Sujith 已提交
2559
	u32 keyType;
2560

2561
	if (entry >= ah->caps.keycache_size) {
2562
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
2563
			"keychache entry %u out of range\n", entry);
2564 2565 2566
		return false;
	}

S
Sujith 已提交
2567
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2568

S
Sujith 已提交
2569 2570 2571 2572 2573 2574 2575 2576
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2577

S
Sujith 已提交
2578 2579
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2580

S
Sujith 已提交
2581 2582 2583 2584
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2585 2586 2587 2588 2589 2590

	}

	return true;
}

2591
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2592
{
S
Sujith 已提交
2593
	u32 macHi, macLo;
2594

2595
	if (entry >= ah->caps.keycache_size) {
2596
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
2597
			"keychache entry %u out of range\n", entry);
S
Sujith 已提交
2598
		return false;
2599 2600
	}

S
Sujith 已提交
2601 2602 2603 2604 2605 2606 2607 2608 2609
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2610
	} else {
S
Sujith 已提交
2611
		macLo = macHi = 0;
2612
	}
S
Sujith 已提交
2613 2614
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2615

S
Sujith 已提交
2616
	return true;
2617 2618
}

2619
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2620
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2621
				 const u8 *mac)
2622
{
2623
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
2624 2625
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2626

S
Sujith 已提交
2627
	if (entry >= pCap->keycache_size) {
2628
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
2629
			"keycache entry %u out of range\n", entry);
S
Sujith 已提交
2630
		return false;
2631 2632
	}

S
Sujith 已提交
2633 2634 2635 2636 2637 2638
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2639
			DPRINTF(ah, ATH_DBG_ANY,
S
Sujith 已提交
2640
				"AES-CCM not supported by mac rev 0x%x\n",
2641
				ah->hw_version.macRev);
S
Sujith 已提交
2642 2643 2644 2645 2646 2647 2648 2649
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2650
			DPRINTF(ah, ATH_DBG_ANY,
S
Sujith 已提交
2651
				"entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2652 2653 2654 2655
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2656
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2657
			DPRINTF(ah, ATH_DBG_ANY,
S
Sujith 已提交
2658
				"WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2659 2660
			return false;
		}
2661
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2662
			keyType = AR_KEYTABLE_TYPE_40;
2663
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2664 2665 2666 2667 2668 2669 2670 2671
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2672
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
2673
			"cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2674
		return false;
2675 2676
	}

J
Jouni Malinen 已提交
2677 2678 2679 2680 2681
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2682
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2683
		key4 &= 0xff;
2684

2685 2686 2687 2688 2689 2690 2691
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2692 2693
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2694

2695 2696 2697 2698 2699 2700
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2701 2702
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2703 2704

		/* Write key[95:48] */
S
Sujith 已提交
2705 2706
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2707 2708

		/* Write key[127:96] and key type */
S
Sujith 已提交
2709 2710
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2711 2712

		/* Write MAC address for the entry */
S
Sujith 已提交
2713
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2714

2715
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2728
			u32 mic0, mic1, mic2, mic3, mic4;
2729

S
Sujith 已提交
2730 2731 2732 2733 2734
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2735 2736

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2737 2738
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2739 2740

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2741 2742
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2743 2744

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2745 2746 2747
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2748

S
Sujith 已提交
2749
		} else {
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2766
			u32 mic0, mic2;
2767

S
Sujith 已提交
2768 2769
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2770 2771

			/* Write MIC key[31:0] */
S
Sujith 已提交
2772 2773
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2774 2775

			/* Write MIC key[63:32] */
S
Sujith 已提交
2776 2777
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2778 2779

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2780 2781 2782 2783
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2784 2785

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2786 2787
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2788 2789 2790 2791 2792 2793

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2794 2795 2796
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2797
		/* Write key[47:0] */
S
Sujith 已提交
2798 2799
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2800 2801

		/* Write key[95:48] */
S
Sujith 已提交
2802 2803
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2804 2805

		/* Write key[127:96] and key type */
S
Sujith 已提交
2806 2807
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2808

2809
		/* Write MAC address for the entry */
S
Sujith 已提交
2810 2811
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2812 2813 2814 2815

	return true;
}

2816
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2817
{
2818
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2819 2820 2821 2822 2823
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2824 2825
}

S
Sujith 已提交
2826 2827 2828 2829
/******************************/
/* Power Management (Chipset) */
/******************************/

2830
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2831
{
S
Sujith 已提交
2832 2833 2834 2835 2836 2837
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2838

2839
		REG_CLR_BIT(ah, (AR_RTC_RESET),
S
Sujith 已提交
2840 2841
			    AR_RTC_RESET_EN);
	}
2842 2843
}

2844
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2845
{
S
Sujith 已提交
2846 2847
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2848
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2849

S
Sujith 已提交
2850 2851 2852 2853 2854 2855
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2856 2857 2858 2859
		}
	}
}

2860
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2861
{
S
Sujith 已提交
2862 2863
	u32 val;
	int i;
2864

S
Sujith 已提交
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2876

S
Sujith 已提交
2877 2878 2879
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2880

S
Sujith 已提交
2881 2882 2883 2884 2885 2886 2887
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2888
		}
S
Sujith 已提交
2889
		if (i == 0) {
2890
			DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
2891
				"Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
S
Sujith 已提交
2892
			return false;
2893 2894 2895
		}
	}

S
Sujith 已提交
2896
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2897

S
Sujith 已提交
2898
	return true;
2899 2900
}

2901
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2902
{
2903
	int status = true, setChip = true;
S
Sujith 已提交
2904 2905 2906 2907 2908 2909 2910
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2911 2912 2913
	if (ah->power_mode == mode)
		return status;

2914
	DPRINTF(ah, ATH_DBG_RESET, "%s -> %s\n",
S
Sujith 已提交
2915
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2916 2917 2918 2919 2920 2921 2922

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2923
		ah->chip_fullsleep = true;
S
Sujith 已提交
2924 2925 2926 2927
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2928
	default:
2929
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
2930
			"Unknown power mode %u\n", mode);
2931 2932
		return false;
	}
2933
	ah->power_mode = mode;
S
Sujith 已提交
2934 2935

	return status;
2936 2937
}

2938 2939 2940 2941 2942 2943 2944 2945 2946
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2947
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2948
{
S
Sujith 已提交
2949
	u8 i;
V
Vivek Natarajan 已提交
2950
	u32 val;
2951

2952
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2953
		return;
2954

2955
	/* Do not touch SerDes registers */
2956
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2957 2958
		return;

2959
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2986

V
Vivek Natarajan 已提交
2987 2988 2989
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2990

V
Vivek Natarajan 已提交
2991 2992
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2993

V
Vivek Natarajan 已提交
2994 2995 2996
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2997

V
Vivek Natarajan 已提交
2998 2999 3000 3001
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
3002

V
Vivek Natarajan 已提交
3003 3004 3005 3006 3007
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3008

V
Vivek Natarajan 已提交
3009 3010 3011
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3012

V
Vivek Natarajan 已提交
3013 3014 3015
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
3016

V
Vivek Natarajan 已提交
3017
		udelay(1000);
3018

V
Vivek Natarajan 已提交
3019 3020
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
3021

V
Vivek Natarajan 已提交
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
3044

V
Vivek Natarajan 已提交
3045 3046
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
3047

V
Vivek Natarajan 已提交
3048
	if (power_off) {
3049
		/*
V
Vivek Natarajan 已提交
3050 3051 3052 3053
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
3054
		 */
V
Vivek Natarajan 已提交
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
3067
	}
3068 3069
}

S
Sujith 已提交
3070 3071 3072 3073
/**********************/
/* Interrupt Handling */
/**********************/

3074
bool ath9k_hw_intrpend(struct ath_hw *ah)
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}

3093
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
3094 3095 3096
{
	u32 isr = 0;
	u32 mask2 = 0;
3097
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
	u32 sync_cause = 0;
	bool fatal_int = false;

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
3109 3110
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
3137 3138
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

3149
		if (ah->config.intr_mitigation) {
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
3164 3165
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
3166 3167

			s1_s = REG_READ(ah, AR_ISR_S1_S);
3168 3169
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
3170 3171 3172
		}

		if (isr & AR_ISR_RXORN) {
3173
			DPRINTF(ah, ATH_DBG_INTERRUPT,
S
Sujith 已提交
3174
				"receive FIFO overrun interrupt\n");
3175 3176 3177
		}

		if (!AR_SREV_9100(ah)) {
3178
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3179 3180 3181 3182 3183 3184 3185 3186
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
3187

3188 3189
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
3190

3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

3208 3209 3210 3211 3212 3213 3214 3215
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
3216
				DPRINTF(ah, ATH_DBG_ANY,
S
Sujith 已提交
3217
					"received PCI FATAL interrupt\n");
3218 3219
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
3220
				DPRINTF(ah, ATH_DBG_ANY,
S
Sujith 已提交
3221
					"received PCI PERR interrupt\n");
3222
			}
3223
			*masked |= ATH9K_INT_FATAL;
3224 3225
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
3226
			DPRINTF(ah, ATH_DBG_INTERRUPT,
S
Sujith 已提交
3227
				"AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
3228 3229 3230 3231 3232
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3233
			DPRINTF(ah, ATH_DBG_INTERRUPT,
S
Sujith 已提交
3234
				"AR_INTR_SYNC_LOCAL_TIMEOUT\n");
3235 3236 3237 3238 3239
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
3240

3241 3242 3243
	return true;
}

3244
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3245
{
3246
	u32 omask = ah->mask_reg;
3247
	u32 mask, mask2;
3248
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3249

3250
	DPRINTF(ah, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3251 3252

	if (omask & ATH9K_INT_GLOBAL) {
3253
		DPRINTF(ah, ATH_DBG_INTERRUPT, "disable IER\n");
3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3269
		if (ah->txok_interrupt_mask)
3270
			mask |= AR_IMR_TXOK;
3271
		if (ah->txdesc_interrupt_mask)
3272
			mask |= AR_IMR_TXDESC;
3273
		if (ah->txerr_interrupt_mask)
3274
			mask |= AR_IMR_TXERR;
3275
		if (ah->txeol_interrupt_mask)
3276 3277 3278 3279
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3280
		if (ah->config.intr_mitigation)
3281 3282 3283
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3284
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3297 3298 3299
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

3310
	DPRINTF(ah, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3311 3312 3313 3314 3315 3316 3317 3318 3319
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3320
	ah->mask_reg = ints;
3321

3322
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3323 3324 3325 3326 3327 3328 3329
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
3330
		DPRINTF(ah, ATH_DBG_INTERRUPT, "enable IER\n");
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
3343
		DPRINTF(ah, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3344 3345 3346 3347 3348 3349
			 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
	}

	return omask;
}

S
Sujith 已提交
3350 3351 3352 3353
/*******************/
/* Beacon Handling */
/*******************/

3354
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3355 3356 3357
{
	int flags = 0;

3358
	ah->beacon_interval = beacon_period;
3359

3360
	switch (ah->opmode) {
3361 3362
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3363 3364 3365 3366 3367
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3368
	case NL80211_IFTYPE_ADHOC:
3369
	case NL80211_IFTYPE_MESH_POINT:
3370 3371 3372 3373
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3374 3375
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3376
		flags |= AR_NDP_TIMER_EN;
3377
	case NL80211_IFTYPE_AP:
3378 3379 3380
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3381
				     ah->config.
3382
				     dma_beacon_response_time));
3383 3384
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3385
				     ah->config.
3386
				     sw_beacon_response_time));
3387 3388 3389
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3390
	default:
3391
		DPRINTF(ah, ATH_DBG_BEACON,
3392
			"%s: unsupported opmode: %d\n",
3393
			__func__, ah->opmode);
3394 3395
		return;
		break;
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		beacon_period &= ~ATH9K_BEACON_RESET_TSF;
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}

3412
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3413
				    const struct ath9k_beacon_state *bs)
3414 3415
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3416
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3442 3443 3444 3445
	DPRINTF(ah, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	DPRINTF(ah, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	DPRINTF(ah, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	DPRINTF(ah, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3446

S
Sujith 已提交
3447 3448 3449
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3450

S
Sujith 已提交
3451 3452 3453
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3454

S
Sujith 已提交
3455 3456 3457 3458
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3459

S
Sujith 已提交
3460 3461
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3462

S
Sujith 已提交
3463 3464
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3465

S
Sujith 已提交
3466 3467 3468
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3469

3470 3471
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3472 3473
}

S
Sujith 已提交
3474 3475 3476 3477
/*******************/
/* HW Capabilities */
/*******************/

3478
void ath9k_hw_fill_cap_info(struct ath_hw *ah)
3479
{
3480
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3481
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3482
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3483

S
Sujith 已提交
3484
	u16 capField = 0, eeval;
3485

S
Sujith 已提交
3486
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3487
	regulatory->current_rd = eeval;
3488

S
Sujith 已提交
3489
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3490 3491
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3492
	regulatory->current_rd_ext = eeval;
3493

S
Sujith 已提交
3494
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3495

3496
	if (ah->opmode != NL80211_IFTYPE_AP &&
3497
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3498 3499 3500 3501 3502
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3503
		DPRINTF(ah, ATH_DBG_REGULATORY,
3504
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3505
	}
3506

S
Sujith 已提交
3507
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3508
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3509

S
Sujith 已提交
3510 3511
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3512
		if (ah->config.ht_enable) {
S
Sujith 已提交
3513 3514 3515 3516 3517 3518 3519 3520 3521
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3522 3523 3524
		}
	}

S
Sujith 已提交
3525 3526
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3527
		if (ah->config.ht_enable) {
S
Sujith 已提交
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3538
	}
S
Sujith 已提交
3539

S
Sujith 已提交
3540
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3541 3542 3543 3544
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3545
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3546 3547 3548
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3549 3550
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3551
		/* Use rx_chainmask from EEPROM. */
3552
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3553

3554
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3555
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3556

S
Sujith 已提交
3557 3558
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3559

S
Sujith 已提交
3560 3561
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3562

S
Sujith 已提交
3563 3564 3565
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3566

S
Sujith 已提交
3567 3568 3569
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3570

3571
	if (ah->config.ht_enable)
S
Sujith 已提交
3572 3573 3574
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3575

S
Sujith 已提交
3576 3577 3578 3579
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3580

S
Sujith 已提交
3581 3582 3583 3584 3585
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3586

S
Sujith 已提交
3587 3588 3589 3590 3591
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3592

S
Sujith 已提交
3593 3594
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3595

3596 3597 3598
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3599 3600 3601
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3602

S
Sujith 已提交
3603 3604 3605 3606 3607
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3608 3609
	}

S
Sujith 已提交
3610 3611
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3612
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3613 3614 3615 3616 3617 3618
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3619 3620

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3621
	}
S
Sujith 已提交
3622
#endif
3623

3624
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3625

3626
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3627 3628 3629
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3630

3631
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3632 3633 3634 3635 3636
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3637
	} else {
S
Sujith 已提交
3638 3639 3640
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3641 3642
	}

S
Sujith 已提交
3643 3644 3645
	pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3646
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3647
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3648
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3649

3650
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3651
	    ath9k_hw_btcoex_supported(ah)) {
3652 3653
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3654

3655
		if (AR_SREV_9285(ah)) {
3656 3657
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3658
		} else {
3659
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3660
		}
3661
	} else {
3662
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3663
	}
3664 3665
}

3666
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3667
			    u32 capability, u32 *result)
3668
{
3669
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3688
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3689 3690 3691 3692
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3693
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3707
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3718
			*result = regulatory->power_limit;
S
Sujith 已提交
3719 3720
			return 0;
		case 2:
3721
			*result = regulatory->max_power_level;
S
Sujith 已提交
3722 3723
			return 0;
		case 3:
3724
			*result = regulatory->tp_scale;
S
Sujith 已提交
3725 3726 3727
			return 0;
		}
		return false;
3728 3729 3730 3731
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3732 3733
	default:
		return false;
3734 3735 3736
	}
}

3737
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3738
			    u32 capability, u32 setting, int *status)
3739
{
S
Sujith 已提交
3740
	u32 v;
3741

S
Sujith 已提交
3742 3743 3744
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3745
			ah->sta_id1_defaults |=
S
Sujith 已提交
3746 3747
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3748
			ah->sta_id1_defaults &=
S
Sujith 已提交
3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3761
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3762
		else
3763
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3764 3765 3766
		return true;
	default:
		return false;
3767 3768 3769
	}
}

S
Sujith 已提交
3770 3771 3772
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3773

3774
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3775 3776 3777 3778
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3779

S
Sujith 已提交
3780 3781 3782 3783 3784 3785
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3786

S
Sujith 已提交
3787
	gpio_shift = (gpio % 6) * 5;
3788

S
Sujith 已提交
3789 3790 3791 3792
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3793
	} else {
S
Sujith 已提交
3794 3795 3796 3797 3798
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3799 3800 3801
	}
}

3802
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3803
{
S
Sujith 已提交
3804
	u32 gpio_shift;
3805

3806
	ASSERT(gpio < ah->caps.num_gpio_pins);
3807

S
Sujith 已提交
3808
	gpio_shift = gpio << 1;
3809

S
Sujith 已提交
3810 3811 3812 3813
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3814 3815
}

3816
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3817
{
3818 3819 3820
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3821
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3822
		return 0xffffffff;
3823

3824 3825 3826
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3827 3828 3829 3830 3831
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3832 3833
}

3834
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3835
			 u32 ah_signal_type)
3836
{
S
Sujith 已提交
3837
	u32 gpio_shift;
3838

S
Sujith 已提交
3839
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3840

S
Sujith 已提交
3841
	gpio_shift = 2 * gpio;
3842

S
Sujith 已提交
3843 3844 3845 3846
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3847 3848
}

3849
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3850
{
S
Sujith 已提交
3851 3852
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3853 3854
}

3855
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3856
{
S
Sujith 已提交
3857
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3858 3859
}

3860
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3861
{
S
Sujith 已提交
3862
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3863 3864
}

3865
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3866 3867 3868 3869 3870
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3871
{
S
Sujith 已提交
3872
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3873

S
Sujith 已提交
3874 3875
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3876

S
Sujith 已提交
3877 3878 3879
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3880

S
Sujith 已提交
3881 3882 3883 3884 3885 3886 3887
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3888
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
S
Sujith 已提交
3904
		ah->config.diversity_control = settings;
3905 3906
	}

S
Sujith 已提交
3907
	return true;
3908 3909
}

S
Sujith 已提交
3910 3911 3912 3913
/*********************/
/* General Operation */
/*********************/

3914
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3915
{
S
Sujith 已提交
3916 3917
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3918

S
Sujith 已提交
3919 3920 3921 3922
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3923

S
Sujith 已提交
3924
	return bits;
3925 3926
}

3927
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3928
{
S
Sujith 已提交
3929
	u32 phybits;
3930

S
Sujith 已提交
3931 3932
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3933 3934 3935 3936 3937 3938
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3939

S
Sujith 已提交
3940 3941 3942 3943 3944 3945 3946
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3947

3948
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3949 3950 3951
{
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
}
3952

3953
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3954
{
3955
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3956
		return false;
3957

S
Sujith 已提交
3958
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3959 3960
}

3961
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3962
{
3963
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3964
	struct ath9k_channel *chan = ah->curchan;
3965
	struct ieee80211_channel *channel = chan->chan;
3966

3967
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3968

3969
	ah->eep_ops->set_txpower(ah, chan,
3970
				 ath9k_regd_get_ctl(regulatory, chan),
3971 3972 3973
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3974
				 (u32) regulatory->power_limit));
3975 3976
}

3977
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3978
{
3979
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3980 3981
}

3982
void ath9k_hw_setopmode(struct ath_hw *ah)
3983
{
3984
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3985 3986
}

3987
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3988
{
S
Sujith 已提交
3989 3990
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3991 3992
}

3993
void ath9k_hw_write_associd(struct ath_hw *ah)
3994
{
3995 3996 3997 3998 3999
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
4000 4001
}

4002
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
4003
{
S
Sujith 已提交
4004
	u64 tsf;
4005

S
Sujith 已提交
4006 4007
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4008

S
Sujith 已提交
4009 4010
	return tsf;
}
4011

4012
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
4013 4014
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
4015
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
4016 4017
}

4018
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
4019
{
4020 4021
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
4022
		DPRINTF(ah, ATH_DBG_RESET,
4023 4024
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");

S
Sujith 已提交
4025 4026
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
4027

S
Sujith 已提交
4028
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
4029 4030
{
	if (setting)
4031
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4032
	else
4033
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4034
}
4035

4036
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
4037 4038
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
4039
		DPRINTF(ah, ATH_DBG_RESET, "bad slot time %u\n", us);
4040
		ah->slottime = (u32) -1;
S
Sujith 已提交
4041 4042 4043
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
4044
		ah->slottime = us;
S
Sujith 已提交
4045
		return true;
4046
	}
S
Sujith 已提交
4047 4048
}

4049
void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
S
Sujith 已提交
4050 4051 4052 4053
{
	u32 macmode;

	if (mode == ATH9K_HT_MACMODE_2040 &&
4054
	    !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
4055 4056 4057
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
4058

S
Sujith 已提交
4059
	REG_WRITE(ah, AR_2040_MODE, macmode);
4060
}
4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

4107
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
		printk(KERN_DEBUG "Failed to allocate memory"
		       "for hw timer[%d]\n", timer_index);
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}

4139 4140 4141 4142
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

4153
	DPRINTF(ah, ATH_DBG_HWTIMER, "curent tsf %x period %x"
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178
		"timer_next %x\n", tsf, timer_period, timer_next);

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}

4179
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4230
		DPRINTF(ah, ATH_DBG_HWTIMER,
4231 4232 4233 4234 4235 4236 4237 4238
			"TSF overflow for Gen timer %d\n", index);
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4239
		DPRINTF(ah, ATH_DBG_HWTIMER,
4240 4241 4242 4243
			"Gen timer[%d] trigger\n", index);
		timer->trigger(timer->arg);
	}
}