hw.c 70.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
29

30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

66 67 68 69 70 71
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

72 73 74 75 76 77 78 79
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87

88
	if (!ah->curchan) /* should really check for CCK instead */
89 90 91 92
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
93 94
}

95
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
96
{
97
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
98

99
	if (conf_is_ht40(conf))
S
Sujith 已提交
100 101 102 103
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
104

S
Sujith 已提交
105
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
106 107 108
{
	int i;

S
Sujith 已提交
109 110 111
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
112 113 114 115 116
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
117

118 119 120
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
121

S
Sujith 已提交
122
	return false;
123
}
124
EXPORT_SYMBOL(ath9k_hw_wait);
125 126 127 128 129 130 131 132 133 134 135 136 137

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

138
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
139 140
			     u16 flags, u16 *low,
			     u16 *high)
141
{
142
	struct ath9k_hw_capabilities *pCap = &ah->caps;
143

S
Sujith 已提交
144 145 146 147
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
148
	}
S
Sujith 已提交
149 150 151 152 153 154
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
155 156
}

157
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
158
			   u8 phy, int kbps,
S
Sujith 已提交
159 160
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
161
{
S
Sujith 已提交
162
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
163

S
Sujith 已提交
164 165
	if (kbps == 0)
		return 0;
166

167
	switch (phy) {
S
Sujith 已提交
168
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
169
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
170
		if (shortPreamble)
S
Sujith 已提交
171 172 173 174
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
175
	case WLAN_RC_PHY_OFDM:
176
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
177 178 179 180 181 182
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
183 184
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
200
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
201
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
202 203 204
		txTime = 0;
		break;
	}
205

S
Sujith 已提交
206 207
	return txTime;
}
208
EXPORT_SYMBOL(ath9k_hw_computetxtime);
209

210
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
211 212
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
213
{
S
Sujith 已提交
214
	int8_t extoff;
215

S
Sujith 已提交
216 217 218 219
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
220 221
	}

S
Sujith 已提交
222 223 224 225 226 227 228 229 230 231
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
232

S
Sujith 已提交
233 234
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
235
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
236
	centers->ext_center =
237
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
238 239
}

S
Sujith 已提交
240 241 242 243
/******************/
/* Chip Revisions */
/******************/

244
static void ath9k_hw_read_revisions(struct ath_hw *ah)
245
{
S
Sujith 已提交
246
	u32 val;
247

S
Sujith 已提交
248
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
249

S
Sujith 已提交
250 251
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
252 253 254
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
255
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
256 257
	} else {
		if (!AR_SREV_9100(ah))
258
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
259

260
		ah->hw_version.macRev = val & AR_SREV_REVISION;
261

262
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
263
			ah->is_pciexpress = true;
S
Sujith 已提交
264
	}
265 266
}

S
Sujith 已提交
267 268 269 270
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

271
static void ath9k_hw_disablepcie(struct ath_hw *ah)
272
{
273
	if (AR_SREV_9100(ah))
S
Sujith 已提交
274
		return;
275

S
Sujith 已提交
276 277 278 279 280 281 282 283 284
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
285

S
Sujith 已提交
286
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
287 288
}

289
/* This should work for all families including legacy */
290
static bool ath9k_hw_chip_test(struct ath_hw *ah)
291
{
292
	struct ath_common *common = ath9k_hw_common(ah);
293
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
294 295 296 297 298
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
299
	int i, j, loop_max;
300

301 302 303 304 305 306 307
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
308 309
		u32 addr = regAddr[i];
		u32 wrData, rdData;
310

S
Sujith 已提交
311 312 313 314 315 316
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
317 318 319 320 321
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
322 323 324 325 326 327 328 329
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
330 331 332 333 334
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
335 336
				return false;
			}
337
		}
S
Sujith 已提交
338
		REG_WRITE(ah, regAddr[i], regHold[i]);
339
	}
S
Sujith 已提交
340
	udelay(100);
341

342 343 344
	return true;
}

345
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
346 347
{
	int i;
348

349 350 351 352 353 354 355 356 357 358 359 360 361
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
362 363 364 365 366 367 368

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
369

S
Sujith 已提交
370
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
371 372
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
373 374
	}

375 376 377 378 379
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
380
	ah->config.rx_intr_mitigation = true;
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
399
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
400 401
}

402
static void ath9k_hw_init_defaults(struct ath_hw *ah)
403
{
404 405 406 407 408 409
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

410 411
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
412 413 414 415 416

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

417 418 419 420 421 422
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
423
	ah->power_mode = ATH9K_PM_UNDEFINED;
424 425
}

426
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
427
{
428
	struct ath_common *common = ath9k_hw_common(ah);
429 430 431
	u32 sum;
	int i;
	u16 eeval;
432
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
433 434 435

	sum = 0;
	for (i = 0; i < 3; i++) {
436
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
437
		sum += eeval;
438 439
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
440
	}
S
Sujith 已提交
441
	if (sum == 0 || sum == 0xffff * 3)
442 443 444 445 446
		return -EADDRNOTAVAIL;

	return 0;
}

447
static int ath9k_hw_post_init(struct ath_hw *ah)
448
{
S
Sujith 已提交
449
	int ecode;
450

S
Sujith 已提交
451 452 453 454
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
455

456 457 458 459 460
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
461

462
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
463 464
	if (ecode != 0)
		return ecode;
465

466 467 468 469
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
470

471 472 473 474 475 476
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
477
	}
478

S
Sujith 已提交
479 480
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
481
		ath9k_hw_ani_init(ah);
482 483 484 485 486
	}

	return 0;
}

487 488 489 490 491 492 493 494
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

495 496
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
497
{
498
	struct ath_common *common = ath9k_hw_common(ah);
499
	int r = 0;
500

501 502
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
503 504

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
505 506
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
507
		return -EIO;
508 509
	}

510 511 512
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

513
	ath9k_hw_attach_ops(ah);
514

515
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
516
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
517
		return -EIO;
518 519 520 521 522 523 524 525 526 527 528 529 530
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

531
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
532 533
		ah->config.serialize_regmode);

534 535 536 537 538
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

539
	if (!ath9k_hw_macversion_supported(ah)) {
540 541 542 543
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
544
		return -EOPNOTSUPP;
545 546
	}

547
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
548 549
		ah->is_pciexpress = false;

550 551 552 553
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
554
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
555 556 557 558 559
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
560
		ath9k_hw_configpcipowersave(ah, 0, 0);
561 562 563
	else
		ath9k_hw_disablepcie(ah);

564 565
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
566

567
	r = ath9k_hw_post_init(ah);
568
	if (r)
569
		return r;
570 571

	ath9k_hw_init_mode_gain_regs(ah);
572 573 574 575
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

576 577
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
578 579
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
580
		return r;
581 582
	}

583
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
584
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
585
	else
586
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
587

588 589 590
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
591
	ath9k_init_nfcal_hist_buffer(ah);
592

593 594
	common->state = ATH_HW_INITIALIZED;

595
	return 0;
596 597
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
612 613
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
614
	case AR2427_DEVID_PCIE:
615
	case AR9300_DEVID_PCIE:
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

638
static void ath9k_hw_init_qos(struct ath_hw *ah)
639
{
S
Sujith 已提交
640 641
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
642

S
Sujith 已提交
643 644 645 646 647 648 649 650 651 652
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
653 654
}

655
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
656
			      struct ath9k_channel *chan)
657
{
658
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
659

660
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
661

662 663
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
664 665
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
666 667
	}

S
Sujith 已提交
668 669 670
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
671 672
}

673
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
674
					  enum nl80211_iftype opmode)
675
{
676
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
677 678 679 680
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
681

682 683 684 685 686 687
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
688

689 690 691 692 693 694 695 696 697 698 699
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}

	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
700

701
	if (opmode == NL80211_IFTYPE_AP)
702
		imr_reg |= AR_IMR_MIB;
703

704
	REG_WRITE(ah, AR_IMR, imr_reg);
705 706
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
707

S
Sujith 已提交
708 709 710 711 712
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
713 714 715 716 717 718 719

	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
720 721
}

722
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
723
{
724 725 726
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
727 728
}

729
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
730
{
731 732 733 734 735 736 737 738 739 740
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
741
}
S
Sujith 已提交
742

743
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
744 745
{
	if (tu > 0xFFFF) {
746 747
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
748
		ah->globaltxtimeout = (u32) -1;
749 750 751
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
752
		ah->globaltxtimeout = tu;
753 754 755 756
		return true;
	}
}

757
void ath9k_hw_init_global_settings(struct ath_hw *ah)
758
{
759 760
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
761
	int slottime;
762 763
	int sifstime;

764 765
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
766

767
	if (ah->misc_mode != 0)
S
Sujith 已提交
768
		REG_WRITE(ah, AR_PCU_MISC,
769
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
770 771 772 773 774 775

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

776 777 778
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
779 780 781 782 783 784 785 786 787 788 789

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

790
	ath9k_hw_setslottime(ah, slottime);
791 792
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
793 794
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
795
}
796
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
797

S
Sujith 已提交
798
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
799
{
800 801
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
802
	if (common->state < ATH_HW_INITIALIZED)
803 804
		goto free_hw;

S
Sujith 已提交
805
	if (!AR_SREV_9100(ah))
806
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
807

808
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
809 810

free_hw:
811
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
812
}
S
Sujith 已提交
813
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
814 815 816 817 818

/*******/
/* INI */
/*******/

819
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
820 821 822 823 824 825 826 827 828 829 830 831 832
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
833 834 835 836
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

837
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
838
{
839
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
840 841
	u32 regval;

842 843 844
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
845 846 847 848
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
849

850 851 852
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
853 854 855
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

856 857 858 859 860
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
861 862
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
863

864 865 866
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
867 868 869
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

870 871 872
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
873 874
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

875 876 877 878 879 880 881 882
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

883 884 885 886
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
887
	if (AR_SREV_9285(ah)) {
888 889 890 891
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
892 893
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
894
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
895 896 897
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
898 899 900

	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
901 902
}

903
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
904 905 906 907 908 909
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
910
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
911 912 913
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
914
		break;
915
	case NL80211_IFTYPE_ADHOC:
916
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
917 918 919
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
920
		break;
921 922
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
923
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
924
		break;
S
Sujith 已提交
925 926 927
	}
}

928 929
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

945
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
946 947 948 949
{
	u32 rst_flags;
	u32 tmpReg;

950 951 952 953 954 955 956 957
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
958 959 960 961 962 963 964 965 966 967 968
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
969
			u32 val;
S
Sujith 已提交
970
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
971 972 973 974 975 976 977

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
978 979 980 981 982 983 984
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

985
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
986 987
	udelay(50);

988
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
989
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
990 991
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
992 993 994 995 996 997 998 999 1000 1001 1002 1003
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1004
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1005 1006 1007 1008
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1009
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1010 1011
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1012
	REG_WRITE(ah, AR_RTC_RESET, 0);
1013

1014 1015 1016 1017
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1018 1019
		REG_WRITE(ah, AR_RC, 0);

1020
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1021 1022 1023 1024

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1025 1026
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1027 1028
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1029
		return false;
1030 1031
	}

S
Sujith 已提交
1032 1033 1034 1035 1036
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1037
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1051 1052
}

1053
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1054
				struct ath9k_channel *chan)
1055
{
1056
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1057 1058 1059
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1060
		return false;
1061

1062
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1063
		return false;
1064

1065
	ah->chip_fullsleep = false;
S
Sujith 已提交
1066 1067
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1068

S
Sujith 已提交
1069
	return true;
1070 1071
}

1072
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1073
				    struct ath9k_channel *chan)
1074
{
1075
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1076
	struct ath_common *common = ath9k_hw_common(ah);
1077
	struct ieee80211_channel *channel = chan->chan;
1078
	u32 qnum;
1079
	int r;
1080 1081 1082

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1083 1084 1085
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1086 1087 1088 1089
			return false;
		}
	}

1090
	if (!ath9k_hw_rfbus_req(ah)) {
1091 1092
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1093 1094 1095
		return false;
	}

1096
	ath9k_hw_set_channel_regs(ah, chan);
1097

1098
	r = ath9k_hw_rf_set_freq(ah, chan);
1099 1100 1101 1102
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1103 1104
	}

1105
	ah->eep_ops->set_txpower(ah, chan,
1106
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1107 1108 1109
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1110
			     (u32) regulatory->power_limit));
1111

1112
	ath9k_hw_rfbus_done(ah);
1113

S
Sujith 已提交
1114 1115 1116
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1117
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1118 1119 1120 1121 1122 1123 1124

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1125
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1126
		    bool bChannelChange)
1127
{
1128
	struct ath_common *common = ath9k_hw_common(ah);
1129
	u32 saveLedState;
1130
	struct ath9k_channel *curchan = ah->curchan;
1131 1132
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1133
	u64 tsf = 0;
1134
	int i, r;
1135

1136 1137
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1138

1139
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1140
		return -EIO;
1141

1142
	if (curchan && !ah->chip_fullsleep)
1143 1144 1145
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1146 1147 1148
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1149
	    ((chan->channelFlags & CHANNEL_ALL) ==
1150
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1151 1152
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1153

L
Luis R. Rodriguez 已提交
1154
		if (ath9k_hw_channel_change(ah, chan)) {
1155
			ath9k_hw_loadnf(ah, ah->curchan);
1156
			ath9k_hw_start_nfcal(ah);
1157
			return 0;
1158 1159 1160 1161 1162 1163 1164 1165 1166
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1167 1168 1169 1170
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1171 1172 1173 1174 1175 1176
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1177
	/* Only required on the first reset */
1178 1179 1180 1181 1182 1183 1184
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1185
	if (!ath9k_hw_chip_reset(ah, chan)) {
1186
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1187
		return -EINVAL;
1188 1189
	}

1190
	/* Only required on the first reset */
1191 1192 1193 1194 1195 1196 1197 1198
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1199 1200 1201 1202
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1203 1204
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1205

L
Luis R. Rodriguez 已提交
1206
	r = ath9k_hw_process_ini(ah, chan);
1207 1208
	if (r)
		return r;
1209

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1227 1228 1229
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1230
	ath9k_hw_spur_mitigate_freq(ah, chan);
1231
	ah->eep_ops->set_board_values(ah, chan);
1232

1233 1234
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1235 1236
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1237
		  | (ah->config.
1238
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1239 1240
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1241

1242
	ath_hw_setbssidmask(common);
1243 1244 1245

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1246
	ath9k_hw_write_associd(ah);
1247 1248 1249 1250 1251

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1252
	r = ath9k_hw_rf_set_freq(ah, chan);
1253 1254
	if (r)
		return r;
1255 1256 1257 1258

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1259 1260
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1261 1262
		ath9k_hw_resettxqueue(ah, i);

1263
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1264 1265
	ath9k_hw_init_qos(ah);

1266
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1267
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1268

1269
	ath9k_hw_init_global_settings(ah);
1270

1271
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
1272
		ar9002_hw_enable_async_fifo(ah);
1273
		ar9002_hw_enable_wep_aggregation(ah);
1274 1275
	}

1276 1277 1278 1279 1280 1281 1282
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1283
	if (ah->config.rx_intr_mitigation) {
1284 1285 1286 1287
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1288 1289 1290 1291 1292
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1293 1294
	ath9k_hw_init_bb(ah, chan);

1295
	if (!ath9k_hw_init_cal(ah, chan))
1296
		return -EIO;
1297

1298
	ath9k_hw_restore_chainmask(ah);
1299 1300
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1301 1302 1303
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1304 1305 1306 1307
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1308
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1309
				"CFG Byte Swap Set 0x%x\n", mask);
1310 1311 1312 1313
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1314
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1315
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1316 1317
		}
	} else {
1318 1319 1320
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1321
#ifdef __BIG_ENDIAN
1322 1323
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1324 1325 1326
#endif
	}

1327
	if (ah->btcoex_hw.enabled)
1328 1329
		ath9k_hw_btcoex_enable(ah);

1330 1331 1332 1333 1334
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, curchan);
		ath9k_hw_start_nfcal(ah);
	}

1335
	return 0;
1336
}
1337
EXPORT_SYMBOL(ath9k_hw_reset);
1338

S
Sujith 已提交
1339 1340 1341
/************************/
/* Key Cache Management */
/************************/
1342

1343
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1344
{
S
Sujith 已提交
1345
	u32 keyType;
1346

1347
	if (entry >= ah->caps.keycache_size) {
1348 1349
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1350 1351 1352
		return false;
	}

S
Sujith 已提交
1353
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1354

S
Sujith 已提交
1355 1356 1357 1358 1359 1360 1361 1362
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1363

S
Sujith 已提交
1364 1365
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1366

S
Sujith 已提交
1367 1368 1369 1370
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1371 1372 1373 1374 1375

	}

	return true;
}
1376
EXPORT_SYMBOL(ath9k_hw_keyreset);
1377

1378
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1379
{
S
Sujith 已提交
1380
	u32 macHi, macLo;
1381

1382
	if (entry >= ah->caps.keycache_size) {
1383 1384
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1385
		return false;
1386 1387
	}

S
Sujith 已提交
1388 1389 1390 1391 1392 1393 1394 1395 1396
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1397
	} else {
S
Sujith 已提交
1398
		macLo = macHi = 0;
1399
	}
S
Sujith 已提交
1400 1401
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1402

S
Sujith 已提交
1403
	return true;
1404
}
1405
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1406

1407
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1408
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1409
				 const u8 *mac)
1410
{
1411
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1412
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1413 1414
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1415

S
Sujith 已提交
1416
	if (entry >= pCap->keycache_size) {
1417 1418
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1419
		return false;
1420 1421
	}

S
Sujith 已提交
1422 1423 1424 1425 1426 1427
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1428 1429 1430
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1431 1432 1433 1434 1435 1436 1437 1438
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1439 1440
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1441 1442 1443 1444
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1445
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1446 1447
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1448 1449
			return false;
		}
1450
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1451
			keyType = AR_KEYTABLE_TYPE_40;
1452
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1453 1454 1455 1456 1457 1458 1459 1460
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1461 1462
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1463
		return false;
1464 1465
	}

J
Jouni Malinen 已提交
1466 1467 1468 1469 1470
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1471
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1472
		key4 &= 0xff;
1473

1474 1475 1476 1477 1478 1479 1480
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1481 1482
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1483

1484 1485 1486 1487 1488 1489
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1490 1491
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1492 1493

		/* Write key[95:48] */
S
Sujith 已提交
1494 1495
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1496 1497

		/* Write key[127:96] and key type */
S
Sujith 已提交
1498 1499
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1500 1501

		/* Write MAC address for the entry */
S
Sujith 已提交
1502
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1503

1504
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1517
			u32 mic0, mic1, mic2, mic3, mic4;
1518

S
Sujith 已提交
1519 1520 1521 1522 1523
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1524 1525

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1526 1527
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1528 1529

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1530 1531
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1532 1533

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1534 1535 1536
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1537

S
Sujith 已提交
1538
		} else {
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1555
			u32 mic0, mic2;
1556

S
Sujith 已提交
1557 1558
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1559 1560

			/* Write MIC key[31:0] */
S
Sujith 已提交
1561 1562
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1563 1564

			/* Write MIC key[63:32] */
S
Sujith 已提交
1565 1566
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1567 1568

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1569 1570 1571 1572
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1573 1574

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1575 1576
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1577 1578 1579 1580 1581 1582

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1583 1584 1585
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1586
		/* Write key[47:0] */
S
Sujith 已提交
1587 1588
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1589 1590

		/* Write key[95:48] */
S
Sujith 已提交
1591 1592
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1593 1594

		/* Write key[127:96] and key type */
S
Sujith 已提交
1595 1596
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1597

1598
		/* Write MAC address for the entry */
S
Sujith 已提交
1599 1600
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1601 1602 1603

	return true;
}
1604
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1605

1606
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1607
{
1608
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1609 1610 1611 1612 1613
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1614
}
1615
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1616

S
Sujith 已提交
1617 1618 1619 1620
/******************************/
/* Power Management (Chipset) */
/******************************/

1621 1622 1623 1624
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1625
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1626
{
S
Sujith 已提交
1627 1628
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1629 1630 1631 1632
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1633 1634
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1635
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1636
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1637

1638
		/* Shutdown chip. Active low */
1639
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1640 1641
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1642
	}
1643 1644
}

1645 1646 1647 1648 1649
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1650
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1651
{
S
Sujith 已提交
1652 1653
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1654
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1655

S
Sujith 已提交
1656
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1657
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1658 1659 1660
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1661 1662 1663 1664
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1665 1666
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1667 1668 1669 1670
		}
	}
}

1671
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1672
{
S
Sujith 已提交
1673 1674
	u32 val;
	int i;
1675

S
Sujith 已提交
1676 1677 1678 1679 1680 1681 1682
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1683 1684
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1685 1686 1687 1688
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1689

S
Sujith 已提交
1690 1691 1692
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1693

S
Sujith 已提交
1694 1695 1696 1697 1698 1699 1700
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1701
		}
S
Sujith 已提交
1702
		if (i == 0) {
1703 1704 1705
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1706
			return false;
1707 1708 1709
		}
	}

S
Sujith 已提交
1710
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1711

S
Sujith 已提交
1712
	return true;
1713 1714
}

1715
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1716
{
1717
	struct ath_common *common = ath9k_hw_common(ah);
1718
	int status = true, setChip = true;
S
Sujith 已提交
1719 1720 1721 1722 1723 1724 1725
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1726 1727 1728
	if (ah->power_mode == mode)
		return status;

1729 1730
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1731 1732 1733 1734 1735 1736 1737

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1738
		ah->chip_fullsleep = true;
S
Sujith 已提交
1739 1740 1741 1742
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1743
	default:
1744 1745
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1746 1747
		return false;
	}
1748
	ah->power_mode = mode;
S
Sujith 已提交
1749 1750

	return status;
1751
}
1752
EXPORT_SYMBOL(ath9k_hw_setpower);
1753

S
Sujith 已提交
1754 1755 1756 1757
/*******************/
/* Beacon Handling */
/*******************/

1758
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1759 1760 1761
{
	int flags = 0;

1762
	ah->beacon_interval = beacon_period;
1763

1764
	switch (ah->opmode) {
1765 1766
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1767 1768 1769 1770 1771
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1772
	case NL80211_IFTYPE_ADHOC:
1773
	case NL80211_IFTYPE_MESH_POINT:
1774 1775 1776 1777
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1778 1779
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1780
		flags |= AR_NDP_TIMER_EN;
1781
	case NL80211_IFTYPE_AP:
1782 1783 1784
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1785
				     ah->config.
1786
				     dma_beacon_response_time));
1787 1788
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1789
				     ah->config.
1790
				     sw_beacon_response_time));
1791 1792 1793
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1794
	default:
1795 1796 1797
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1798 1799
		return;
		break;
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1814
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1815

1816
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1817
				    const struct ath9k_beacon_state *bs)
1818 1819
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1820
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1821
	struct ath_common *common = ath9k_hw_common(ah);
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1847 1848 1849 1850
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1851

S
Sujith 已提交
1852 1853 1854
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1855

S
Sujith 已提交
1856 1857 1858
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1859

S
Sujith 已提交
1860 1861 1862 1863
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1864

S
Sujith 已提交
1865 1866
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1867

S
Sujith 已提交
1868 1869
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1870

S
Sujith 已提交
1871 1872 1873
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1874

1875 1876
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1877
}
1878
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1879

S
Sujith 已提交
1880 1881 1882 1883
/*******************/
/* HW Capabilities */
/*******************/

1884
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1885
{
1886
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1887
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1888
	struct ath_common *common = ath9k_hw_common(ah);
1889
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1890

S
Sujith 已提交
1891
	u16 capField = 0, eeval;
1892

S
Sujith 已提交
1893
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1894
	regulatory->current_rd = eeval;
1895

S
Sujith 已提交
1896
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1897 1898
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
1899
	regulatory->current_rd_ext = eeval;
1900

S
Sujith 已提交
1901
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1902

1903
	if (ah->opmode != NL80211_IFTYPE_AP &&
1904
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1905 1906 1907 1908 1909
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1910 1911
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1912
	}
1913

S
Sujith 已提交
1914
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1915 1916 1917 1918 1919 1920
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
1921
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
1922

S
Sujith 已提交
1923 1924
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
1925
		if (ah->config.ht_enable) {
S
Sujith 已提交
1926 1927 1928 1929 1930 1931 1932 1933 1934
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
1935 1936 1937
		}
	}

S
Sujith 已提交
1938 1939
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
1940
		if (ah->config.ht_enable) {
S
Sujith 已提交
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
1951
	}
S
Sujith 已提交
1952

S
Sujith 已提交
1953
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1954 1955 1956 1957
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1958
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1959 1960 1961
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1962 1963
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1964
		/* Use rx_chainmask from EEPROM. */
1965
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1966

1967
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
1968
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1969

S
Sujith 已提交
1970 1971
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1972

S
Sujith 已提交
1973 1974
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1975

S
Sujith 已提交
1976 1977 1978
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
1979

S
Sujith 已提交
1980 1981 1982
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
1983

1984
	if (ah->config.ht_enable)
S
Sujith 已提交
1985 1986 1987
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1988

S
Sujith 已提交
1989 1990 1991 1992
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
1993

S
Sujith 已提交
1994 1995 1996 1997 1998
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1999

S
Sujith 已提交
2000 2001 2002 2003 2004
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2005

S
Sujith 已提交
2006
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2007 2008 2009 2010 2011

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2012

2013 2014 2015
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2016 2017
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2018 2019 2020
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2021

S
Sujith 已提交
2022 2023 2024 2025 2026
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2027 2028
	}

S
Sujith 已提交
2029 2030
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2031
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2032 2033 2034 2035 2036 2037
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2038 2039

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2040
	}
S
Sujith 已提交
2041
#endif
2042 2043 2044 2045
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2046

2047
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2048 2049 2050
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2051

2052
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2053 2054 2055 2056 2057
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2058
	} else {
S
Sujith 已提交
2059 2060 2061
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2062 2063
	}

2064 2065 2066 2067
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2068 2069

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2070
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2071
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2072
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2073

2074
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2075
	    ath9k_hw_btcoex_supported(ah)) {
2076 2077
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2078

2079
		if (AR_SREV_9285(ah)) {
2080 2081
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2082
		} else {
2083
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2084
		}
2085
	} else {
2086
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2087
	}
2088

2089
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2090
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA;
2091 2092 2093
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2094 2095 2096
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2097
	}
2098

2099 2100 2101
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2102
	return 0;
2103 2104
}

2105
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2106
			    u32 capability, u32 *result)
2107
{
2108
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2127
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2128 2129 2130 2131
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2132
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2133 2134 2135 2136 2137 2138 2139 2140 2141
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2142
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2153
			*result = regulatory->power_limit;
S
Sujith 已提交
2154 2155
			return 0;
		case 2:
2156
			*result = regulatory->max_power_level;
S
Sujith 已提交
2157 2158
			return 0;
		case 3:
2159
			*result = regulatory->tp_scale;
S
Sujith 已提交
2160 2161 2162
			return 0;
		}
		return false;
2163 2164 2165 2166
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2167 2168
	default:
		return false;
2169 2170
	}
}
2171
EXPORT_SYMBOL(ath9k_hw_getcapability);
2172

2173
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2174
			    u32 capability, u32 setting, int *status)
2175
{
S
Sujith 已提交
2176 2177 2178
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2179
			ah->sta_id1_defaults |=
S
Sujith 已提交
2180 2181
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2182
			ah->sta_id1_defaults &=
S
Sujith 已提交
2183 2184 2185 2186
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2187
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2188
		else
2189
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2190 2191 2192
		return true;
	default:
		return false;
2193 2194
	}
}
2195
EXPORT_SYMBOL(ath9k_hw_setcapability);
2196

S
Sujith 已提交
2197 2198 2199
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2200

2201
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2202 2203 2204 2205
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2206

S
Sujith 已提交
2207 2208 2209 2210 2211 2212
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2213

S
Sujith 已提交
2214
	gpio_shift = (gpio % 6) * 5;
2215

S
Sujith 已提交
2216 2217 2218 2219
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2220
	} else {
S
Sujith 已提交
2221 2222 2223 2224 2225
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2226 2227 2228
	}
}

2229
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2230
{
S
Sujith 已提交
2231
	u32 gpio_shift;
2232

2233
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2234

S
Sujith 已提交
2235
	gpio_shift = gpio << 1;
2236

S
Sujith 已提交
2237 2238 2239 2240
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2241
}
2242
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2243

2244
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2245
{
2246 2247 2248
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2249
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2250
		return 0xffffffff;
2251

2252 2253 2254
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2255 2256
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2257 2258
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2259 2260 2261 2262 2263
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2264
}
2265
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2266

2267
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2268
			 u32 ah_signal_type)
2269
{
S
Sujith 已提交
2270
	u32 gpio_shift;
2271

S
Sujith 已提交
2272
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2273

S
Sujith 已提交
2274
	gpio_shift = 2 * gpio;
2275

S
Sujith 已提交
2276 2277 2278 2279
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2280
}
2281
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2282

2283
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2284
{
2285 2286 2287
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2288 2289
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2290
}
2291
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2292

2293
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2294
{
S
Sujith 已提交
2295
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2296
}
2297
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2298

2299
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2300
{
S
Sujith 已提交
2301
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2302
}
2303
EXPORT_SYMBOL(ath9k_hw_setantenna);
2304

S
Sujith 已提交
2305 2306 2307 2308
/*********************/
/* General Operation */
/*********************/

2309
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2310
{
S
Sujith 已提交
2311 2312
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2313

S
Sujith 已提交
2314 2315 2316 2317
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2318

S
Sujith 已提交
2319
	return bits;
2320
}
2321
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2322

2323
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2324
{
S
Sujith 已提交
2325
	u32 phybits;
2326

S
Sujith 已提交
2327 2328
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2329 2330 2331 2332 2333 2334
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2335

S
Sujith 已提交
2336 2337 2338 2339 2340 2341 2342
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
2343
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2344

2345
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2346
{
2347 2348 2349 2350 2351
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2352
}
2353
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2354

2355
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2356
{
2357
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2358
		return false;
2359

2360 2361 2362 2363 2364
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2365
}
2366
EXPORT_SYMBOL(ath9k_hw_disable);
2367

2368
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2369
{
2370
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2371
	struct ath9k_channel *chan = ah->curchan;
2372
	struct ieee80211_channel *channel = chan->chan;
2373

2374
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2375

2376
	ah->eep_ops->set_txpower(ah, chan,
2377
				 ath9k_regd_get_ctl(regulatory, chan),
2378 2379 2380
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2381
				 (u32) regulatory->power_limit));
2382
}
2383
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2384

2385
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2386
{
2387
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2388
}
2389
EXPORT_SYMBOL(ath9k_hw_setmac);
2390

2391
void ath9k_hw_setopmode(struct ath_hw *ah)
2392
{
2393
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2394
}
2395
EXPORT_SYMBOL(ath9k_hw_setopmode);
2396

2397
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2398
{
S
Sujith 已提交
2399 2400
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2401
}
2402
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2403

2404
void ath9k_hw_write_associd(struct ath_hw *ah)
2405
{
2406 2407 2408 2409 2410
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2411
}
2412
EXPORT_SYMBOL(ath9k_hw_write_associd);
2413

2414
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2415
{
S
Sujith 已提交
2416
	u64 tsf;
2417

S
Sujith 已提交
2418 2419
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
2420

S
Sujith 已提交
2421 2422
	return tsf;
}
2423
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2424

2425
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2426 2427
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2428
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2429
}
2430
EXPORT_SYMBOL(ath9k_hw_settsf64);
2431

2432
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2433
{
2434 2435
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2436 2437
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2438

S
Sujith 已提交
2439 2440
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2441
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2442

S
Sujith 已提交
2443
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2444 2445
{
	if (setting)
2446
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2447
	else
2448
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2449
}
2450
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2451

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2467
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2468
{
L
Luis R. Rodriguez 已提交
2469
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2470 2471
	u32 macmode;

L
Luis R. Rodriguez 已提交
2472
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2473 2474 2475
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2476

S
Sujith 已提交
2477
	REG_WRITE(ah, AR_2040_MODE, macmode);
2478
}
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2525
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2526 2527 2528
{
	return REG_READ(ah, AR_TSF_L32);
}
2529
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2543 2544 2545
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2558
EXPORT_SYMBOL(ath_gen_timer_alloc);
2559

2560 2561 2562 2563
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2574 2575 2576
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2600
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2601

2602
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2622
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2623 2624 2625 2626 2627 2628 2629 2630 2631

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2632
EXPORT_SYMBOL(ath_gen_timer_free);
2633 2634 2635 2636 2637 2638 2639 2640

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2641
	struct ath_common *common = ath9k_hw_common(ah);
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2656 2657
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2658 2659 2660 2661 2662 2663 2664
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2665 2666
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2667 2668 2669
		timer->trigger(timer->arg);
	}
}
2670
EXPORT_SYMBOL(ath_gen_timer_isr);
2671

2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2694 2695
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2696
	{ AR_SREV_VERSION_9300,         "9300" },
2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2714
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2731
static const char *ath9k_hw_rf_name(u16 rf_version)
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);