hw.c 103.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
48 49 50
/********************/
/* Helper Functions */
/********************/
51

52
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
53
{
54
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
55

56
	if (!ah->curchan) /* should really check for CCK instead */
57 58 59 60
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
61 62
}

63
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
64
{
65
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
66

67
	if (conf_is_ht40(conf))
S
Sujith 已提交
68 69 70 71
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
72

S
Sujith 已提交
73
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
74 75 76
{
	int i;

S
Sujith 已提交
77 78 79
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
80 81 82 83 84
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
85

86 87 88
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
89

S
Sujith 已提交
90
	return false;
91
}
92
EXPORT_SYMBOL(ath9k_hw_wait);
93 94 95 96 97 98 99 100 101 102 103 104 105

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

106
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
107 108
			     u16 flags, u16 *low,
			     u16 *high)
109
{
110
	struct ath9k_hw_capabilities *pCap = &ah->caps;
111

S
Sujith 已提交
112 113 114 115
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
116
	}
S
Sujith 已提交
117 118 119 120 121 122
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
123 124
}

125
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
126
			   u8 phy, int kbps,
S
Sujith 已提交
127 128
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
129
{
S
Sujith 已提交
130
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
131

S
Sujith 已提交
132 133
	if (kbps == 0)
		return 0;
134

135
	switch (phy) {
S
Sujith 已提交
136
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
137
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
138
		if (shortPreamble)
S
Sujith 已提交
139 140 141 142
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
143
	case WLAN_RC_PHY_OFDM:
144
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
145 146 147 148 149 150
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
151 152
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
168
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
169
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
170 171 172
		txTime = 0;
		break;
	}
173

S
Sujith 已提交
174 175
	return txTime;
}
176
EXPORT_SYMBOL(ath9k_hw_computetxtime);
177

178
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
179 180
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
181
{
S
Sujith 已提交
182
	int8_t extoff;
183

S
Sujith 已提交
184 185 186 187
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
188 189
	}

S
Sujith 已提交
190 191 192 193 194 195 196 197 198 199
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
200

S
Sujith 已提交
201 202
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
203
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
204
	centers->ext_center =
205
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
206 207
}

S
Sujith 已提交
208 209 210 211
/******************/
/* Chip Revisions */
/******************/

212
static void ath9k_hw_read_revisions(struct ath_hw *ah)
213
{
S
Sujith 已提交
214
	u32 val;
215

S
Sujith 已提交
216
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
217

S
Sujith 已提交
218 219
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
220 221 222
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
223
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
224 225
	} else {
		if (!AR_SREV_9100(ah))
226
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
227

228
		ah->hw_version.macRev = val & AR_SREV_REVISION;
229

230
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
231
			ah->is_pciexpress = true;
S
Sujith 已提交
232
	}
233 234
}

235
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
236
{
S
Sujith 已提交
237 238
	u32 val;
	int i;
239

S
Sujith 已提交
240
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
241

S
Sujith 已提交
242 243 244 245
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
246

S
Sujith 已提交
247
	return ath9k_hw_reverse_bits(val, 8);
248 249
}

S
Sujith 已提交
250 251 252 253
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

254
static void ath9k_hw_disablepcie(struct ath_hw *ah)
255
{
256
	if (AR_SREV_9100(ah))
S
Sujith 已提交
257
		return;
258

S
Sujith 已提交
259 260 261 262 263 264 265 266 267
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
268

S
Sujith 已提交
269
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
270 271
}

272
static bool ath9k_hw_chip_test(struct ath_hw *ah)
273
{
274
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
275 276 277 278 279 280 281
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
282

S
Sujith 已提交
283 284 285
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
286

S
Sujith 已提交
287 288 289 290 291 292
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
293 294 295 296 297
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
298 299 300 301 302 303 304 305
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
306 307 308 309 310
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
311 312
				return false;
			}
313
		}
S
Sujith 已提交
314
		REG_WRITE(ah, regAddr[i], regHold[i]);
315
	}
S
Sujith 已提交
316
	udelay(100);
317

318 319 320
	return true;
}

321
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
322 323
{
	int i;
324

325 326 327 328 329 330 331 332 333 334 335 336 337 338
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
339

S
Sujith 已提交
340
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
341 342
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
343 344
	}

345 346 347 348 349
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
350
	ah->config.rx_intr_mitigation = true;
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
369
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
370
}
371
EXPORT_SYMBOL(ath9k_hw_init);
372

373
static void ath9k_hw_init_defaults(struct ath_hw *ah)
374
{
375 376 377 378 379 380
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

381 382
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
383 384

	ah->ah_flags = 0;
385
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
386
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
387 388 389
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

390 391 392 393 394 395
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
396
	ah->power_mode = ATH9K_PM_UNDEFINED;
397 398
}

399
static int ath9k_hw_rf_claim(struct ath_hw *ah)
400
{
S
Sujith 已提交
401 402 403 404 405 406 407 408 409 410 411 412 413 414
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
415
	default:
416 417 418
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
419
		return -EOPNOTSUPP;
420 421
	}

422
	ah->hw_version.analog5GhzRev = val;
423

S
Sujith 已提交
424
	return 0;
425 426
}

427
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
428
{
429
	struct ath_common *common = ath9k_hw_common(ah);
430 431 432 433 434 435
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
436
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
437
		sum += eeval;
438 439
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
440
	}
S
Sujith 已提交
441
	if (sum == 0 || sum == 0xffff * 3)
442 443 444 445 446
		return -EADDRNOTAVAIL;

	return 0;
}

447
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
448 449 450
{
	u32 rxgain_type;

S
Sujith 已提交
451 452
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
453 454

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
455
			INIT_INI_ARRAY(&ah->iniModesRxGain,
456 457 458
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
459
			INIT_INI_ARRAY(&ah->iniModesRxGain,
460 461 462
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
463
			INIT_INI_ARRAY(&ah->iniModesRxGain,
464 465
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
466
	} else {
467
		INIT_INI_ARRAY(&ah->iniModesRxGain,
468 469
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
470
	}
471 472
}

473
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
474 475 476
{
	u32 txgain_type;

S
Sujith 已提交
477 478
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
479 480

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
481
			INIT_INI_ARRAY(&ah->iniModesTxGain,
482 483 484
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
485
			INIT_INI_ARRAY(&ah->iniModesTxGain,
486 487
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
488
	} else {
489
		INIT_INI_ARRAY(&ah->iniModesTxGain,
490 491
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
492
	}
493 494
}

495
static int ath9k_hw_post_init(struct ath_hw *ah)
496
{
S
Sujith 已提交
497
	int ecode;
498

S
Sujith 已提交
499 500 501 502
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
503

S
Sujith 已提交
504 505
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
506 507
		return ecode;

508
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
509 510
	if (ecode != 0)
		return ecode;
511

512 513 514 515
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
516

517 518 519 520 521 522 523 524 525
        if (!AR_SREV_9280_10_OR_LATER(ah)) {
		ecode = ath9k_hw_rf_alloc_ext_banks(ah);
		if (ecode) {
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed allocating banks for "
				  "external radio\n");
			return ecode;
		}
	}
526

S
Sujith 已提交
527 528
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
529
		ath9k_hw_ani_init(ah);
530 531 532 533 534
	}

	return 0;
}

535 536 537 538 539 540 541 542 543 544 545 546
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
547
	case AR2427_DEVID_PCIE:
548 549 550 551 552 553 554
		return true;
	default:
		break;
	}
	return false;
}

555 556 557 558 559 560 561 562 563 564
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
565
	case AR_SREV_VERSION_9271:
566
		return true;
567 568 569 570 571 572
	default:
		break;
	}
	return false;
}

573
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
574
{
S
Sujith 已提交
575 576
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
577 578
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
579
				&adc_gain_cal_single_sample;
580
			ah->adcdc_caldata.calData =
S
Sujith 已提交
581
				&adc_dc_cal_single_sample;
582
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
583 584
				&adc_init_dc_cal;
		} else {
585 586
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
587
				&adc_gain_cal_multi_sample;
588
			ah->adcdc_caldata.calData =
S
Sujith 已提交
589
				&adc_dc_cal_multi_sample;
590
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
591 592
				&adc_init_dc_cal;
		}
593
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
594
	}
595
}
596

597 598
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
599
	if (AR_SREV_9271(ah)) {
600 601 602 603
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
604 605 606 607 608 609
		INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
			       ar9271Common_normal_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_normal_cck_fir_coeff_9271), 2);
		INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
			       ar9271Common_japan_2484_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_japan_2484_cck_fir_coeff_9271), 2);
610 611 612
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
613 614 615 616 617 618 619 620
		INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
			       ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 6);
		INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
			       ar9271Modes_high_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 6);
		INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
			       ar9271Modes_normal_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 6);
621 622 623
		return;
	}

624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
654

655

656
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
657
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
658
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
659 660
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

661 662
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
663 664 665
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
666
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
667 668 669 670 671
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
672
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
673
			       ARRAY_SIZE(ar9285Modes_9285), 6);
674
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
675 676
			       ARRAY_SIZE(ar9285Common_9285), 2);

677 678
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
679 680 681
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
682
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
683 684 685 686
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
687
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
688
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
689
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
690
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
691

692 693
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
694 695 696
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
697
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
698 699 700
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
701
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
702 703 704
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
705
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
706
			       ARRAY_SIZE(ar9280Modes_9280), 6);
707
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
708 709
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
710
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
711
			       ARRAY_SIZE(ar5416Modes_9160), 6);
712
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
713
			       ARRAY_SIZE(ar5416Common_9160), 2);
714
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
715
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
716
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
717
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
718
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
719
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
720
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
721
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
722
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
723
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
724
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
725
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
726
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
727
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
728
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
729 730
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
731
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
732 733 734
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
735
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
736 737 738
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
739
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
740
			       ARRAY_SIZE(ar5416Modes_9100), 6);
741
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
742
			       ARRAY_SIZE(ar5416Common_9100), 2);
743
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
745
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
747
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
749
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
751
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
752
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
753
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
754
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
755
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
756
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
757
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
758
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
759
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
760 761
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
762
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Modes), 6);
764
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416Common), 2);
766
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Bank0), 2);
768
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
770
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Bank1), 2);
772
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Bank2), 2);
774
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank3), 3);
776
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416Bank6), 3);
778
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
779
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
780
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
781
			       ARRAY_SIZE(ar5416Bank7), 2);
782
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
783
			       ARRAY_SIZE(ar5416Addac), 2);
784
	}
785
}
786

787 788
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
789
	if (AR_SREV_9287_11_OR_LATER(ah))
790 791 792 793 794 795 796 797 798 799
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

800
	if (AR_SREV_9287_11_OR_LATER(ah)) {
801 802 803 804 805 806 807 808 809 810
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
811 812 813 814
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
815 816 817 818 819 820 821 822 823 824 825
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_high_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_high_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_high_power_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_high_power_tx_gain_9285_1_2), 6);
			}
826
		} else {
827 828 829 830 831 832 833 834 835 836 837
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_normal_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_normal_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_original_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_original_tx_gain_9285_1_2), 6);
			}
838 839
		}
	}
840
}
841

842
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
843
{
844 845
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
846

847 848 849 850
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
				 (ah->eep_map != EEP_MAP_4KBITS) &&
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
851

852 853 854
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
855 856
}

857
int ath9k_hw_init(struct ath_hw *ah)
858
{
859
	struct ath_common *common = ath9k_hw_common(ah);
860
	int r = 0;
861

862 863 864 865 866 867 868
	if (common->bus_ops->ath_bus_type != ATH_USB) {
		if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
			ath_print(common, ATH_DBG_FATAL,
				  "Unsupported device ID: 0x%0x\n",
				  ah->hw_version.devid);
			return -EOPNOTSUPP;
		}
869
	}
870 871 872 873 874

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
875 876
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
877
		return -EIO;
878 879
	}

880
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
881
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
882
		return -EIO;
883 884 885 886 887 888 889 890 891 892 893 894 895
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

896
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
897 898
		ah->config.serialize_regmode);

899 900 901 902 903
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

904
	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
905 906 907 908
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
909
		return -EOPNOTSUPP;
910 911 912 913 914 915 916
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
917 918 919 920

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

921 922 923 924 925
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
926
	if (AR_SREV_9280_10_OR_LATER(ah)) {
927
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
928
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
929 930
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
	} else {
931
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
932 933
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
	}
934 935 936 937

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
938
		ath9k_hw_configpcipowersave(ah, 0, 0);
939 940 941
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
942 943 944 945 946 947 948 949 950 951
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

952
	r = ath9k_hw_post_init(ah);
953
	if (r)
954
		return r;
955 956

	ath9k_hw_init_mode_gain_regs(ah);
957 958 959 960
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

961
	ath9k_hw_init_eeprom_fix(ah);
962

963 964
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
965 966
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
967
		return r;
968 969
	}

970
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
971
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
972
	else
973
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
974

S
Sujith 已提交
975
	ath9k_init_nfcal_hist_buffer(ah);
976

977 978
	common->state = ATH_HW_INITIALIZED;

979
	return 0;
980 981
}

982
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
983
			     struct ath9k_channel *chan)
984
{
S
Sujith 已提交
985
	u32 synthDelay;
986

S
Sujith 已提交
987
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
988
	if (IS_CHAN_B(chan))
S
Sujith 已提交
989 990 991
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
992

S
Sujith 已提交
993
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
994

S
Sujith 已提交
995
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
996 997
}

998
static void ath9k_hw_init_qos(struct ath_hw *ah)
999
{
S
Sujith 已提交
1000 1001
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1002

S
Sujith 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1013 1014
}

1015
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1016
			      struct ath9k_channel *chan)
1017
{
S
Sujith 已提交
1018
	u32 pll;
1019

S
Sujith 已提交
1020 1021 1022
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1023
		else
S
Sujith 已提交
1024 1025 1026 1027
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1028

S
Sujith 已提交
1029 1030 1031 1032
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1033

S
Sujith 已提交
1034 1035
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1036 1037


S
Sujith 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1048

S
Sujith 已提交
1049
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1050

S
Sujith 已提交
1051
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1052

S
Sujith 已提交
1053 1054 1055 1056
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1057

S
Sujith 已提交
1058 1059 1060 1061 1062 1063
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1064

S
Sujith 已提交
1065 1066 1067 1068
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1069

S
Sujith 已提交
1070 1071 1072 1073 1074 1075
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1076
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1077

1078 1079
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
1080 1081
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
1082 1083
	}

S
Sujith 已提交
1084 1085 1086
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1087 1088
}

1089
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1090 1091 1092
{
	int rx_chainmask, tx_chainmask;

1093 1094
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1095 1096 1097 1098 1099 1100

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1101
		if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1126
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1127
					  enum nl80211_iftype opmode)
1128
{
1129
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
1130 1131 1132 1133
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1134

S
Sujith 已提交
1135
	if (ah->config.rx_intr_mitigation)
1136
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1137
	else
1138
		imr_reg |= AR_IMR_RXOK;
1139

1140
	imr_reg |= AR_IMR_TXOK;
1141

1142
	if (opmode == NL80211_IFTYPE_AP)
1143
		imr_reg |= AR_IMR_MIB;
1144

1145
	REG_WRITE(ah, AR_IMR, imr_reg);
1146 1147
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
1148

S
Sujith 已提交
1149 1150 1151 1152 1153
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1154 1155
}

1156
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1157
{
1158 1159 1160
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1161 1162
}

1163
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1164
{
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1175
}
S
Sujith 已提交
1176

1177
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1178 1179
{
	if (tu > 0xFFFF) {
1180 1181
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1182
		ah->globaltxtimeout = (u32) -1;
1183 1184 1185
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1186
		ah->globaltxtimeout = tu;
1187 1188 1189 1190
		return true;
	}
}

1191
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1192
{
1193 1194
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
1195
	int slottime;
1196 1197
	int sifstime;

1198 1199
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1200

1201
	if (ah->misc_mode != 0)
S
Sujith 已提交
1202
		REG_WRITE(ah, AR_PCU_MISC,
1203
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1204 1205 1206 1207 1208 1209

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

1210 1211 1212
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1224
	ath9k_hw_setslottime(ah, slottime);
1225 1226
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1227 1228
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1229
}
1230
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1231

S
Sujith 已提交
1232
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1233
{
1234 1235
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1236
	if (common->state < ATH_HW_INITIALIZED)
1237 1238
		goto free_hw;

S
Sujith 已提交
1239
	if (!AR_SREV_9100(ah))
1240
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1241

1242
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1243 1244

free_hw:
1245 1246
	if (!AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1247
}
S
Sujith 已提交
1248
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1249 1250 1251 1252 1253

/*******/
/* INI */
/*******/

1254
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1255 1256
				  struct ath9k_channel *chan)
{
1257 1258
	u32 val;

1259 1260 1261 1262 1263 1264 1265
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1266
	if (AR_SREV_9280_10_OR_LATER(ah)) {
1267 1268 1269 1270
		val = REG_READ(ah, AR_PCU_MISC_MODE2);

		if (!AR_SREV_9271(ah))
			val &= ~AR_PCU_MISC_MODE2_HWWAR1;
1271 1272 1273 1274 1275 1276

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1277

1278
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1279 1280
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1281 1282 1283 1284
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1285
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295

	/*
	 * Disable RIFS search on some chips to avoid baseband
	 * hang issues.
	 */
	if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
		val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
		val &= ~AR_PHY_RIFS_INIT_DELAY;
		REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
	}
1296 1297
}

1298 1299 1300 1301
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1317 1318
}

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1334
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1335
				struct ath9k_channel *chan)
1336
{
1337
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1338
	int i, regWrites = 0;
1339
	struct ieee80211_channel *channel = chan->chan;
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

1369
	/* Set correct baseband to analog shift setting to access analog chips */
1370
	REG_WRITE(ah, AR_PHY(0), 0x00000007);
1371 1372

	/* Write ADDAC shifts */
1373
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1374
	ah->eep_ops->set_addac(ah, chan);
1375

1376
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1377
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1378 1379 1380
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1381 1382
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1383

1384
		/* For AR5416 2.0/2.1 */
1385 1386
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1387

1388
		/* override CLKDRV value at [row, column] = [31, 1] */
1389
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1390

1391 1392 1393
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1394 1395
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1396

1397 1398
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1399 1400 1401
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1402

1403 1404 1405
		if (reg == AR_AN_TOP2 && ah->need_an_top2_fixup)
			val &= ~AR_AN_TOP2_PWDCLKIND;

1406 1407 1408
		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1409
		    && ah->config.analog_shiftreg) {
1410 1411 1412 1413 1414 1415
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1416
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1417
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1418

1419 1420
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1421
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1422

1423 1424 1425 1426 1427
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

	/* Write common array parameters */
1428 1429 1430
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1431 1432 1433 1434

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1435
		    && ah->config.analog_shiftreg) {
1436 1437 1438 1439 1440 1441
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1442 1443 1444 1445 1446 1447 1448 1449
	if (AR_SREV_9271(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE) == 1)
			REG_WRITE_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
					modesIndex, regWrites);
		else
			REG_WRITE_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
					modesIndex, regWrites);
	}
1450

1451
	ath9k_hw_write_regs(ah, freqIndex, regWrites);
1452

1453
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1454
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1455 1456 1457 1458
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1459
	ath9k_hw_set_regs(ah, chan);
1460 1461
	ath9k_hw_init_chain_masks(ah);

1462 1463 1464
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1465
	/* Set TX power */
1466
	ah->eep_ops->set_txpower(ah, chan,
1467
				 ath9k_regd_get_ctl(regulatory, chan),
1468 1469 1470
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1471
				 (u32) regulatory->power_limit));
1472

1473
	/* Write analog registers */
1474
	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1475 1476
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1477 1478 1479 1480 1481 1482
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1483 1484 1485 1486
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1487
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1488
{
S
Sujith 已提交
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1507
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1508 1509 1510 1511
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1512
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1513 1514 1515
{
	u32 regval;

1516 1517 1518
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1519 1520 1521
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1522 1523 1524
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1525 1526 1527
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1528 1529 1530 1531 1532
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1533
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1534

1535 1536 1537
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1538 1539 1540
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1541 1542 1543
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1544 1545
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1546 1547 1548 1549
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1550
	if (AR_SREV_9285(ah)) {
1551 1552 1553 1554
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1555 1556
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1557
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1558 1559 1560 1561 1562
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1563
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1564 1565 1566 1567 1568 1569
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1570
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1571 1572 1573
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1574
		break;
1575
	case NL80211_IFTYPE_ADHOC:
1576
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1577 1578 1579
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1580
		break;
1581 1582
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1583
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1584
		break;
S
Sujith 已提交
1585 1586 1587
	}
}

1588
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1607
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1641
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1642 1643 1644 1645
{
	u32 rst_flags;
	u32 tmpReg;

1646 1647 1648 1649 1650 1651 1652 1653
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1676
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1677 1678
	udelay(50);

1679
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1680
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1681 1682
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1695
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1696 1697 1698 1699
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1700 1701 1702
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1703
	REG_WRITE(ah, AR_RTC_RESET, 0);
1704
	udelay(2);
1705 1706 1707 1708

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1709
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1710 1711 1712 1713

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1714 1715
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1716 1717
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1718
		return false;
1719 1720
	}

S
Sujith 已提交
1721 1722 1723 1724 1725
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1726
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1740 1741
}

L
Luis R. Rodriguez 已提交
1742
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1743
{
S
Sujith 已提交
1744
	u32 phymode;
1745
	u32 enableDacFifo = 0;
1746

1747 1748 1749 1750
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1751
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1752
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1753 1754 1755

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1756

S
Sujith 已提交
1757 1758 1759
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1760 1761

	}
S
Sujith 已提交
1762 1763
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1764
	ath9k_hw_set11nmac2040(ah);
1765

S
Sujith 已提交
1766 1767
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1768 1769
}

1770
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1771
				struct ath9k_channel *chan)
1772
{
1773
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1774 1775 1776
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1777
		return false;
1778

1779
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1780
		return false;
1781

1782
	ah->chip_fullsleep = false;
S
Sujith 已提交
1783 1784
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1785

S
Sujith 已提交
1786
	return true;
1787 1788
}

1789
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1790
				    struct ath9k_channel *chan)
1791
{
1792
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1793
	struct ath_common *common = ath9k_hw_common(ah);
1794
	struct ieee80211_channel *channel = chan->chan;
1795
	u32 synthDelay, qnum;
1796
	int r;
1797 1798 1799

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1800 1801 1802
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1803 1804 1805 1806 1807 1808
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1809
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1810 1811
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1812 1813 1814
		return false;
	}

L
Luis R. Rodriguez 已提交
1815
	ath9k_hw_set_regs(ah, chan);
1816

1817
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
1818 1819 1820 1821
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1822 1823
	}

1824
	ah->eep_ops->set_txpower(ah, chan,
1825
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1826 1827 1828
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1829
			     (u32) regulatory->power_limit));
1830 1831

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1832
	if (IS_CHAN_B(chan))
1833 1834 1835 1836 1837 1838 1839 1840
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1841 1842 1843
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1844
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1845 1846 1847 1848 1849 1850 1851

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

J
Johannes Berg 已提交
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

1864
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1865
		    bool bChannelChange)
1866
{
1867
	struct ath_common *common = ath9k_hw_common(ah);
1868
	u32 saveLedState;
1869
	struct ath9k_channel *curchan = ah->curchan;
1870 1871
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1872
	u64 tsf = 0;
1873
	int i, rx_chainmask, r;
1874

1875 1876
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1877

1878
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1879
		return -EIO;
1880

1881
	if (curchan && !ah->chip_fullsleep)
1882 1883 1884
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1885 1886 1887
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1888
	    ((chan->channelFlags & CHANNEL_ALL) ==
1889
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1890 1891
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1892

L
Luis R. Rodriguez 已提交
1893
		if (ath9k_hw_channel_change(ah, chan)) {
1894
			ath9k_hw_loadnf(ah, ah->curchan);
1895
			ath9k_hw_start_nfcal(ah);
1896
			return 0;
1897 1898 1899 1900 1901 1902 1903 1904 1905
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1906 1907 1908 1909
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1910 1911 1912 1913 1914 1915
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1916
	/* Only required on the first reset */
1917 1918 1919 1920 1921 1922 1923
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1924
	if (!ath9k_hw_chip_reset(ah, chan)) {
1925
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1926
		return -EINVAL;
1927 1928
	}

1929
	/* Only required on the first reset */
1930 1931 1932 1933 1934 1935 1936 1937
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1938 1939 1940 1941
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1942 1943
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1944

1945
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1946 1947 1948 1949 1950 1951 1952 1953 1954
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
1955
	r = ath9k_hw_process_ini(ah, chan);
1956 1957
	if (r)
		return r;
1958

1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1976 1977 1978
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1979
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
1980
	ah->eep_ops->set_board_values(ah, chan);
1981

1982 1983
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1984 1985
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1986
		  | (ah->config.
1987
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1988 1989
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1990

1991
	ath_hw_setbssidmask(common);
1992 1993 1994

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1995
	ath9k_hw_write_associd(ah);
1996 1997 1998 1999 2000

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2001
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
2002 2003
	if (r)
		return r;
2004 2005 2006 2007

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2008 2009
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2010 2011
		ath9k_hw_resettxqueue(ah, i);

2012
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2013 2014
	ath9k_hw_init_qos(ah);

2015
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2016
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2017

2018
	ath9k_hw_init_global_settings(ah);
2019

2020
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2036
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2037 2038 2039 2040
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2041 2042 2043 2044 2045 2046 2047
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
2048
	if (ah->config.rx_intr_mitigation) {
2049 2050 2051 2052 2053 2054
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2055
	if (!ath9k_hw_init_cal(ah, chan))
2056
		return -EIO;
2057

2058
	rx_chainmask = ah->rxchainmask;
2059 2060 2061 2062 2063 2064 2065
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2066 2067 2068
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2069 2070 2071 2072
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2073
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2074
				"CFG Byte Swap Set 0x%x\n", mask);
2075 2076 2077 2078
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2079
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2080
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2081 2082
		}
	} else {
2083 2084 2085
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2086
#ifdef __BIG_ENDIAN
2087 2088
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2089 2090 2091
#endif
	}

2092
	if (ah->btcoex_hw.enabled)
2093 2094
		ath9k_hw_btcoex_enable(ah);

2095
	return 0;
2096
}
2097
EXPORT_SYMBOL(ath9k_hw_reset);
2098

S
Sujith 已提交
2099 2100 2101
/************************/
/* Key Cache Management */
/************************/
2102

2103
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2104
{
S
Sujith 已提交
2105
	u32 keyType;
2106

2107
	if (entry >= ah->caps.keycache_size) {
2108 2109
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2110 2111 2112
		return false;
	}

S
Sujith 已提交
2113
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2114

S
Sujith 已提交
2115 2116 2117 2118 2119 2120 2121 2122
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2123

S
Sujith 已提交
2124 2125
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2126

S
Sujith 已提交
2127 2128 2129 2130
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2131 2132 2133 2134 2135

	}

	return true;
}
2136
EXPORT_SYMBOL(ath9k_hw_keyreset);
2137

2138
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2139
{
S
Sujith 已提交
2140
	u32 macHi, macLo;
2141

2142
	if (entry >= ah->caps.keycache_size) {
2143 2144
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2145
		return false;
2146 2147
	}

S
Sujith 已提交
2148 2149 2150 2151 2152 2153 2154 2155 2156
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2157
	} else {
S
Sujith 已提交
2158
		macLo = macHi = 0;
2159
	}
S
Sujith 已提交
2160 2161
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2162

S
Sujith 已提交
2163
	return true;
2164
}
2165
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2166

2167
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2168
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2169
				 const u8 *mac)
2170
{
2171
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2172
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2173 2174
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2175

S
Sujith 已提交
2176
	if (entry >= pCap->keycache_size) {
2177 2178
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2179
		return false;
2180 2181
	}

S
Sujith 已提交
2182 2183 2184 2185 2186 2187
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2188 2189 2190
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2191 2192 2193 2194 2195 2196 2197 2198
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2199 2200
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2201 2202 2203 2204
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2205
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2206 2207
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2208 2209
			return false;
		}
2210
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2211
			keyType = AR_KEYTABLE_TYPE_40;
2212
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2213 2214 2215 2216 2217 2218 2219 2220
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2221 2222
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2223
		return false;
2224 2225
	}

J
Jouni Malinen 已提交
2226 2227 2228 2229 2230
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2231
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2232
		key4 &= 0xff;
2233

2234 2235 2236 2237 2238 2239 2240
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2241 2242
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2243

2244 2245 2246 2247 2248 2249
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2250 2251
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2252 2253

		/* Write key[95:48] */
S
Sujith 已提交
2254 2255
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2256 2257

		/* Write key[127:96] and key type */
S
Sujith 已提交
2258 2259
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2260 2261

		/* Write MAC address for the entry */
S
Sujith 已提交
2262
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2263

2264
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2277
			u32 mic0, mic1, mic2, mic3, mic4;
2278

S
Sujith 已提交
2279 2280 2281 2282 2283
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2284 2285

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2286 2287
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2288 2289

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2290 2291
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2292 2293

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2294 2295 2296
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2297

S
Sujith 已提交
2298
		} else {
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2315
			u32 mic0, mic2;
2316

S
Sujith 已提交
2317 2318
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2319 2320

			/* Write MIC key[31:0] */
S
Sujith 已提交
2321 2322
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2323 2324

			/* Write MIC key[63:32] */
S
Sujith 已提交
2325 2326
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2327 2328

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2329 2330 2331 2332
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2333 2334

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2335 2336
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2337 2338 2339 2340 2341 2342

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2343 2344 2345
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2346
		/* Write key[47:0] */
S
Sujith 已提交
2347 2348
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2349 2350

		/* Write key[95:48] */
S
Sujith 已提交
2351 2352
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2353 2354

		/* Write key[127:96] and key type */
S
Sujith 已提交
2355 2356
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2357

2358
		/* Write MAC address for the entry */
S
Sujith 已提交
2359 2360
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2361 2362 2363

	return true;
}
2364
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2365

2366
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2367
{
2368
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2369 2370 2371 2372 2373
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2374
}
2375
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2376

S
Sujith 已提交
2377 2378 2379 2380
/******************************/
/* Power Management (Chipset) */
/******************************/

2381
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2382
{
S
Sujith 已提交
2383 2384 2385 2386 2387 2388
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2389

2390
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
2391 2392
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2393
	}
2394 2395
}

2396
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2397
{
S
Sujith 已提交
2398 2399
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2400
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2401

S
Sujith 已提交
2402 2403 2404 2405 2406 2407
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2408 2409 2410 2411
		}
	}
}

2412
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2413
{
S
Sujith 已提交
2414 2415
	u32 val;
	int i;
2416

S
Sujith 已提交
2417 2418 2419 2420 2421 2422 2423
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2424
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2425 2426 2427 2428
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2429

S
Sujith 已提交
2430 2431 2432
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2433

S
Sujith 已提交
2434 2435 2436 2437 2438 2439 2440
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2441
		}
S
Sujith 已提交
2442
		if (i == 0) {
2443 2444 2445
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2446
			return false;
2447 2448 2449
		}
	}

S
Sujith 已提交
2450
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2451

S
Sujith 已提交
2452
	return true;
2453 2454
}

2455
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2456
{
2457
	struct ath_common *common = ath9k_hw_common(ah);
2458
	int status = true, setChip = true;
S
Sujith 已提交
2459 2460 2461 2462 2463 2464 2465
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2466 2467 2468
	if (ah->power_mode == mode)
		return status;

2469 2470
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2471 2472 2473 2474 2475 2476 2477

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2478
		ah->chip_fullsleep = true;
S
Sujith 已提交
2479 2480 2481 2482
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2483
	default:
2484 2485
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2486 2487
		return false;
	}
2488
	ah->power_mode = mode;
S
Sujith 已提交
2489 2490

	return status;
2491
}
2492
EXPORT_SYMBOL(ath9k_hw_setpower);
2493

2494 2495 2496 2497 2498 2499 2500 2501 2502
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2503
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2504
{
S
Sujith 已提交
2505
	u8 i;
V
Vivek Natarajan 已提交
2506
	u32 val;
2507

2508
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2509
		return;
2510

2511
	/* Do not touch SerDes registers */
2512
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2513 2514
		return;

2515
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2542

V
Vivek Natarajan 已提交
2543 2544 2545
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2546

V
Vivek Natarajan 已提交
2547 2548
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2549

V
Vivek Natarajan 已提交
2550 2551 2552
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2553

V
Vivek Natarajan 已提交
2554 2555 2556 2557
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2558

V
Vivek Natarajan 已提交
2559 2560 2561 2562 2563
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2564

V
Vivek Natarajan 已提交
2565 2566 2567
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2568

V
Vivek Natarajan 已提交
2569 2570 2571
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2572

V
Vivek Natarajan 已提交
2573
		udelay(1000);
2574

V
Vivek Natarajan 已提交
2575 2576
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2577

V
Vivek Natarajan 已提交
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2600

V
Vivek Natarajan 已提交
2601 2602
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2603

V
Vivek Natarajan 已提交
2604
	if (power_off) {
2605
		/*
V
Vivek Natarajan 已提交
2606 2607 2608 2609
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2610
		 */
V
Vivek Natarajan 已提交
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2623
	}
2624
}
2625
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
2626

S
Sujith 已提交
2627 2628 2629 2630
/**********************/
/* Interrupt Handling */
/**********************/

2631
bool ath9k_hw_intrpend(struct ath_hw *ah)
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2649
EXPORT_SYMBOL(ath9k_hw_intrpend);
2650

2651
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2652 2653 2654
{
	u32 isr = 0;
	u32 mask2 = 0;
2655
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2656 2657
	u32 sync_cause = 0;
	bool fatal_int = false;
2658
	struct ath_common *common = ath9k_hw_common(ah);
2659 2660 2661 2662 2663 2664 2665 2666 2667

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2668 2669
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2696 2697
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2708
		if (ah->config.rx_intr_mitigation) {
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2723 2724
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2725 2726

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2727 2728
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2729 2730 2731
		}

		if (isr & AR_ISR_RXORN) {
2732 2733
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2734 2735 2736
		}

		if (!AR_SREV_9100(ah)) {
2737
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2738 2739 2740 2741 2742 2743 2744 2745
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2746

2747 2748
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2749

2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2767 2768 2769 2770 2771 2772 2773 2774
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2775 2776
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2777 2778
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2779 2780
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2781
			}
2782
			*masked |= ATH9K_INT_FATAL;
2783 2784
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2785 2786
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2787 2788 2789 2790 2791
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2792 2793
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2794 2795 2796 2797 2798
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2799

2800 2801
	return true;
}
2802
EXPORT_SYMBOL(ath9k_hw_getisr);
2803

2804
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2805
{
2806
	enum ath9k_int omask = ah->imask;
2807
	u32 mask, mask2;
2808
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2809
	struct ath_common *common = ath9k_hw_common(ah);
2810

2811
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2812 2813

	if (omask & ATH9K_INT_GLOBAL) {
2814
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2830
		if (ah->txok_interrupt_mask)
2831
			mask |= AR_IMR_TXOK;
2832
		if (ah->txdesc_interrupt_mask)
2833
			mask |= AR_IMR_TXDESC;
2834
		if (ah->txerr_interrupt_mask)
2835
			mask |= AR_IMR_TXERR;
2836
		if (ah->txeol_interrupt_mask)
2837 2838 2839 2840
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2841
		if (ah->config.rx_intr_mitigation)
2842 2843 2844
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2845
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2858 2859 2860
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2871
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2872
	REG_WRITE(ah, AR_IMR, mask);
2873 2874 2875 2876 2877
	ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
			   AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
			   AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
	ah->imrs2_reg |= mask2;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
2878

2879
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2880 2881 2882 2883 2884 2885 2886
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2887
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2900 2901
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2902 2903 2904 2905
	}

	return omask;
}
2906
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2907

S
Sujith 已提交
2908 2909 2910 2911
/*******************/
/* Beacon Handling */
/*******************/

2912
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2913 2914 2915
{
	int flags = 0;

2916
	ah->beacon_interval = beacon_period;
2917

2918
	switch (ah->opmode) {
2919 2920
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2921 2922 2923 2924 2925
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2926
	case NL80211_IFTYPE_ADHOC:
2927
	case NL80211_IFTYPE_MESH_POINT:
2928 2929 2930 2931
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2932 2933
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2934
		flags |= AR_NDP_TIMER_EN;
2935
	case NL80211_IFTYPE_AP:
2936 2937 2938
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2939
				     ah->config.
2940
				     dma_beacon_response_time));
2941 2942
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2943
				     ah->config.
2944
				     sw_beacon_response_time));
2945 2946 2947
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2948
	default:
2949 2950 2951
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
2952 2953
		return;
		break;
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2968
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2969

2970
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2971
				    const struct ath9k_beacon_state *bs)
2972 2973
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2974
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2975
	struct ath_common *common = ath9k_hw_common(ah);
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3001 3002 3003 3004
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3005

S
Sujith 已提交
3006 3007 3008
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3009

S
Sujith 已提交
3010 3011 3012
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3013

S
Sujith 已提交
3014 3015 3016 3017
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3018

S
Sujith 已提交
3019 3020
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3021

S
Sujith 已提交
3022 3023
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3024

S
Sujith 已提交
3025 3026 3027
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3028

3029 3030
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3031
}
3032
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3033

S
Sujith 已提交
3034 3035 3036 3037
/*******************/
/* HW Capabilities */
/*******************/

3038
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
3039
{
3040
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3041
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3042
	struct ath_common *common = ath9k_hw_common(ah);
3043
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3044

S
Sujith 已提交
3045
	u16 capField = 0, eeval;
3046

S
Sujith 已提交
3047
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3048
	regulatory->current_rd = eeval;
3049

S
Sujith 已提交
3050
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3051 3052
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3053
	regulatory->current_rd_ext = eeval;
3054

S
Sujith 已提交
3055
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3056

3057
	if (ah->opmode != NL80211_IFTYPE_AP &&
3058
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3059 3060 3061 3062 3063
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3064 3065
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3066
	}
3067

S
Sujith 已提交
3068
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
3069 3070 3071 3072 3073 3074
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
3075
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3076

S
Sujith 已提交
3077 3078
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3079
		if (ah->config.ht_enable) {
S
Sujith 已提交
3080 3081 3082 3083 3084 3085 3086 3087 3088
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3089 3090 3091
		}
	}

S
Sujith 已提交
3092 3093
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3094
		if (ah->config.ht_enable) {
S
Sujith 已提交
3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3105
	}
S
Sujith 已提交
3106

S
Sujith 已提交
3107
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3108 3109 3110 3111
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3112
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3113 3114 3115
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3116 3117
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3118
		/* Use rx_chainmask from EEPROM. */
3119
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3120

3121
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3122
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3123

S
Sujith 已提交
3124 3125
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3126

S
Sujith 已提交
3127 3128
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3129

S
Sujith 已提交
3130 3131 3132
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3133

S
Sujith 已提交
3134 3135 3136
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3137

3138
	if (ah->config.ht_enable)
S
Sujith 已提交
3139 3140 3141
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3142

S
Sujith 已提交
3143 3144 3145 3146
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3147

S
Sujith 已提交
3148 3149 3150 3151 3152
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3153

S
Sujith 已提交
3154 3155 3156 3157 3158
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3159

S
Sujith 已提交
3160
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3161 3162 3163 3164 3165

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3166

3167 3168 3169
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3170 3171
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3172 3173 3174
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3175

S
Sujith 已提交
3176 3177 3178 3179 3180
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3181 3182
	}

S
Sujith 已提交
3183 3184
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3185
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3186 3187 3188 3189 3190 3191
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3192 3193

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3194
	}
S
Sujith 已提交
3195
#endif
3196 3197 3198 3199
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3200

3201
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3202 3203 3204
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3205

3206
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3207 3208 3209 3210 3211
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3212
	} else {
S
Sujith 已提交
3213 3214 3215
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3216 3217
	}

3218 3219 3220 3221
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3222 3223

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3224
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3225
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3226
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3227

3228
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3229
	    ath9k_hw_btcoex_supported(ah)) {
3230 3231
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3232

3233
		if (AR_SREV_9285(ah)) {
3234 3235
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3236
		} else {
3237
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3238
		}
3239
	} else {
3240
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3241
	}
3242 3243

	return 0;
3244 3245
}

3246
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3247
			    u32 capability, u32 *result)
3248
{
3249
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3268
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3269 3270 3271 3272
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3273
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3287
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3298
			*result = regulatory->power_limit;
S
Sujith 已提交
3299 3300
			return 0;
		case 2:
3301
			*result = regulatory->max_power_level;
S
Sujith 已提交
3302 3303
			return 0;
		case 3:
3304
			*result = regulatory->tp_scale;
S
Sujith 已提交
3305 3306 3307
			return 0;
		}
		return false;
3308 3309 3310 3311
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3312 3313
	default:
		return false;
3314 3315
	}
}
3316
EXPORT_SYMBOL(ath9k_hw_getcapability);
3317

3318
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3319
			    u32 capability, u32 setting, int *status)
3320
{
S
Sujith 已提交
3321
	u32 v;
3322

S
Sujith 已提交
3323 3324 3325
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3326
			ah->sta_id1_defaults |=
S
Sujith 已提交
3327 3328
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3329
			ah->sta_id1_defaults &=
S
Sujith 已提交
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3342
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3343
		else
3344
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3345 3346 3347
		return true;
	default:
		return false;
3348 3349
	}
}
3350
EXPORT_SYMBOL(ath9k_hw_setcapability);
3351

S
Sujith 已提交
3352 3353 3354
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3355

3356
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3357 3358 3359 3360
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3361

S
Sujith 已提交
3362 3363 3364 3365 3366 3367
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3368

S
Sujith 已提交
3369
	gpio_shift = (gpio % 6) * 5;
3370

S
Sujith 已提交
3371 3372 3373 3374
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3375
	} else {
S
Sujith 已提交
3376 3377 3378 3379 3380
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3381 3382 3383
	}
}

3384
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3385
{
S
Sujith 已提交
3386
	u32 gpio_shift;
3387

3388
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3389

S
Sujith 已提交
3390
	gpio_shift = gpio << 1;
3391

S
Sujith 已提交
3392 3393 3394 3395
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3396
}
3397
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3398

3399
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3400
{
3401 3402 3403
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3404
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3405
		return 0xffffffff;
3406

3407 3408 3409
	if (AR_SREV_9271(ah))
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
3410 3411
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3412 3413 3414 3415 3416
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3417
}
3418
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3419

3420
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3421
			 u32 ah_signal_type)
3422
{
S
Sujith 已提交
3423
	u32 gpio_shift;
3424

S
Sujith 已提交
3425
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3426

S
Sujith 已提交
3427
	gpio_shift = 2 * gpio;
3428

S
Sujith 已提交
3429 3430 3431 3432
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3433
}
3434
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3435

3436
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3437
{
3438 3439 3440
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
3441 3442
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3443
}
3444
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3445

3446
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3447
{
S
Sujith 已提交
3448
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3449
}
3450
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3451

3452
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3453
{
S
Sujith 已提交
3454
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3455
}
3456
EXPORT_SYMBOL(ath9k_hw_setantenna);
3457

S
Sujith 已提交
3458 3459 3460 3461
/*********************/
/* General Operation */
/*********************/

3462
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3463
{
S
Sujith 已提交
3464 3465
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3466

S
Sujith 已提交
3467 3468 3469 3470
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3471

S
Sujith 已提交
3472
	return bits;
3473
}
3474
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3475

3476
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3477
{
S
Sujith 已提交
3478
	u32 phybits;
3479

S
Sujith 已提交
3480 3481
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3482 3483 3484 3485 3486 3487
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3488

S
Sujith 已提交
3489 3490 3491 3492 3493 3494 3495
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3496
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3497

3498
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3499
{
3500 3501 3502 3503 3504
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3505
}
3506
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3507

3508
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3509
{
3510
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3511
		return false;
3512

3513 3514 3515 3516 3517
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3518
}
3519
EXPORT_SYMBOL(ath9k_hw_disable);
3520

3521
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3522
{
3523
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3524
	struct ath9k_channel *chan = ah->curchan;
3525
	struct ieee80211_channel *channel = chan->chan;
3526

3527
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3528

3529
	ah->eep_ops->set_txpower(ah, chan,
3530
				 ath9k_regd_get_ctl(regulatory, chan),
3531 3532 3533
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3534
				 (u32) regulatory->power_limit));
3535
}
3536
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3537

3538
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3539
{
3540
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3541
}
3542
EXPORT_SYMBOL(ath9k_hw_setmac);
3543

3544
void ath9k_hw_setopmode(struct ath_hw *ah)
3545
{
3546
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3547
}
3548
EXPORT_SYMBOL(ath9k_hw_setopmode);
3549

3550
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3551
{
S
Sujith 已提交
3552 3553
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3554
}
3555
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3556

3557
void ath9k_hw_write_associd(struct ath_hw *ah)
3558
{
3559 3560 3561 3562 3563
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3564
}
3565
EXPORT_SYMBOL(ath9k_hw_write_associd);
3566

3567
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3568
{
S
Sujith 已提交
3569
	u64 tsf;
3570

S
Sujith 已提交
3571 3572
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3573

S
Sujith 已提交
3574 3575
	return tsf;
}
3576
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3577

3578
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3579 3580
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3581
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3582
}
3583
EXPORT_SYMBOL(ath9k_hw_settsf64);
3584

3585
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3586
{
3587 3588
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3589 3590
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3591

S
Sujith 已提交
3592 3593
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3594
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3595

S
Sujith 已提交
3596
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3597 3598
{
	if (setting)
3599
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3600
	else
3601
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3602
}
3603
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3604

3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3620
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3621
{
L
Luis R. Rodriguez 已提交
3622
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3623 3624
	u32 macmode;

L
Luis R. Rodriguez 已提交
3625
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3626 3627 3628
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3629

S
Sujith 已提交
3630
	REG_WRITE(ah, AR_2040_MODE, macmode);
3631
}
3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3678
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3679 3680 3681
{
	return REG_READ(ah, AR_TSF_L32);
}
3682
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3696 3697 3698
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3711
EXPORT_SYMBOL(ath_gen_timer_alloc);
3712

3713 3714 3715 3716
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3727 3728 3729
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3753
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3754

3755
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3775
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3776 3777 3778 3779 3780 3781 3782 3783 3784

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3785
EXPORT_SYMBOL(ath_gen_timer_free);
3786 3787 3788 3789 3790 3791 3792 3793

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3794
	struct ath_common *common = ath9k_hw_common(ah);
3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3809 3810
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3811 3812 3813 3814 3815 3816 3817
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3818 3819
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3820 3821 3822
		timer->trigger(timer->arg);
	}
}
3823
EXPORT_SYMBOL(ath_gen_timer_isr);
3824

3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3847 3848
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3866
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3883
static const char *ath9k_hw_rf_name(u16 rf_version)
3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);