hw.c 81.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23
#include "ar9002_initvals.h"
24

25 26 27
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
28

29
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
30

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

67 68 69 70 71 72
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

S
Sujith 已提交
73 74 75
/********************/
/* Helper Functions */
/********************/
76

77
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
80

81
	if (!ah->curchan) /* should really check for CCK instead */
82 83 84 85
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
86 87
}

88
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
89
{
90
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
91

92
	if (conf_is_ht40(conf))
S
Sujith 已提交
93 94 95 96
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
97

S
Sujith 已提交
98
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
99 100 101
{
	int i;

S
Sujith 已提交
102 103 104
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
105 106 107 108 109
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
110

111 112 113
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
114

S
Sujith 已提交
115
	return false;
116
}
117
EXPORT_SYMBOL(ath9k_hw_wait);
118 119 120 121 122 123 124 125 126 127 128 129 130

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

131
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
132 133
			     u16 flags, u16 *low,
			     u16 *high)
134
{
135
	struct ath9k_hw_capabilities *pCap = &ah->caps;
136

S
Sujith 已提交
137 138 139 140
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
141
	}
S
Sujith 已提交
142 143 144 145 146 147
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
148 149
}

150
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
151
			   u8 phy, int kbps,
S
Sujith 已提交
152 153
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
154
{
S
Sujith 已提交
155
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
156

S
Sujith 已提交
157 158
	if (kbps == 0)
		return 0;
159

160
	switch (phy) {
S
Sujith 已提交
161
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
162
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
163
		if (shortPreamble)
S
Sujith 已提交
164 165 166 167
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
168
	case WLAN_RC_PHY_OFDM:
169
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
170 171 172 173 174 175
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
176 177
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
193
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
194
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
195 196 197
		txTime = 0;
		break;
	}
198

S
Sujith 已提交
199 200
	return txTime;
}
201
EXPORT_SYMBOL(ath9k_hw_computetxtime);
202

203
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
204 205
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
206
{
S
Sujith 已提交
207
	int8_t extoff;
208

S
Sujith 已提交
209 210 211 212
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
213 214
	}

S
Sujith 已提交
215 216 217 218 219 220 221 222 223 224
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
225

S
Sujith 已提交
226 227
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
228
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
229
	centers->ext_center =
230
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
231 232
}

S
Sujith 已提交
233 234 235 236
/******************/
/* Chip Revisions */
/******************/

237
static void ath9k_hw_read_revisions(struct ath_hw *ah)
238
{
S
Sujith 已提交
239
	u32 val;
240

S
Sujith 已提交
241
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
242

S
Sujith 已提交
243 244
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
245 246 247
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
248
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
249 250
	} else {
		if (!AR_SREV_9100(ah))
251
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
252

253
		ah->hw_version.macRev = val & AR_SREV_REVISION;
254

255
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
256
			ah->is_pciexpress = true;
S
Sujith 已提交
257
	}
258 259
}

260
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
261
{
S
Sujith 已提交
262 263
	u32 val;
	int i;
264

S
Sujith 已提交
265
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
266

S
Sujith 已提交
267 268 269 270
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
271

S
Sujith 已提交
272
	return ath9k_hw_reverse_bits(val, 8);
273 274
}

S
Sujith 已提交
275 276 277 278
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

279
static void ath9k_hw_disablepcie(struct ath_hw *ah)
280
{
281
	if (AR_SREV_9100(ah))
S
Sujith 已提交
282
		return;
283

S
Sujith 已提交
284 285 286 287 288 289 290 291 292
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
293

S
Sujith 已提交
294
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
295 296
}

297
/* This should work for all families including legacy */
298
static bool ath9k_hw_chip_test(struct ath_hw *ah)
299
{
300
	struct ath_common *common = ath9k_hw_common(ah);
301
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
302 303 304 305 306
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
307
	int i, j, loop_max;
308

309 310 311 312 313 314 315
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
316 317
		u32 addr = regAddr[i];
		u32 wrData, rdData;
318

S
Sujith 已提交
319 320 321 322 323 324
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
325 326 327 328 329
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
330 331 332 333 334 335 336 337
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
338 339 340 341 342
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
343 344
				return false;
			}
345
		}
S
Sujith 已提交
346
		REG_WRITE(ah, regAddr[i], regHold[i]);
347
	}
S
Sujith 已提交
348
	udelay(100);
349

350 351 352
	return true;
}

353
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
354 355
{
	int i;
356

357 358 359 360 361 362 363 364 365 366 367 368 369
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
370 371 372 373 374 375 376

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
377

S
Sujith 已提交
378
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
379 380
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
381 382
	}

383 384 385 386 387
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
388
	ah->config.rx_intr_mitigation = true;
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
407
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
408 409
}

410
static void ath9k_hw_init_defaults(struct ath_hw *ah)
411
{
412 413 414 415 416 417
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

418 419
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
420 421 422 423 424

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

425 426 427 428 429 430
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
431
	ah->power_mode = ATH9K_PM_UNDEFINED;
432 433
}

434
static int ath9k_hw_rf_claim(struct ath_hw *ah)
435
{
S
Sujith 已提交
436 437 438 439 440 441 442 443 444 445 446 447 448 449
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
450
	default:
451 452 453
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
454
		return -EOPNOTSUPP;
455 456
	}

457
	ah->hw_version.analog5GhzRev = val;
458

S
Sujith 已提交
459
	return 0;
460 461
}

462
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
463
{
464
	struct ath_common *common = ath9k_hw_common(ah);
465 466 467 468 469 470
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
471
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
472
		sum += eeval;
473 474
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
475
	}
S
Sujith 已提交
476
	if (sum == 0 || sum == 0xffff * 3)
477 478 479 480 481
		return -EADDRNOTAVAIL;

	return 0;
}

482
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
483 484 485
{
	u32 rxgain_type;

S
Sujith 已提交
486 487
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
488 489

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
490
			INIT_INI_ARRAY(&ah->iniModesRxGain,
491 492 493
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
494
			INIT_INI_ARRAY(&ah->iniModesRxGain,
495 496 497
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
498
			INIT_INI_ARRAY(&ah->iniModesRxGain,
499 500
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
501
	} else {
502
		INIT_INI_ARRAY(&ah->iniModesRxGain,
503 504
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
505
	}
506 507
}

508
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
509 510 511
{
	u32 txgain_type;

S
Sujith 已提交
512 513
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
514 515

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
516
			INIT_INI_ARRAY(&ah->iniModesTxGain,
517 518 519
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
520
			INIT_INI_ARRAY(&ah->iniModesTxGain,
521 522
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
523
	} else {
524
		INIT_INI_ARRAY(&ah->iniModesTxGain,
525 526
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
527
	}
528 529
}

530
static int ath9k_hw_post_init(struct ath_hw *ah)
531
{
S
Sujith 已提交
532
	int ecode;
533

S
Sujith 已提交
534 535 536 537
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
538

S
Sujith 已提交
539 540
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
541 542
		return ecode;

543
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
544 545
	if (ecode != 0)
		return ecode;
546

547 548 549 550
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
551

552 553 554 555 556 557
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
558
	}
559

S
Sujith 已提交
560 561
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
562
		ath9k_hw_ani_init(ah);
563 564 565 566 567
	}

	return 0;
}

568 569
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
570
	if (AR_SREV_9287_11_OR_LATER(ah))
571 572 573 574 575 576 577 578 579 580
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

581
	if (AR_SREV_9287_11_OR_LATER(ah)) {
582 583 584 585 586 587 588 589 590 591
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
592 593 594 595
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
596 597 598 599 600 601 602 603 604 605 606
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_high_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_high_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_high_power_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_high_power_tx_gain_9285_1_2), 6);
			}
607
		} else {
608 609 610 611 612 613 614 615 616 617 618
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_normal_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_normal_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_original_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_original_tx_gain_9285_1_2), 6);
			}
619 620
		}
	}
621
}
622

623
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
624
{
625 626
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
627

628
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
629
				 !AR_SREV_9285(ah) && !AR_SREV_9271(ah) &&
630 631
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
632

633 634 635
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
636 637
}

638 639 640 641 642 643 644 645
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

646 647
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
648
{
649
	struct ath_common *common = ath9k_hw_common(ah);
650
	int r = 0;
651

652 653
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
654 655

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
656 657
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
658
		return -EIO;
659 660
	}

661 662 663
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

664
	ath9k_hw_attach_ops(ah);
665

666
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
667
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
668
		return -EIO;
669 670 671 672 673 674 675 676 677 678 679 680 681
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

682
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
683 684
		ah->config.serialize_regmode);

685 686 687 688 689
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

690
	if (!ath9k_hw_macversion_supported(ah)) {
691 692 693 694
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
695
		return -EOPNOTSUPP;
696 697
	}

698
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
699 700
		ah->is_pciexpress = false;

701 702 703 704
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
705
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
706 707 708 709 710
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
711
		ath9k_hw_configpcipowersave(ah, 0, 0);
712 713 714
	else
		ath9k_hw_disablepcie(ah);

715 716
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
717

718
	r = ath9k_hw_post_init(ah);
719
	if (r)
720
		return r;
721 722

	ath9k_hw_init_mode_gain_regs(ah);
723 724 725 726
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

727
	ath9k_hw_init_eeprom_fix(ah);
728

729 730
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
731 732
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
733
		return r;
734 735
	}

736
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
737
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
738
	else
739
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
740

741 742 743
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
744
	ath9k_init_nfcal_hist_buffer(ah);
745

746 747
	common->state = ATH_HW_INITIALIZED;

748
	return 0;
749 750
}

751 752 753 754 755 756 757 758 759 760 761 762 763 764
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
765 766
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
767
	case AR2427_DEVID_PCIE:
768
	case AR9300_DEVID_PCIE:
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

791
static void ath9k_hw_init_qos(struct ath_hw *ah)
792
{
S
Sujith 已提交
793 794
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
795

S
Sujith 已提交
796 797 798 799 800 801 802 803 804 805
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
806 807
}

808
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
809
			      struct ath9k_channel *chan)
810
{
811
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
812

813
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
814

815 816
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
817 818
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
819 820
	}

S
Sujith 已提交
821 822 823
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
824 825
}

826
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
827
					  enum nl80211_iftype opmode)
828
{
829
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
830 831 832 833
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
834

S
Sujith 已提交
835
	if (ah->config.rx_intr_mitigation)
836
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
837
	else
838
		imr_reg |= AR_IMR_RXOK;
839

840
	imr_reg |= AR_IMR_TXOK;
841

842
	if (opmode == NL80211_IFTYPE_AP)
843
		imr_reg |= AR_IMR_MIB;
844

845
	REG_WRITE(ah, AR_IMR, imr_reg);
846 847
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
848

S
Sujith 已提交
849 850 851 852 853
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
854 855
}

856
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
857
{
858 859 860
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
861 862
}

863
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
864
{
865 866 867 868 869 870 871 872 873 874
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
875
}
S
Sujith 已提交
876

877
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
878 879
{
	if (tu > 0xFFFF) {
880 881
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
882
		ah->globaltxtimeout = (u32) -1;
883 884 885
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
886
		ah->globaltxtimeout = tu;
887 888 889 890
		return true;
	}
}

891
void ath9k_hw_init_global_settings(struct ath_hw *ah)
892
{
893 894
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
895
	int slottime;
896 897
	int sifstime;

898 899
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
900

901
	if (ah->misc_mode != 0)
S
Sujith 已提交
902
		REG_WRITE(ah, AR_PCU_MISC,
903
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
904 905 906 907 908 909

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

910 911 912
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
913 914 915 916 917 918 919 920 921 922 923

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

924
	ath9k_hw_setslottime(ah, slottime);
925 926
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
927 928
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
929
}
930
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
931

S
Sujith 已提交
932
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
933
{
934 935
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
936
	if (common->state < ATH_HW_INITIALIZED)
937 938
		goto free_hw;

S
Sujith 已提交
939
	if (!AR_SREV_9100(ah))
940
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
941

942
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
943 944

free_hw:
945
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
946
}
S
Sujith 已提交
947
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
948 949 950 951 952

/*******/
/* INI */
/*******/

953
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
954 955 956 957 958 959 960 961 962 963 964 965 966
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
967 968 969 970
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

971
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
972 973 974
{
	u32 regval;

975 976 977
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
978 979 980
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

981 982 983
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
984 985 986
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

987 988 989 990 991
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
992
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
993

994 995 996
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
997 998 999
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1000 1001 1002
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1003 1004
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1005 1006 1007 1008
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1009
	if (AR_SREV_9285(ah)) {
1010 1011 1012 1013
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1014 1015
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1016
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1017 1018 1019 1020 1021
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1022
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1023 1024 1025 1026 1027 1028
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1029
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1030 1031 1032
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1033
		break;
1034
	case NL80211_IFTYPE_ADHOC:
1035
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1036 1037 1038
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1039
		break;
1040 1041
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1042
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1043
		break;
S
Sujith 已提交
1044 1045 1046
	}
}

1047 1048
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1064
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1065 1066 1067 1068
{
	u32 rst_flags;
	u32 tmpReg;

1069 1070 1071 1072 1073 1074 1075 1076
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1088
			u32 val;
S
Sujith 已提交
1089
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1090 1091 1092 1093 1094 1095 1096

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1097 1098 1099 1100 1101 1102 1103
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1104
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1105 1106
	udelay(50);

1107
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1108
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1109 1110
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1123
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1124 1125 1126 1127
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1128
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1129 1130
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1131
	REG_WRITE(ah, AR_RTC_RESET, 0);
1132

1133 1134 1135 1136
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1137 1138
		REG_WRITE(ah, AR_RC, 0);

1139
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1140 1141 1142 1143

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1144 1145
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1146 1147
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1148
		return false;
1149 1150
	}

S
Sujith 已提交
1151 1152 1153 1154 1155
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1156
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1170 1171
}

1172
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1173
				struct ath9k_channel *chan)
1174
{
1175
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1176 1177 1178
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1179
		return false;
1180

1181
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1182
		return false;
1183

1184
	ah->chip_fullsleep = false;
S
Sujith 已提交
1185 1186
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1187

S
Sujith 已提交
1188
	return true;
1189 1190
}

1191
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1192
				    struct ath9k_channel *chan)
1193
{
1194
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1195
	struct ath_common *common = ath9k_hw_common(ah);
1196
	struct ieee80211_channel *channel = chan->chan;
1197
	u32 qnum;
1198
	int r;
1199 1200 1201

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1202 1203 1204
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1205 1206 1207 1208
			return false;
		}
	}

1209
	if (!ath9k_hw_rfbus_req(ah)) {
1210 1211
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1212 1213 1214
		return false;
	}

1215
	ath9k_hw_set_channel_regs(ah, chan);
1216

1217
	r = ath9k_hw_rf_set_freq(ah, chan);
1218 1219 1220 1221
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1222 1223
	}

1224
	ah->eep_ops->set_txpower(ah, chan,
1225
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1226 1227 1228
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1229
			     (u32) regulatory->power_limit));
1230

1231
	ath9k_hw_rfbus_done(ah);
1232

S
Sujith 已提交
1233 1234 1235
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1236
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1237 1238 1239 1240 1241 1242 1243

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1244
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1245
		    bool bChannelChange)
1246
{
1247
	struct ath_common *common = ath9k_hw_common(ah);
1248
	u32 saveLedState;
1249
	struct ath9k_channel *curchan = ah->curchan;
1250 1251
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1252
	u64 tsf = 0;
1253
	int i, r;
1254

1255 1256
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1257

1258
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1259
		return -EIO;
1260

1261
	if (curchan && !ah->chip_fullsleep)
1262 1263 1264
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1265 1266 1267
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1268
	    ((chan->channelFlags & CHANNEL_ALL) ==
1269
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1270 1271
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1272

L
Luis R. Rodriguez 已提交
1273
		if (ath9k_hw_channel_change(ah, chan)) {
1274
			ath9k_hw_loadnf(ah, ah->curchan);
1275
			ath9k_hw_start_nfcal(ah);
1276
			return 0;
1277 1278 1279 1280 1281 1282 1283 1284 1285
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1286 1287 1288 1289
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1290 1291 1292 1293 1294 1295
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1296
	/* Only required on the first reset */
1297 1298 1299 1300 1301 1302 1303
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1304
	if (!ath9k_hw_chip_reset(ah, chan)) {
1305
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1306
		return -EINVAL;
1307 1308
	}

1309
	/* Only required on the first reset */
1310 1311 1312 1313 1314 1315 1316 1317
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1318 1319 1320 1321
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1322 1323
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1324

L
Luis R. Rodriguez 已提交
1325
	r = ath9k_hw_process_ini(ah, chan);
1326 1327
	if (r)
		return r;
1328

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1346 1347 1348
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1349
	ath9k_hw_spur_mitigate_freq(ah, chan);
1350
	ah->eep_ops->set_board_values(ah, chan);
1351

1352 1353
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1354 1355
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1356
		  | (ah->config.
1357
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1358 1359
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1360

1361
	ath_hw_setbssidmask(common);
1362 1363 1364

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1365
	ath9k_hw_write_associd(ah);
1366 1367 1368 1369 1370

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1371
	r = ath9k_hw_rf_set_freq(ah, chan);
1372 1373
	if (r)
		return r;
1374 1375 1376 1377

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1378 1379
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1380 1381
		ath9k_hw_resettxqueue(ah, i);

1382
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1383 1384
	ath9k_hw_init_qos(ah);

1385
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1386
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1387

1388
	ath9k_hw_init_global_settings(ah);
1389

1390
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1406
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1407 1408 1409 1410
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1411 1412 1413 1414 1415 1416 1417
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1418
	if (ah->config.rx_intr_mitigation) {
1419 1420 1421 1422 1423 1424
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

1425
	if (!ath9k_hw_init_cal(ah, chan))
1426
		return -EIO;
1427

1428
	ath9k_hw_restore_chainmask(ah);
1429 1430
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1431 1432 1433
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1434 1435 1436 1437
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1438
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1439
				"CFG Byte Swap Set 0x%x\n", mask);
1440 1441 1442 1443
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1444
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1445
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1446 1447
		}
	} else {
1448 1449 1450
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1451
#ifdef __BIG_ENDIAN
1452 1453
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1454 1455 1456
#endif
	}

1457
	if (ah->btcoex_hw.enabled)
1458 1459
		ath9k_hw_btcoex_enable(ah);

1460
	return 0;
1461
}
1462
EXPORT_SYMBOL(ath9k_hw_reset);
1463

S
Sujith 已提交
1464 1465 1466
/************************/
/* Key Cache Management */
/************************/
1467

1468
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1469
{
S
Sujith 已提交
1470
	u32 keyType;
1471

1472
	if (entry >= ah->caps.keycache_size) {
1473 1474
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1475 1476 1477
		return false;
	}

S
Sujith 已提交
1478
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1479

S
Sujith 已提交
1480 1481 1482 1483 1484 1485 1486 1487
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1488

S
Sujith 已提交
1489 1490
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1491

S
Sujith 已提交
1492 1493 1494 1495
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1496 1497 1498 1499 1500

	}

	return true;
}
1501
EXPORT_SYMBOL(ath9k_hw_keyreset);
1502

1503
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1504
{
S
Sujith 已提交
1505
	u32 macHi, macLo;
1506

1507
	if (entry >= ah->caps.keycache_size) {
1508 1509
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1510
		return false;
1511 1512
	}

S
Sujith 已提交
1513 1514 1515 1516 1517 1518 1519 1520 1521
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1522
	} else {
S
Sujith 已提交
1523
		macLo = macHi = 0;
1524
	}
S
Sujith 已提交
1525 1526
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1527

S
Sujith 已提交
1528
	return true;
1529
}
1530
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1531

1532
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1533
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1534
				 const u8 *mac)
1535
{
1536
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1537
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1538 1539
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1540

S
Sujith 已提交
1541
	if (entry >= pCap->keycache_size) {
1542 1543
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1544
		return false;
1545 1546
	}

S
Sujith 已提交
1547 1548 1549 1550 1551 1552
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1553 1554 1555
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1556 1557 1558 1559 1560 1561 1562 1563
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1564 1565
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1566 1567 1568 1569
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1570
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1571 1572
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1573 1574
			return false;
		}
1575
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1576
			keyType = AR_KEYTABLE_TYPE_40;
1577
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1578 1579 1580 1581 1582 1583 1584 1585
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1586 1587
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1588
		return false;
1589 1590
	}

J
Jouni Malinen 已提交
1591 1592 1593 1594 1595
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1596
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1597
		key4 &= 0xff;
1598

1599 1600 1601 1602 1603 1604 1605
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1606 1607
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1608

1609 1610 1611 1612 1613 1614
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1615 1616
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1617 1618

		/* Write key[95:48] */
S
Sujith 已提交
1619 1620
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1621 1622

		/* Write key[127:96] and key type */
S
Sujith 已提交
1623 1624
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1625 1626

		/* Write MAC address for the entry */
S
Sujith 已提交
1627
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1628

1629
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1642
			u32 mic0, mic1, mic2, mic3, mic4;
1643

S
Sujith 已提交
1644 1645 1646 1647 1648
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1649 1650

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1651 1652
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1653 1654

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1655 1656
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1657 1658

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1659 1660 1661
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1662

S
Sujith 已提交
1663
		} else {
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1680
			u32 mic0, mic2;
1681

S
Sujith 已提交
1682 1683
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1684 1685

			/* Write MIC key[31:0] */
S
Sujith 已提交
1686 1687
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1688 1689

			/* Write MIC key[63:32] */
S
Sujith 已提交
1690 1691
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1692 1693

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1694 1695 1696 1697
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1698 1699

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1700 1701
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1702 1703 1704 1705 1706 1707

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1708 1709 1710
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1711
		/* Write key[47:0] */
S
Sujith 已提交
1712 1713
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1714 1715

		/* Write key[95:48] */
S
Sujith 已提交
1716 1717
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1718 1719

		/* Write key[127:96] and key type */
S
Sujith 已提交
1720 1721
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1722

1723
		/* Write MAC address for the entry */
S
Sujith 已提交
1724 1725
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1726 1727 1728

	return true;
}
1729
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1730

1731
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1732
{
1733
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1734 1735 1736 1737 1738
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1739
}
1740
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1741

S
Sujith 已提交
1742 1743 1744 1745
/******************************/
/* Power Management (Chipset) */
/******************************/

1746 1747 1748 1749
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1750
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1751
{
S
Sujith 已提交
1752 1753
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1754 1755 1756 1757
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1758 1759
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1760
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1761
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1762

1763
		/* Shutdown chip. Active low */
1764
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1765 1766
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1767
	}
1768 1769
}

1770 1771 1772 1773 1774
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1775
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1776
{
S
Sujith 已提交
1777 1778
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1779
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1780

S
Sujith 已提交
1781
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1782
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1783 1784 1785
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1786 1787 1788 1789
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1790 1791
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1792 1793 1794 1795
		}
	}
}

1796
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1797
{
S
Sujith 已提交
1798 1799
	u32 val;
	int i;
1800

S
Sujith 已提交
1801 1802 1803 1804 1805 1806 1807
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1808 1809
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1810 1811 1812 1813
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1814

S
Sujith 已提交
1815 1816 1817
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1818

S
Sujith 已提交
1819 1820 1821 1822 1823 1824 1825
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1826
		}
S
Sujith 已提交
1827
		if (i == 0) {
1828 1829 1830
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1831
			return false;
1832 1833 1834
		}
	}

S
Sujith 已提交
1835
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1836

S
Sujith 已提交
1837
	return true;
1838 1839
}

1840
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1841
{
1842
	struct ath_common *common = ath9k_hw_common(ah);
1843
	int status = true, setChip = true;
S
Sujith 已提交
1844 1845 1846 1847 1848 1849 1850
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1851 1852 1853
	if (ah->power_mode == mode)
		return status;

1854 1855
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1856 1857 1858 1859 1860 1861 1862

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1863
		ah->chip_fullsleep = true;
S
Sujith 已提交
1864 1865 1866 1867
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1868
	default:
1869 1870
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1871 1872
		return false;
	}
1873
	ah->power_mode = mode;
S
Sujith 已提交
1874 1875

	return status;
1876
}
1877
EXPORT_SYMBOL(ath9k_hw_setpower);
1878

S
Sujith 已提交
1879 1880 1881 1882
/**********************/
/* Interrupt Handling */
/**********************/

1883
bool ath9k_hw_intrpend(struct ath_hw *ah)
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
1901
EXPORT_SYMBOL(ath9k_hw_intrpend);
1902

1903
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
1904 1905 1906
{
	u32 isr = 0;
	u32 mask2 = 0;
1907
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1908 1909
	u32 sync_cause = 0;
	bool fatal_int = false;
1910
	struct ath_common *common = ath9k_hw_common(ah);
1911 1912 1913 1914 1915 1916 1917 1918 1919

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
1920 1921
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
1948 1949
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
1960
		if (ah->config.rx_intr_mitigation) {
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
1975 1976
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
1977 1978

			s1_s = REG_READ(ah, AR_ISR_S1_S);
1979 1980
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
1981 1982 1983
		}

		if (isr & AR_ISR_RXORN) {
1984 1985
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
1986 1987 1988
		}

		if (!AR_SREV_9100(ah)) {
1989
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1990 1991 1992 1993 1994 1995 1996 1997
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
1998

1999 2000
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2001

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2019 2020 2021 2022 2023 2024 2025 2026
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2027 2028
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2029 2030
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2031 2032
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2033
			}
2034
			*masked |= ATH9K_INT_FATAL;
2035 2036
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2037 2038
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2039 2040 2041 2042 2043
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2044 2045
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2046 2047 2048 2049 2050
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2051

2052 2053
	return true;
}
2054
EXPORT_SYMBOL(ath9k_hw_getisr);
2055

2056
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2057
{
2058
	enum ath9k_int omask = ah->imask;
2059
	u32 mask, mask2;
2060
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2061
	struct ath_common *common = ath9k_hw_common(ah);
2062

2063
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2064 2065

	if (omask & ATH9K_INT_GLOBAL) {
2066
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2082
		if (ah->txok_interrupt_mask)
2083
			mask |= AR_IMR_TXOK;
2084
		if (ah->txdesc_interrupt_mask)
2085
			mask |= AR_IMR_TXDESC;
2086
		if (ah->txerr_interrupt_mask)
2087
			mask |= AR_IMR_TXERR;
2088
		if (ah->txeol_interrupt_mask)
2089 2090 2091 2092
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2093
		if (ah->config.rx_intr_mitigation)
2094 2095 2096
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2097
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2110 2111 2112
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2123
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2124
	REG_WRITE(ah, AR_IMR, mask);
2125 2126 2127 2128 2129
	ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
			   AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
			   AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
	ah->imrs2_reg |= mask2;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
2130

2131
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2132 2133 2134 2135 2136 2137 2138
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2139
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2152 2153
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2154 2155 2156 2157
	}

	return omask;
}
2158
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2159

S
Sujith 已提交
2160 2161 2162 2163
/*******************/
/* Beacon Handling */
/*******************/

2164
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2165 2166 2167
{
	int flags = 0;

2168
	ah->beacon_interval = beacon_period;
2169

2170
	switch (ah->opmode) {
2171 2172
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2173 2174 2175 2176 2177
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2178
	case NL80211_IFTYPE_ADHOC:
2179
	case NL80211_IFTYPE_MESH_POINT:
2180 2181 2182 2183
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2184 2185
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2186
		flags |= AR_NDP_TIMER_EN;
2187
	case NL80211_IFTYPE_AP:
2188 2189 2190
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2191
				     ah->config.
2192
				     dma_beacon_response_time));
2193 2194
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2195
				     ah->config.
2196
				     sw_beacon_response_time));
2197 2198 2199
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2200
	default:
2201 2202 2203
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
2204 2205
		return;
		break;
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2220
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2221

2222
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2223
				    const struct ath9k_beacon_state *bs)
2224 2225
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2226
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2227
	struct ath_common *common = ath9k_hw_common(ah);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2253 2254 2255 2256
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2257

S
Sujith 已提交
2258 2259 2260
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2261

S
Sujith 已提交
2262 2263 2264
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2265

S
Sujith 已提交
2266 2267 2268 2269
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2270

S
Sujith 已提交
2271 2272
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2273

S
Sujith 已提交
2274 2275
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2276

S
Sujith 已提交
2277 2278 2279
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2280

2281 2282
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2283
}
2284
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2285

S
Sujith 已提交
2286 2287 2288 2289
/*******************/
/* HW Capabilities */
/*******************/

2290
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2291
{
2292
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2293
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2294
	struct ath_common *common = ath9k_hw_common(ah);
2295
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2296

S
Sujith 已提交
2297
	u16 capField = 0, eeval;
2298

S
Sujith 已提交
2299
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2300
	regulatory->current_rd = eeval;
2301

S
Sujith 已提交
2302
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2303 2304
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2305
	regulatory->current_rd_ext = eeval;
2306

S
Sujith 已提交
2307
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2308

2309
	if (ah->opmode != NL80211_IFTYPE_AP &&
2310
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2311 2312 2313 2314 2315
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2316 2317
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2318
	}
2319

S
Sujith 已提交
2320
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2321 2322 2323 2324 2325 2326
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2327
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2328

S
Sujith 已提交
2329 2330
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2331
		if (ah->config.ht_enable) {
S
Sujith 已提交
2332 2333 2334 2335 2336 2337 2338 2339 2340
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2341 2342 2343
		}
	}

S
Sujith 已提交
2344 2345
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2346
		if (ah->config.ht_enable) {
S
Sujith 已提交
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2357
	}
S
Sujith 已提交
2358

S
Sujith 已提交
2359
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2360 2361 2362 2363
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2364
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2365 2366 2367
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2368 2369
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2370
		/* Use rx_chainmask from EEPROM. */
2371
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2372

2373
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2374
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2375

S
Sujith 已提交
2376 2377
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2378

S
Sujith 已提交
2379 2380
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2381

S
Sujith 已提交
2382 2383 2384
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2385

S
Sujith 已提交
2386 2387 2388
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2389

2390
	if (ah->config.ht_enable)
S
Sujith 已提交
2391 2392 2393
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2394

S
Sujith 已提交
2395 2396 2397 2398
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2399

S
Sujith 已提交
2400 2401 2402 2403 2404
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2405

S
Sujith 已提交
2406 2407 2408 2409 2410
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2411

S
Sujith 已提交
2412
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2413 2414 2415 2416 2417

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2418

2419 2420 2421
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2422 2423
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2424 2425 2426
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2427

S
Sujith 已提交
2428 2429 2430 2431 2432
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2433 2434
	}

S
Sujith 已提交
2435 2436
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2437
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2438 2439 2440 2441 2442 2443
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2444 2445

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2446
	}
S
Sujith 已提交
2447
#endif
2448 2449 2450 2451
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2452

2453
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2454 2455 2456
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2457

2458
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2459 2460 2461 2462 2463
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2464
	} else {
S
Sujith 已提交
2465 2466 2467
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2468 2469
	}

2470 2471 2472 2473
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2474 2475

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2476
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2477
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2478
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2479

2480
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2481
	    ath9k_hw_btcoex_supported(ah)) {
2482 2483
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2484

2485
		if (AR_SREV_9285(ah)) {
2486 2487
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2488
		} else {
2489
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2490
		}
2491
	} else {
2492
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2493
	}
2494

2495
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2496
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA;
2497 2498 2499
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2500 2501 2502
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2503
	}
2504

2505
	return 0;
2506 2507
}

2508
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2509
			    u32 capability, u32 *result)
2510
{
2511
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2530
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2531 2532 2533 2534
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2535
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2536 2537 2538 2539 2540 2541 2542 2543 2544
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2545
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2556
			*result = regulatory->power_limit;
S
Sujith 已提交
2557 2558
			return 0;
		case 2:
2559
			*result = regulatory->max_power_level;
S
Sujith 已提交
2560 2561
			return 0;
		case 3:
2562
			*result = regulatory->tp_scale;
S
Sujith 已提交
2563 2564 2565
			return 0;
		}
		return false;
2566 2567 2568 2569
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2570 2571
	default:
		return false;
2572 2573
	}
}
2574
EXPORT_SYMBOL(ath9k_hw_getcapability);
2575

2576
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2577
			    u32 capability, u32 setting, int *status)
2578
{
S
Sujith 已提交
2579 2580 2581
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2582
			ah->sta_id1_defaults |=
S
Sujith 已提交
2583 2584
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2585
			ah->sta_id1_defaults &=
S
Sujith 已提交
2586 2587 2588 2589
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2590
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2591
		else
2592
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2593 2594 2595
		return true;
	default:
		return false;
2596 2597
	}
}
2598
EXPORT_SYMBOL(ath9k_hw_setcapability);
2599

S
Sujith 已提交
2600 2601 2602
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2603

2604
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2605 2606 2607 2608
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2609

S
Sujith 已提交
2610 2611 2612 2613 2614 2615
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2616

S
Sujith 已提交
2617
	gpio_shift = (gpio % 6) * 5;
2618

S
Sujith 已提交
2619 2620 2621 2622
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2623
	} else {
S
Sujith 已提交
2624 2625 2626 2627 2628
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2629 2630 2631
	}
}

2632
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2633
{
S
Sujith 已提交
2634
	u32 gpio_shift;
2635

2636
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2637

S
Sujith 已提交
2638
	gpio_shift = gpio << 1;
2639

S
Sujith 已提交
2640 2641 2642 2643
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2644
}
2645
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2646

2647
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2648
{
2649 2650 2651
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2652
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2653
		return 0xffffffff;
2654

2655 2656 2657
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2658 2659
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2660 2661
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2662 2663 2664 2665 2666
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2667
}
2668
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2669

2670
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2671
			 u32 ah_signal_type)
2672
{
S
Sujith 已提交
2673
	u32 gpio_shift;
2674

S
Sujith 已提交
2675
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2676

S
Sujith 已提交
2677
	gpio_shift = 2 * gpio;
2678

S
Sujith 已提交
2679 2680 2681 2682
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2683
}
2684
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2685

2686
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2687
{
2688 2689 2690
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2691 2692
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2693
}
2694
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2695

2696
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2697
{
S
Sujith 已提交
2698
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2699
}
2700
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2701

2702
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2703
{
S
Sujith 已提交
2704
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2705
}
2706
EXPORT_SYMBOL(ath9k_hw_setantenna);
2707

S
Sujith 已提交
2708 2709 2710 2711
/*********************/
/* General Operation */
/*********************/

2712
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2713
{
S
Sujith 已提交
2714 2715
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2716

S
Sujith 已提交
2717 2718 2719 2720
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2721

S
Sujith 已提交
2722
	return bits;
2723
}
2724
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2725

2726
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2727
{
S
Sujith 已提交
2728
	u32 phybits;
2729

S
Sujith 已提交
2730 2731
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2732 2733 2734 2735 2736 2737
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2738

S
Sujith 已提交
2739 2740 2741 2742 2743 2744 2745
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
2746
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2747

2748
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2749
{
2750 2751 2752 2753 2754
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2755
}
2756
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2757

2758
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2759
{
2760
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2761
		return false;
2762

2763 2764 2765 2766 2767
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2768
}
2769
EXPORT_SYMBOL(ath9k_hw_disable);
2770

2771
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2772
{
2773
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2774
	struct ath9k_channel *chan = ah->curchan;
2775
	struct ieee80211_channel *channel = chan->chan;
2776

2777
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2778

2779
	ah->eep_ops->set_txpower(ah, chan,
2780
				 ath9k_regd_get_ctl(regulatory, chan),
2781 2782 2783
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2784
				 (u32) regulatory->power_limit));
2785
}
2786
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2787

2788
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2789
{
2790
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2791
}
2792
EXPORT_SYMBOL(ath9k_hw_setmac);
2793

2794
void ath9k_hw_setopmode(struct ath_hw *ah)
2795
{
2796
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2797
}
2798
EXPORT_SYMBOL(ath9k_hw_setopmode);
2799

2800
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2801
{
S
Sujith 已提交
2802 2803
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2804
}
2805
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2806

2807
void ath9k_hw_write_associd(struct ath_hw *ah)
2808
{
2809 2810 2811 2812 2813
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2814
}
2815
EXPORT_SYMBOL(ath9k_hw_write_associd);
2816

2817
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2818
{
S
Sujith 已提交
2819
	u64 tsf;
2820

S
Sujith 已提交
2821 2822
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
2823

S
Sujith 已提交
2824 2825
	return tsf;
}
2826
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2827

2828
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2829 2830
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2831
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2832
}
2833
EXPORT_SYMBOL(ath9k_hw_settsf64);
2834

2835
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2836
{
2837 2838
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2839 2840
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2841

S
Sujith 已提交
2842 2843
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2844
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2845

S
Sujith 已提交
2846
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2847 2848
{
	if (setting)
2849
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2850
	else
2851
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2852
}
2853
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2854

2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2870
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2871
{
L
Luis R. Rodriguez 已提交
2872
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2873 2874
	u32 macmode;

L
Luis R. Rodriguez 已提交
2875
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2876 2877 2878
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2879

S
Sujith 已提交
2880
	REG_WRITE(ah, AR_2040_MODE, macmode);
2881
}
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2928
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2929 2930 2931
{
	return REG_READ(ah, AR_TSF_L32);
}
2932
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2946 2947 2948
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2961
EXPORT_SYMBOL(ath_gen_timer_alloc);
2962

2963 2964 2965 2966
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2977 2978 2979
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3003
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3004

3005
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3025
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3026 3027 3028 3029 3030 3031 3032 3033 3034

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3035
EXPORT_SYMBOL(ath_gen_timer_free);
3036 3037 3038 3039 3040 3041 3042 3043

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3044
	struct ath_common *common = ath9k_hw_common(ah);
3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3059 3060
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3061 3062 3063 3064 3065 3066 3067
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3068 3069
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3070 3071 3072
		timer->trigger(timer->arg);
	}
}
3073
EXPORT_SYMBOL(ath_gen_timer_isr);
3074

3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3097 3098
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3116
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3133
static const char *ath9k_hw_rf_name(u16 rf_version)
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);