hw.c 94.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23 24
#include "initvals.h"

25 26 27
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
28

29
static void ar9002_hw_attach_ops(struct ath_hw *ah);
30
static void ar9003_hw_attach_ops(struct ath_hw *ah);
31

32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
33

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

70 71 72 73 74 75
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

S
Sujith 已提交
76 77 78
/********************/
/* Helper Functions */
/********************/
79

80
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
81
{
82
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
83

84
	if (!ah->curchan) /* should really check for CCK instead */
85 86 87 88
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
89 90
}

91
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
92
{
93
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
94

95
	if (conf_is_ht40(conf))
S
Sujith 已提交
96 97 98 99
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
100

S
Sujith 已提交
101
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
102 103 104
{
	int i;

S
Sujith 已提交
105 106 107
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
108 109 110 111 112
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
113

114 115 116
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
117

S
Sujith 已提交
118
	return false;
119
}
120
EXPORT_SYMBOL(ath9k_hw_wait);
121 122 123 124 125 126 127 128 129 130 131 132 133

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

134
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
135 136
			     u16 flags, u16 *low,
			     u16 *high)
137
{
138
	struct ath9k_hw_capabilities *pCap = &ah->caps;
139

S
Sujith 已提交
140 141 142 143
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
144
	}
S
Sujith 已提交
145 146 147 148 149 150
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
151 152
}

153
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
154
			   u8 phy, int kbps,
S
Sujith 已提交
155 156
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
157
{
S
Sujith 已提交
158
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
159

S
Sujith 已提交
160 161
	if (kbps == 0)
		return 0;
162

163
	switch (phy) {
S
Sujith 已提交
164
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
165
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
166
		if (shortPreamble)
S
Sujith 已提交
167 168 169 170
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
171
	case WLAN_RC_PHY_OFDM:
172
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
173 174 175 176 177 178
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
179 180
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
196
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
197
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
198 199 200
		txTime = 0;
		break;
	}
201

S
Sujith 已提交
202 203
	return txTime;
}
204
EXPORT_SYMBOL(ath9k_hw_computetxtime);
205

206
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
207 208
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
209
{
S
Sujith 已提交
210
	int8_t extoff;
211

S
Sujith 已提交
212 213 214 215
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
216 217
	}

S
Sujith 已提交
218 219 220 221 222 223 224 225 226 227
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
228

S
Sujith 已提交
229 230
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
231
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
232
	centers->ext_center =
233
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
234 235
}

S
Sujith 已提交
236 237 238 239
/******************/
/* Chip Revisions */
/******************/

240
static void ath9k_hw_read_revisions(struct ath_hw *ah)
241
{
S
Sujith 已提交
242
	u32 val;
243

S
Sujith 已提交
244
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
245

S
Sujith 已提交
246 247
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
248 249 250
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
251
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
252 253
	} else {
		if (!AR_SREV_9100(ah))
254
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
255

256
		ah->hw_version.macRev = val & AR_SREV_REVISION;
257

258
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
259
			ah->is_pciexpress = true;
S
Sujith 已提交
260
	}
261 262
}

263
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
264
{
S
Sujith 已提交
265 266
	u32 val;
	int i;
267

S
Sujith 已提交
268
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
269

S
Sujith 已提交
270 271 272 273
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
274

S
Sujith 已提交
275
	return ath9k_hw_reverse_bits(val, 8);
276 277
}

S
Sujith 已提交
278 279 280 281
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

282
static void ath9k_hw_disablepcie(struct ath_hw *ah)
283
{
284
	if (AR_SREV_9100(ah))
S
Sujith 已提交
285
		return;
286

S
Sujith 已提交
287 288 289 290 291 292 293 294 295
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
296

S
Sujith 已提交
297
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
298 299
}

300
static bool ath9k_hw_chip_test(struct ath_hw *ah)
301
{
302
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
303 304 305 306 307 308 309
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
310

S
Sujith 已提交
311 312 313
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
314

S
Sujith 已提交
315 316 317 318 319 320
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
321 322 323 324 325
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
326 327 328 329 330 331 332 333
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
334 335 336 337 338
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
339 340
				return false;
			}
341
		}
S
Sujith 已提交
342
		REG_WRITE(ah, regAddr[i], regHold[i]);
343
	}
S
Sujith 已提交
344
	udelay(100);
345

346 347 348
	return true;
}

349
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
350 351
{
	int i;
352

353 354 355 356 357 358 359 360 361 362 363 364 365
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
366 367 368 369 370 371 372

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
373

S
Sujith 已提交
374
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
375 376
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
377 378
	}

379 380 381 382 383
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
384
	ah->config.rx_intr_mitigation = true;
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
403
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
404 405
}

406
static void ath9k_hw_init_defaults(struct ath_hw *ah)
407
{
408 409 410 411 412 413
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

414 415
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
416 417 418 419 420

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

421 422 423 424 425 426
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
427
	ah->power_mode = ATH9K_PM_UNDEFINED;
428 429
}

430
static int ath9k_hw_rf_claim(struct ath_hw *ah)
431
{
S
Sujith 已提交
432 433 434 435 436 437 438 439 440 441 442 443 444 445
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
446
	default:
447 448 449
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
450
		return -EOPNOTSUPP;
451 452
	}

453
	ah->hw_version.analog5GhzRev = val;
454

S
Sujith 已提交
455
	return 0;
456 457
}

458
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
459
{
460
	struct ath_common *common = ath9k_hw_common(ah);
461 462 463 464 465 466
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
467
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
468
		sum += eeval;
469 470
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
471
	}
S
Sujith 已提交
472
	if (sum == 0 || sum == 0xffff * 3)
473 474 475 476 477
		return -EADDRNOTAVAIL;

	return 0;
}

478
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
479 480 481
{
	u32 rxgain_type;

S
Sujith 已提交
482 483
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
484 485

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
486
			INIT_INI_ARRAY(&ah->iniModesRxGain,
487 488 489
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
490
			INIT_INI_ARRAY(&ah->iniModesRxGain,
491 492 493
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
494
			INIT_INI_ARRAY(&ah->iniModesRxGain,
495 496
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
497
	} else {
498
		INIT_INI_ARRAY(&ah->iniModesRxGain,
499 500
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
501
	}
502 503
}

504
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
505 506 507
{
	u32 txgain_type;

S
Sujith 已提交
508 509
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
510 511

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
512
			INIT_INI_ARRAY(&ah->iniModesTxGain,
513 514 515
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
516
			INIT_INI_ARRAY(&ah->iniModesTxGain,
517 518
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
519
	} else {
520
		INIT_INI_ARRAY(&ah->iniModesTxGain,
521 522
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
523
	}
524 525
}

526
static int ath9k_hw_post_init(struct ath_hw *ah)
527
{
S
Sujith 已提交
528
	int ecode;
529

S
Sujith 已提交
530 531 532 533
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
534

S
Sujith 已提交
535 536
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
537 538
		return ecode;

539
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
540 541
	if (ecode != 0)
		return ecode;
542

543 544 545 546
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
547

548 549 550 551 552 553
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
554
	}
555

S
Sujith 已提交
556 557
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
558
		ath9k_hw_ani_init(ah);
559 560 561 562 563
	}

	return 0;
}

564
static bool ar9002_hw_macversion_supported(u32 macversion)
565 566 567 568 569 570 571 572 573
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
574
	case AR_SREV_VERSION_9271:
575
		return true;
576 577 578 579 580 581
	default:
		break;
	}
	return false;
}

582 583 584 585 586 587 588 589 590 591 592
static bool ar9003_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_9300:
		return true;
	default:
		break;
	}
	return false;
}

593
static void ar9002_hw_init_cal_settings(struct ath_hw *ah)
594
{
S
Sujith 已提交
595 596
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
597 598
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
599
				&adc_gain_cal_single_sample;
600
			ah->adcdc_caldata.calData =
S
Sujith 已提交
601
				&adc_dc_cal_single_sample;
602
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
603 604
				&adc_init_dc_cal;
		} else {
605 606
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
607
				&adc_gain_cal_multi_sample;
608
			ah->adcdc_caldata.calData =
S
Sujith 已提交
609
				&adc_dc_cal_multi_sample;
610
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
611 612
				&adc_init_dc_cal;
		}
613
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
614
	}
615
}
616

617
static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
618
{
619
	if (AR_SREV_9271(ah)) {
620 621 622 623
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
624 625 626 627 628 629
		INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
			       ar9271Common_normal_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_normal_cck_fir_coeff_9271), 2);
		INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
			       ar9271Common_japan_2484_cck_fir_coeff_9271,
			       ARRAY_SIZE(ar9271Common_japan_2484_cck_fir_coeff_9271), 2);
630 631 632
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
633 634 635 636 637 638 639 640
		INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
			       ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 6);
		INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
			       ar9271Modes_high_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 6);
		INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
			       ar9271Modes_normal_power_tx_gain_9271,
			       ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 6);
641 642 643
		return;
	}

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
674

675

676
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
677
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
678
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
679 680
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

681 682
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
683 684 685
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
686
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
687 688 689 690 691
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
692
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
693
			       ARRAY_SIZE(ar9285Modes_9285), 6);
694
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
695 696
			       ARRAY_SIZE(ar9285Common_9285), 2);

697 698
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
699 700 701
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
702
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
703 704 705 706
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
707
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
708
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
709
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
710
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
711

712 713
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
714 715 716
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
717
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
718 719 720
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
721
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
722 723 724
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
725
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
726
			       ARRAY_SIZE(ar9280Modes_9280), 6);
727
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
728 729
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
730
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
731
			       ARRAY_SIZE(ar5416Modes_9160), 6);
732
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
733
			       ARRAY_SIZE(ar5416Common_9160), 2);
734
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
735
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
736
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
737
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
738
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
739
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
740
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
741
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
742
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
743
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
744
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
745
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
746
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
747
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
748
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
749 750
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
751
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
752 753 754
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
755
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
756 757 758
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
759
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
760
			       ARRAY_SIZE(ar5416Modes_9100), 6);
761
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
762
			       ARRAY_SIZE(ar5416Common_9100), 2);
763
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
764
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
765
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
766
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
767
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
768
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
769
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
771
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
773
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
775
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
777
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
779
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
780 781
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
782
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
783
			       ARRAY_SIZE(ar5416Modes), 6);
784
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
785
			       ARRAY_SIZE(ar5416Common), 2);
786
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
787
			       ARRAY_SIZE(ar5416Bank0), 2);
788
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
789
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
790
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
791
			       ARRAY_SIZE(ar5416Bank1), 2);
792
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
793
			       ARRAY_SIZE(ar5416Bank2), 2);
794
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
795
			       ARRAY_SIZE(ar5416Bank3), 3);
796
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
797
			       ARRAY_SIZE(ar5416Bank6), 3);
798
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
799
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
800
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
801
			       ARRAY_SIZE(ar5416Bank7), 2);
802
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
803
			       ARRAY_SIZE(ar5416Addac), 2);
804
	}
805
}
806

807 808
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
809
	if (AR_SREV_9287_11_OR_LATER(ah))
810 811 812 813 814 815 816 817 818 819
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

820
	if (AR_SREV_9287_11_OR_LATER(ah)) {
821 822 823 824 825 826 827 828 829 830
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
831 832 833 834
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
835 836 837 838 839 840 841 842 843 844 845
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_high_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_high_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_high_power_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_high_power_tx_gain_9285_1_2), 6);
			}
846
		} else {
847 848 849 850 851 852 853 854 855 856 857
			if (AR_SREV_9285E_20(ah)) {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_XE2_0_normal_power,
				ARRAY_SIZE(
				  ar9285Modes_XE2_0_normal_power), 6);
			} else {
				INIT_INI_ARRAY(&ah->iniModesTxGain,
				ar9285Modes_original_tx_gain_9285_1_2,
				ARRAY_SIZE(
				  ar9285Modes_original_tx_gain_9285_1_2), 6);
			}
858 859
		}
	}
860
}
861

862
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
863
{
864 865
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
866

867 868 869 870
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
				 (ah->eep_map != EEP_MAP_4KBITS) &&
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
871

872 873 874
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
875 876
}

877 878 879 880 881 882 883 884
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

885 886
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
887
{
888
	struct ath_common *common = ath9k_hw_common(ah);
889
	int r = 0;
890

891 892
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
893 894

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
895 896
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
897
		return -EIO;
898 899
	}

900 901 902
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

903
	ath9k_hw_attach_ops(ah);
904

905
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
906
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
907
		return -EIO;
908 909 910 911 912 913 914 915 916 917 918 919 920
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

921
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
922 923
		ah->config.serialize_regmode);

924 925 926 927 928
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

929
	if (!ath9k_hw_macversion_supported(ah)) {
930 931 932 933
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
934
		return -EOPNOTSUPP;
935 936 937 938 939 940 941
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
942 943 944 945

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

946 947 948 949
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
950
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
951 952 953 954 955
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
956
		ath9k_hw_configpcipowersave(ah, 0, 0);
957 958 959
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
960 961 962 963 964 965 966 967 968 969
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

970
	r = ath9k_hw_post_init(ah);
971
	if (r)
972
		return r;
973 974

	ath9k_hw_init_mode_gain_regs(ah);
975 976 977 978
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

979
	ath9k_hw_init_eeprom_fix(ah);
980

981 982
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
983 984
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
985
		return r;
986 987
	}

988
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
989
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
990
	else
991
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
992

S
Sujith 已提交
993
	ath9k_init_nfcal_hist_buffer(ah);
994

995 996
	common->state = ATH_HW_INITIALIZED;

997
	return 0;
998 999
}

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
1014 1015
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
1016
	case AR2427_DEVID_PCIE:
1017
	case AR9300_DEVID_PCIE:
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

1040
static void ath9k_hw_init_qos(struct ath_hw *ah)
1041
{
S
Sujith 已提交
1042 1043
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1044

S
Sujith 已提交
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1055 1056
}

1057
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1058
			      struct ath9k_channel *chan)
1059
{
1060
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
1061

1062
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1063

1064 1065
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
1066 1067
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
1068 1069
	}

S
Sujith 已提交
1070 1071 1072
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1073 1074
}

1075
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1076
					  enum nl80211_iftype opmode)
1077
{
1078
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
1079 1080 1081 1082
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1083

S
Sujith 已提交
1084
	if (ah->config.rx_intr_mitigation)
1085
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1086
	else
1087
		imr_reg |= AR_IMR_RXOK;
1088

1089
	imr_reg |= AR_IMR_TXOK;
1090

1091
	if (opmode == NL80211_IFTYPE_AP)
1092
		imr_reg |= AR_IMR_MIB;
1093

1094
	REG_WRITE(ah, AR_IMR, imr_reg);
1095 1096
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
1097

S
Sujith 已提交
1098 1099 1100 1101 1102
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1103 1104
}

1105
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1106
{
1107 1108 1109
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1110 1111
}

1112
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1113
{
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1124
}
S
Sujith 已提交
1125

1126
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1127 1128
{
	if (tu > 0xFFFF) {
1129 1130
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1131
		ah->globaltxtimeout = (u32) -1;
1132 1133 1134
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1135
		ah->globaltxtimeout = tu;
1136 1137 1138 1139
		return true;
	}
}

1140
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1141
{
1142 1143
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
1144
	int slottime;
1145 1146
	int sifstime;

1147 1148
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1149

1150
	if (ah->misc_mode != 0)
S
Sujith 已提交
1151
		REG_WRITE(ah, AR_PCU_MISC,
1152
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1153 1154 1155 1156 1157 1158

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

1159 1160 1161
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1173
	ath9k_hw_setslottime(ah, slottime);
1174 1175
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1176 1177
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1178
}
1179
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1180

S
Sujith 已提交
1181
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1182
{
1183 1184
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1185
	if (common->state < ATH_HW_INITIALIZED)
1186 1187
		goto free_hw;

S
Sujith 已提交
1188
	if (!AR_SREV_9100(ah))
1189
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1190

1191
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1192 1193

free_hw:
1194
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1195
}
S
Sujith 已提交
1196
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1197 1198 1199 1200 1201

/*******/
/* INI */
/*******/

1202
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1216 1217 1218 1219
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1220
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1221 1222 1223
{
	u32 regval;

1224 1225 1226
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1227 1228 1229
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1230 1231 1232
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1233 1234 1235
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1236 1237 1238 1239 1240
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1241
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1242

1243 1244 1245
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1246 1247 1248
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1249 1250 1251
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1252 1253
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1254 1255 1256 1257
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1258
	if (AR_SREV_9285(ah)) {
1259 1260 1261 1262
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1263 1264
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1265
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1266 1267 1268 1269 1270
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1271
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1272 1273 1274 1275 1276 1277
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1278
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1279 1280 1281
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1282
		break;
1283
	case NL80211_IFTYPE_ADHOC:
1284
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1285 1286 1287
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1288
		break;
1289 1290
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1291
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1292
		break;
S
Sujith 已提交
1293 1294 1295
	}
}

1296 1297
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1313
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1314 1315 1316 1317
{
	u32 rst_flags;
	u32 tmpReg;

1318 1319 1320 1321 1322 1323 1324 1325
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1337
			u32 val;
S
Sujith 已提交
1338
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1339 1340 1341 1342 1343 1344 1345

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1346 1347 1348 1349 1350 1351 1352
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1353
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1354 1355
	udelay(50);

1356
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1357
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1358 1359
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1372
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1373 1374 1375 1376
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1377
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1378 1379
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1380
	REG_WRITE(ah, AR_RTC_RESET, 0);
1381
	udelay(2);
1382 1383 1384 1385

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1386
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1387 1388 1389 1390

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1391 1392
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1393 1394
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1395
		return false;
1396 1397
	}

S
Sujith 已提交
1398 1399 1400 1401 1402
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1403
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1417 1418
}

1419
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1420
				struct ath9k_channel *chan)
1421
{
1422
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1423 1424 1425
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1426
		return false;
1427

1428
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1429
		return false;
1430

1431
	ah->chip_fullsleep = false;
S
Sujith 已提交
1432 1433
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1434

S
Sujith 已提交
1435
	return true;
1436 1437
}

1438
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1439
				    struct ath9k_channel *chan)
1440
{
1441
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1442
	struct ath_common *common = ath9k_hw_common(ah);
1443
	struct ieee80211_channel *channel = chan->chan;
1444
	u32 qnum;
1445
	int r;
1446 1447 1448

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1449 1450 1451
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1452 1453 1454 1455
			return false;
		}
	}

1456
	if (!ath9k_hw_rfbus_req(ah)) {
1457 1458
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1459 1460 1461
		return false;
	}

1462
	ath9k_hw_set_channel_regs(ah, chan);
1463

1464
	r = ath9k_hw_rf_set_freq(ah, chan);
1465 1466 1467 1468
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1469 1470
	}

1471
	ah->eep_ops->set_txpower(ah, chan,
1472
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1473 1474 1475
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1476
			     (u32) regulatory->power_limit));
1477

1478
	ath9k_hw_rfbus_done(ah);
1479

S
Sujith 已提交
1480 1481 1482
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1483
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1484 1485 1486 1487 1488 1489 1490

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1491
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1492
		    bool bChannelChange)
1493
{
1494
	struct ath_common *common = ath9k_hw_common(ah);
1495
	u32 saveLedState;
1496
	struct ath9k_channel *curchan = ah->curchan;
1497 1498
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1499
	u64 tsf = 0;
1500
	int i, r;
1501

1502 1503
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1504

1505
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1506
		return -EIO;
1507

1508
	if (curchan && !ah->chip_fullsleep)
1509 1510 1511
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1512 1513 1514
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1515
	    ((chan->channelFlags & CHANNEL_ALL) ==
1516
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1517 1518
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1519

L
Luis R. Rodriguez 已提交
1520
		if (ath9k_hw_channel_change(ah, chan)) {
1521
			ath9k_hw_loadnf(ah, ah->curchan);
1522
			ath9k_hw_start_nfcal(ah);
1523
			return 0;
1524 1525 1526 1527 1528 1529 1530 1531 1532
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1533 1534 1535 1536
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1537 1538 1539 1540 1541 1542
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1543
	/* Only required on the first reset */
1544 1545 1546 1547 1548 1549 1550
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1551
	if (!ath9k_hw_chip_reset(ah, chan)) {
1552
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1553
		return -EINVAL;
1554 1555
	}

1556
	/* Only required on the first reset */
1557 1558 1559 1560 1561 1562 1563 1564
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1565 1566 1567 1568
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1569 1570
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1571

L
Luis R. Rodriguez 已提交
1572
	r = ath9k_hw_process_ini(ah, chan);
1573 1574
	if (r)
		return r;
1575

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1593 1594 1595
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1596
	ath9k_hw_spur_mitigate_freq(ah, chan);
1597
	ah->eep_ops->set_board_values(ah, chan);
1598

1599 1600
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1601 1602
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1603
		  | (ah->config.
1604
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1605 1606
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1607

1608
	ath_hw_setbssidmask(common);
1609 1610 1611

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1612
	ath9k_hw_write_associd(ah);
1613 1614 1615 1616 1617

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1618
	r = ath9k_hw_rf_set_freq(ah, chan);
1619 1620
	if (r)
		return r;
1621 1622 1623 1624

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1625 1626
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1627 1628
		ath9k_hw_resettxqueue(ah, i);

1629
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1630 1631
	ath9k_hw_init_qos(ah);

1632
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1633
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1634

1635
	ath9k_hw_init_global_settings(ah);
1636

1637
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1653
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1654 1655 1656 1657
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1658 1659 1660 1661 1662 1663 1664
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1665
	if (ah->config.rx_intr_mitigation) {
1666 1667 1668 1669 1670 1671
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

1672
	if (!ath9k_hw_init_cal(ah, chan))
1673
		return -EIO;
1674

1675
	ath9k_hw_restore_chainmask(ah);
1676 1677
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1678 1679 1680
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1681 1682 1683 1684
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1685
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1686
				"CFG Byte Swap Set 0x%x\n", mask);
1687 1688 1689 1690
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1691
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1692
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1693 1694
		}
	} else {
1695 1696 1697
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1698
#ifdef __BIG_ENDIAN
1699 1700
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1701 1702 1703
#endif
	}

1704
	if (ah->btcoex_hw.enabled)
1705 1706
		ath9k_hw_btcoex_enable(ah);

1707
	return 0;
1708
}
1709
EXPORT_SYMBOL(ath9k_hw_reset);
1710

S
Sujith 已提交
1711 1712 1713
/************************/
/* Key Cache Management */
/************************/
1714

1715
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1716
{
S
Sujith 已提交
1717
	u32 keyType;
1718

1719
	if (entry >= ah->caps.keycache_size) {
1720 1721
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1722 1723 1724
		return false;
	}

S
Sujith 已提交
1725
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1726

S
Sujith 已提交
1727 1728 1729 1730 1731 1732 1733 1734
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1735

S
Sujith 已提交
1736 1737
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1738

S
Sujith 已提交
1739 1740 1741 1742
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1743 1744 1745 1746 1747

	}

	return true;
}
1748
EXPORT_SYMBOL(ath9k_hw_keyreset);
1749

1750
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1751
{
S
Sujith 已提交
1752
	u32 macHi, macLo;
1753

1754
	if (entry >= ah->caps.keycache_size) {
1755 1756
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1757
		return false;
1758 1759
	}

S
Sujith 已提交
1760 1761 1762 1763 1764 1765 1766 1767 1768
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1769
	} else {
S
Sujith 已提交
1770
		macLo = macHi = 0;
1771
	}
S
Sujith 已提交
1772 1773
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1774

S
Sujith 已提交
1775
	return true;
1776
}
1777
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1778

1779
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1780
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1781
				 const u8 *mac)
1782
{
1783
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1784
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1785 1786
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1787

S
Sujith 已提交
1788
	if (entry >= pCap->keycache_size) {
1789 1790
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1791
		return false;
1792 1793
	}

S
Sujith 已提交
1794 1795 1796 1797 1798 1799
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1800 1801 1802
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1803 1804 1805 1806 1807 1808 1809 1810
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1811 1812
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1813 1814 1815 1816
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1817
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1818 1819
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1820 1821
			return false;
		}
1822
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1823
			keyType = AR_KEYTABLE_TYPE_40;
1824
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1825 1826 1827 1828 1829 1830 1831 1832
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1833 1834
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1835
		return false;
1836 1837
	}

J
Jouni Malinen 已提交
1838 1839 1840 1841 1842
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1843
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1844
		key4 &= 0xff;
1845

1846 1847 1848 1849 1850 1851 1852
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1853 1854
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1855

1856 1857 1858 1859 1860 1861
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1862 1863
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1864 1865

		/* Write key[95:48] */
S
Sujith 已提交
1866 1867
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1868 1869

		/* Write key[127:96] and key type */
S
Sujith 已提交
1870 1871
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1872 1873

		/* Write MAC address for the entry */
S
Sujith 已提交
1874
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1875

1876
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1889
			u32 mic0, mic1, mic2, mic3, mic4;
1890

S
Sujith 已提交
1891 1892 1893 1894 1895
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1896 1897

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1898 1899
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1900 1901

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1902 1903
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1904 1905

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1906 1907 1908
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1909

S
Sujith 已提交
1910
		} else {
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1927
			u32 mic0, mic2;
1928

S
Sujith 已提交
1929 1930
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1931 1932

			/* Write MIC key[31:0] */
S
Sujith 已提交
1933 1934
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1935 1936

			/* Write MIC key[63:32] */
S
Sujith 已提交
1937 1938
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1939 1940

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1941 1942 1943 1944
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1945 1946

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1947 1948
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1949 1950 1951 1952 1953 1954

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1955 1956 1957
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1958
		/* Write key[47:0] */
S
Sujith 已提交
1959 1960
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1961 1962

		/* Write key[95:48] */
S
Sujith 已提交
1963 1964
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1965 1966

		/* Write key[127:96] and key type */
S
Sujith 已提交
1967 1968
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1969

1970
		/* Write MAC address for the entry */
S
Sujith 已提交
1971 1972
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1973 1974 1975

	return true;
}
1976
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1977

1978
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1979
{
1980
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1981 1982 1983 1984 1985
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1986
}
1987
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1988

S
Sujith 已提交
1989 1990 1991 1992
/******************************/
/* Power Management (Chipset) */
/******************************/

1993 1994 1995 1996
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1997
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1998
{
S
Sujith 已提交
1999 2000
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2001 2002 2003 2004
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
2005 2006
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2007
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
2008
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2009

2010
		/* Shutdown chip. Active low */
2011
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
2012 2013
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2014
	}
2015 2016
}

2017 2018 2019 2020 2021
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2022
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2023
{
S
Sujith 已提交
2024 2025
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2026
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2027

S
Sujith 已提交
2028
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2029
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
2030 2031 2032
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
2033 2034 2035 2036
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
2037 2038
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2039 2040 2041 2042
		}
	}
}

2043
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2044
{
S
Sujith 已提交
2045 2046
	u32 val;
	int i;
2047

S
Sujith 已提交
2048 2049 2050 2051 2052 2053 2054
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2055 2056
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2057 2058 2059 2060
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2061

S
Sujith 已提交
2062 2063 2064
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2065

S
Sujith 已提交
2066 2067 2068 2069 2070 2071 2072
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2073
		}
S
Sujith 已提交
2074
		if (i == 0) {
2075 2076 2077
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2078
			return false;
2079 2080 2081
		}
	}

S
Sujith 已提交
2082
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2083

S
Sujith 已提交
2084
	return true;
2085 2086
}

2087
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2088
{
2089
	struct ath_common *common = ath9k_hw_common(ah);
2090
	int status = true, setChip = true;
S
Sujith 已提交
2091 2092 2093 2094 2095 2096 2097
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2098 2099 2100
	if (ah->power_mode == mode)
		return status;

2101 2102
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2103 2104 2105 2106 2107 2108 2109

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2110
		ah->chip_fullsleep = true;
S
Sujith 已提交
2111 2112 2113 2114
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2115
	default:
2116 2117
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2118 2119
		return false;
	}
2120
	ah->power_mode = mode;
S
Sujith 已提交
2121 2122

	return status;
2123
}
2124
EXPORT_SYMBOL(ath9k_hw_setpower);
2125

2126 2127 2128 2129 2130 2131 2132 2133 2134
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2135 2136 2137
static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
					 int restore,
					 int power_off)
2138
{
S
Sujith 已提交
2139
	u8 i;
V
Vivek Natarajan 已提交
2140
	u32 val;
2141

2142
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2143
		return;
2144

2145
	/* Do not touch SerDes registers */
2146
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2147 2148
		return;

2149
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2150 2151 2152 2153 2154
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
2155
			 * __ath9k_hw_init()
V
Vivek Natarajan 已提交
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2176

V
Vivek Natarajan 已提交
2177 2178 2179
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2180

V
Vivek Natarajan 已提交
2181 2182
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2183

V
Vivek Natarajan 已提交
2184 2185 2186
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2187

V
Vivek Natarajan 已提交
2188 2189 2190 2191
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2192

V
Vivek Natarajan 已提交
2193 2194 2195 2196 2197
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2198

V
Vivek Natarajan 已提交
2199 2200 2201
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2202

V
Vivek Natarajan 已提交
2203 2204 2205
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2206

V
Vivek Natarajan 已提交
2207
		udelay(1000);
2208

V
Vivek Natarajan 已提交
2209 2210
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2211

V
Vivek Natarajan 已提交
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2234

V
Vivek Natarajan 已提交
2235 2236
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2237

V
Vivek Natarajan 已提交
2238
	if (power_off) {
2239
		/*
V
Vivek Natarajan 已提交
2240 2241 2242 2243
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2244
		 */
V
Vivek Natarajan 已提交
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2257
	}
2258 2259
}

S
Sujith 已提交
2260 2261 2262 2263
/**********************/
/* Interrupt Handling */
/**********************/

2264
bool ath9k_hw_intrpend(struct ath_hw *ah)
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2282
EXPORT_SYMBOL(ath9k_hw_intrpend);
2283

2284
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2285 2286 2287
{
	u32 isr = 0;
	u32 mask2 = 0;
2288
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2289 2290
	u32 sync_cause = 0;
	bool fatal_int = false;
2291
	struct ath_common *common = ath9k_hw_common(ah);
2292 2293 2294 2295 2296 2297 2298 2299 2300

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2301 2302
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2329 2330
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2341
		if (ah->config.rx_intr_mitigation) {
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2356 2357
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2358 2359

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2360 2361
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2362 2363 2364
		}

		if (isr & AR_ISR_RXORN) {
2365 2366
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2367 2368 2369
		}

		if (!AR_SREV_9100(ah)) {
2370
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2371 2372 2373 2374 2375 2376 2377 2378
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2379

2380 2381
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2382

2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2400 2401 2402 2403 2404 2405 2406 2407
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2408 2409
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2410 2411
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2412 2413
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2414
			}
2415
			*masked |= ATH9K_INT_FATAL;
2416 2417
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2418 2419
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2420 2421 2422 2423 2424
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2425 2426
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2427 2428 2429 2430 2431
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2432

2433 2434
	return true;
}
2435
EXPORT_SYMBOL(ath9k_hw_getisr);
2436

2437
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2438
{
2439
	enum ath9k_int omask = ah->imask;
2440
	u32 mask, mask2;
2441
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2442
	struct ath_common *common = ath9k_hw_common(ah);
2443

2444
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2445 2446

	if (omask & ATH9K_INT_GLOBAL) {
2447
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2463
		if (ah->txok_interrupt_mask)
2464
			mask |= AR_IMR_TXOK;
2465
		if (ah->txdesc_interrupt_mask)
2466
			mask |= AR_IMR_TXDESC;
2467
		if (ah->txerr_interrupt_mask)
2468
			mask |= AR_IMR_TXERR;
2469
		if (ah->txeol_interrupt_mask)
2470 2471 2472 2473
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2474
		if (ah->config.rx_intr_mitigation)
2475 2476 2477
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2478
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2491 2492 2493
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2504
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2505
	REG_WRITE(ah, AR_IMR, mask);
2506 2507 2508 2509 2510
	ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
			   AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
			   AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
	ah->imrs2_reg |= mask2;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
2511

2512
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2513 2514 2515 2516 2517 2518 2519
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2520
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2533 2534
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2535 2536 2537 2538
	}

	return omask;
}
2539
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2540

S
Sujith 已提交
2541 2542 2543 2544
/*******************/
/* Beacon Handling */
/*******************/

2545
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2546 2547 2548
{
	int flags = 0;

2549
	ah->beacon_interval = beacon_period;
2550

2551
	switch (ah->opmode) {
2552 2553
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2554 2555 2556 2557 2558
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2559
	case NL80211_IFTYPE_ADHOC:
2560
	case NL80211_IFTYPE_MESH_POINT:
2561 2562 2563 2564
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2565 2566
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2567
		flags |= AR_NDP_TIMER_EN;
2568
	case NL80211_IFTYPE_AP:
2569 2570 2571
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2572
				     ah->config.
2573
				     dma_beacon_response_time));
2574 2575
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2576
				     ah->config.
2577
				     sw_beacon_response_time));
2578 2579 2580
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2581
	default:
2582 2583 2584
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
2585 2586
		return;
		break;
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2601
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2602

2603
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2604
				    const struct ath9k_beacon_state *bs)
2605 2606
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2607
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2608
	struct ath_common *common = ath9k_hw_common(ah);
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2634 2635 2636 2637
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2638

S
Sujith 已提交
2639 2640 2641
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2642

S
Sujith 已提交
2643 2644 2645
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2646

S
Sujith 已提交
2647 2648 2649 2650
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2651

S
Sujith 已提交
2652 2653
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2654

S
Sujith 已提交
2655 2656
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2657

S
Sujith 已提交
2658 2659 2660
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2661

2662 2663
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2664
}
2665
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2666

S
Sujith 已提交
2667 2668 2669 2670
/*******************/
/* HW Capabilities */
/*******************/

2671
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2672
{
2673
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2674
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2675
	struct ath_common *common = ath9k_hw_common(ah);
2676
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2677

S
Sujith 已提交
2678
	u16 capField = 0, eeval;
2679

S
Sujith 已提交
2680
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2681
	regulatory->current_rd = eeval;
2682

S
Sujith 已提交
2683
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2684 2685
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2686
	regulatory->current_rd_ext = eeval;
2687

S
Sujith 已提交
2688
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2689

2690
	if (ah->opmode != NL80211_IFTYPE_AP &&
2691
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2692 2693 2694 2695 2696
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2697 2698
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2699
	}
2700

S
Sujith 已提交
2701
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2702 2703 2704 2705 2706 2707
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2708
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2709

S
Sujith 已提交
2710 2711
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2712
		if (ah->config.ht_enable) {
S
Sujith 已提交
2713 2714 2715 2716 2717 2718 2719 2720 2721
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2722 2723 2724
		}
	}

S
Sujith 已提交
2725 2726
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2727
		if (ah->config.ht_enable) {
S
Sujith 已提交
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2738
	}
S
Sujith 已提交
2739

S
Sujith 已提交
2740
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2741 2742 2743 2744
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2745
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2746 2747 2748
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2749 2750
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2751
		/* Use rx_chainmask from EEPROM. */
2752
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2753

2754
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2755
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2756

S
Sujith 已提交
2757 2758
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2759

S
Sujith 已提交
2760 2761
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2762

S
Sujith 已提交
2763 2764 2765
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2766

S
Sujith 已提交
2767 2768 2769
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2770

2771
	if (ah->config.ht_enable)
S
Sujith 已提交
2772 2773 2774
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2775

S
Sujith 已提交
2776 2777 2778 2779
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2780

S
Sujith 已提交
2781 2782 2783 2784 2785
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2786

S
Sujith 已提交
2787 2788 2789 2790 2791
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2792

S
Sujith 已提交
2793
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2794 2795 2796 2797 2798

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2799

2800 2801 2802
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2803 2804
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2805 2806 2807
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2808

S
Sujith 已提交
2809 2810 2811 2812 2813
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2814 2815
	}

S
Sujith 已提交
2816 2817
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2818
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2819 2820 2821 2822 2823 2824
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2825 2826

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2827
	}
S
Sujith 已提交
2828
#endif
2829 2830 2831 2832
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2833

2834
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2835 2836 2837
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2838

2839
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2840 2841 2842 2843 2844
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2845
	} else {
S
Sujith 已提交
2846 2847 2848
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2849 2850
	}

2851 2852 2853 2854
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2855 2856

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2857
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2858
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2859
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2860

2861
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2862
	    ath9k_hw_btcoex_supported(ah)) {
2863 2864
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2865

2866
		if (AR_SREV_9285(ah)) {
2867 2868
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2869
		} else {
2870
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2871
		}
2872
	} else {
2873
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2874
	}
2875

2876 2877 2878
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA;

2879
	return 0;
2880 2881
}

2882
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2883
			    u32 capability, u32 *result)
2884
{
2885
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2904
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2905 2906 2907 2908
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2909
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2910 2911 2912 2913 2914 2915 2916 2917 2918
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2919
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2930
			*result = regulatory->power_limit;
S
Sujith 已提交
2931 2932
			return 0;
		case 2:
2933
			*result = regulatory->max_power_level;
S
Sujith 已提交
2934 2935
			return 0;
		case 3:
2936
			*result = regulatory->tp_scale;
S
Sujith 已提交
2937 2938 2939
			return 0;
		}
		return false;
2940 2941 2942 2943
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2944 2945
	default:
		return false;
2946 2947
	}
}
2948
EXPORT_SYMBOL(ath9k_hw_getcapability);
2949

2950
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2951
			    u32 capability, u32 setting, int *status)
2952
{
S
Sujith 已提交
2953 2954 2955
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2956
			ah->sta_id1_defaults |=
S
Sujith 已提交
2957 2958
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2959
			ah->sta_id1_defaults &=
S
Sujith 已提交
2960 2961 2962 2963
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2964
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2965
		else
2966
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2967 2968 2969
		return true;
	default:
		return false;
2970 2971
	}
}
2972
EXPORT_SYMBOL(ath9k_hw_setcapability);
2973

S
Sujith 已提交
2974 2975 2976
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2977

2978
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2979 2980 2981 2982
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2983

S
Sujith 已提交
2984 2985 2986 2987 2988 2989
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2990

S
Sujith 已提交
2991
	gpio_shift = (gpio % 6) * 5;
2992

S
Sujith 已提交
2993 2994 2995 2996
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2997
	} else {
S
Sujith 已提交
2998 2999 3000 3001 3002
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3003 3004 3005
	}
}

3006
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3007
{
S
Sujith 已提交
3008
	u32 gpio_shift;
3009

3010
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3011

S
Sujith 已提交
3012
	gpio_shift = gpio << 1;
3013

S
Sujith 已提交
3014 3015 3016 3017
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3018
}
3019
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3020

3021
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3022
{
3023 3024 3025
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3026
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3027
		return 0xffffffff;
3028

3029 3030 3031
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
3032 3033
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
3034 3035
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3036 3037 3038 3039 3040
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3041
}
3042
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3043

3044
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3045
			 u32 ah_signal_type)
3046
{
S
Sujith 已提交
3047
	u32 gpio_shift;
3048

S
Sujith 已提交
3049
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3050

S
Sujith 已提交
3051
	gpio_shift = 2 * gpio;
3052

S
Sujith 已提交
3053 3054 3055 3056
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3057
}
3058
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3059

3060
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3061
{
3062 3063 3064
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
3065 3066
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3067
}
3068
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3069

3070
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3071
{
S
Sujith 已提交
3072
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3073
}
3074
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3075

3076
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3077
{
S
Sujith 已提交
3078
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3079
}
3080
EXPORT_SYMBOL(ath9k_hw_setantenna);
3081

S
Sujith 已提交
3082 3083 3084 3085
/*********************/
/* General Operation */
/*********************/

3086
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3087
{
S
Sujith 已提交
3088 3089
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3090

S
Sujith 已提交
3091 3092 3093 3094
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3095

S
Sujith 已提交
3096
	return bits;
3097
}
3098
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3099

3100
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3101
{
S
Sujith 已提交
3102
	u32 phybits;
3103

S
Sujith 已提交
3104 3105
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3106 3107 3108 3109 3110 3111
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3112

S
Sujith 已提交
3113 3114 3115 3116 3117 3118 3119
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3120
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3121

3122
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3123
{
3124 3125 3126 3127 3128
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3129
}
3130
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3131

3132
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3133
{
3134
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3135
		return false;
3136

3137 3138 3139 3140 3141
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3142
}
3143
EXPORT_SYMBOL(ath9k_hw_disable);
3144

3145
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3146
{
3147
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3148
	struct ath9k_channel *chan = ah->curchan;
3149
	struct ieee80211_channel *channel = chan->chan;
3150

3151
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3152

3153
	ah->eep_ops->set_txpower(ah, chan,
3154
				 ath9k_regd_get_ctl(regulatory, chan),
3155 3156 3157
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3158
				 (u32) regulatory->power_limit));
3159
}
3160
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3161

3162
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3163
{
3164
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3165
}
3166
EXPORT_SYMBOL(ath9k_hw_setmac);
3167

3168
void ath9k_hw_setopmode(struct ath_hw *ah)
3169
{
3170
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3171
}
3172
EXPORT_SYMBOL(ath9k_hw_setopmode);
3173

3174
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3175
{
S
Sujith 已提交
3176 3177
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3178
}
3179
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3180

3181
void ath9k_hw_write_associd(struct ath_hw *ah)
3182
{
3183 3184 3185 3186 3187
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3188
}
3189
EXPORT_SYMBOL(ath9k_hw_write_associd);
3190

3191
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3192
{
S
Sujith 已提交
3193
	u64 tsf;
3194

S
Sujith 已提交
3195 3196
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3197

S
Sujith 已提交
3198 3199
	return tsf;
}
3200
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3201

3202
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3203 3204
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3205
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3206
}
3207
EXPORT_SYMBOL(ath9k_hw_settsf64);
3208

3209
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3210
{
3211 3212
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3213 3214
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3215

S
Sujith 已提交
3216 3217
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3218
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3219

S
Sujith 已提交
3220
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3221 3222
{
	if (setting)
3223
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3224
	else
3225
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3226
}
3227
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3228

3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3244
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3245
{
L
Luis R. Rodriguez 已提交
3246
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3247 3248
	u32 macmode;

L
Luis R. Rodriguez 已提交
3249
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3250 3251 3252
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3253

S
Sujith 已提交
3254
	REG_WRITE(ah, AR_2040_MODE, macmode);
3255
}
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3302
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3303 3304 3305
{
	return REG_READ(ah, AR_TSF_L32);
}
3306
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3320 3321 3322
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3335
EXPORT_SYMBOL(ath_gen_timer_alloc);
3336

3337 3338 3339 3340
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3351 3352 3353
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3377
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3378

3379
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3399
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3400 3401 3402 3403 3404 3405 3406 3407 3408

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3409
EXPORT_SYMBOL(ath_gen_timer_free);
3410 3411 3412 3413 3414 3415 3416 3417

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3418
	struct ath_common *common = ath9k_hw_common(ah);
3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3433 3434
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3435 3436 3437 3438 3439 3440 3441
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3442 3443
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3444 3445 3446
		timer->trigger(timer->arg);
	}
}
3447
EXPORT_SYMBOL(ath_gen_timer_isr);
3448

3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3471 3472
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3490
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3507
static const char *ath9k_hw_rf_name(u16 rf_version)
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);
3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555

/* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
static void ar9002_hw_attach_ops(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
	struct ath_hw_ops *ops = ath9k_hw_ops(ah);

	priv_ops->init_cal_settings = ar9002_hw_init_cal_settings;
	priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
	priv_ops->macversion_supported = ar9002_hw_macversion_supported;

	ops->config_pci_powersave = ar9002_hw_configpcipowersave;
3556

3557
	ar5008_hw_attach_phy_ops(ah);
3558 3559
	if (AR_SREV_9280_10_OR_LATER(ah))
		ar9002_hw_attach_phy_ops(ah);
3560 3561 3562 3563 3564
}

/* Sets up the AR9003 hardware familiy callbacks */
static void ar9003_hw_attach_ops(struct ath_hw *ah)
{
3565 3566 3567 3568
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	priv_ops->macversion_supported = ar9003_hw_macversion_supported;

3569
	ar9003_hw_attach_phy_ops(ah);
3570
}