hw.c 102.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
51 52 53
/********************/
/* Helper Functions */
/********************/
54

55
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
56
{
57
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
58

59
	if (!ah->curchan) /* should really check for CCK instead */
60 61 62 63
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
64 65
}

66
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
67
{
68
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
69

70
	if (conf_is_ht40(conf))
S
Sujith 已提交
71 72 73 74
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
75

S
Sujith 已提交
76
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
77 78 79
{
	int i;

S
Sujith 已提交
80 81 82
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
83 84 85 86 87
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
88

89 90 91
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
92

S
Sujith 已提交
93
	return false;
94
}
95
EXPORT_SYMBOL(ath9k_hw_wait);
96 97 98 99 100 101 102 103 104 105 106 107 108

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

109
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
110 111
			     u16 flags, u16 *low,
			     u16 *high)
112
{
113
	struct ath9k_hw_capabilities *pCap = &ah->caps;
114

S
Sujith 已提交
115 116 117 118
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
119
	}
S
Sujith 已提交
120 121 122 123 124 125
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
126 127
}

128
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
129
			   u8 phy, int kbps,
S
Sujith 已提交
130 131
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
132
{
S
Sujith 已提交
133
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
134

S
Sujith 已提交
135 136
	if (kbps == 0)
		return 0;
137

138
	switch (phy) {
S
Sujith 已提交
139
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
140
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
141
		if (shortPreamble)
S
Sujith 已提交
142 143 144 145
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
146
	case WLAN_RC_PHY_OFDM:
147
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
148 149 150 151 152 153
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
154 155
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
171
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
172
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
173 174 175
		txTime = 0;
		break;
	}
176

S
Sujith 已提交
177 178
	return txTime;
}
179
EXPORT_SYMBOL(ath9k_hw_computetxtime);
180

181
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
182 183
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
184
{
S
Sujith 已提交
185
	int8_t extoff;
186

S
Sujith 已提交
187 188 189 190
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
191 192
	}

S
Sujith 已提交
193 194 195 196 197 198 199 200 201 202
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
203

S
Sujith 已提交
204 205
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
206
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
207
	centers->ext_center =
208
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
209 210
}

S
Sujith 已提交
211 212 213 214
/******************/
/* Chip Revisions */
/******************/

215
static void ath9k_hw_read_revisions(struct ath_hw *ah)
216
{
S
Sujith 已提交
217
	u32 val;
218

S
Sujith 已提交
219
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
220

S
Sujith 已提交
221 222
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
223 224 225
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
226
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
227 228
	} else {
		if (!AR_SREV_9100(ah))
229
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
230

231
		ah->hw_version.macRev = val & AR_SREV_REVISION;
232

233
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
234
			ah->is_pciexpress = true;
S
Sujith 已提交
235
	}
236 237
}

238
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
239
{
S
Sujith 已提交
240 241
	u32 val;
	int i;
242

S
Sujith 已提交
243
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
244

S
Sujith 已提交
245 246 247 248
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
249

S
Sujith 已提交
250
	return ath9k_hw_reverse_bits(val, 8);
251 252
}

S
Sujith 已提交
253 254 255 256
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

257
static void ath9k_hw_disablepcie(struct ath_hw *ah)
258
{
259
	if (AR_SREV_9100(ah))
S
Sujith 已提交
260
		return;
261

S
Sujith 已提交
262 263 264 265 266 267 268 269 270
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
271

S
Sujith 已提交
272
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
273 274
}

275
static bool ath9k_hw_chip_test(struct ath_hw *ah)
276
{
277
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
278 279 280 281 282 283 284
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
285

S
Sujith 已提交
286 287 288
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
289

S
Sujith 已提交
290 291 292 293 294 295
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
296 297 298 299 300
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
301 302 303 304 305 306 307 308
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
309 310 311 312 313
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
314 315
				return false;
			}
316
		}
S
Sujith 已提交
317
		REG_WRITE(ah, regAddr[i], regHold[i]);
318
	}
S
Sujith 已提交
319
	udelay(100);
320

321 322 323
	return true;
}

324
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
325 326
{
	int i;
327

328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
343

S
Sujith 已提交
344
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
345 346
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
347 348
	}

S
Sujith 已提交
349
	ah->config.rx_intr_mitigation = true;
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
368
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
369
}
370
EXPORT_SYMBOL(ath9k_hw_init);
371

372
static void ath9k_hw_init_defaults(struct ath_hw *ah)
373
{
374 375 376 377 378 379
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

380 381
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
382 383

	ah->ah_flags = 0;
384
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
385
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
386 387 388
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

389 390 391 392 393 394
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
395
	ah->power_mode = ATH9K_PM_UNDEFINED;
396 397
}

398
static int ath9k_hw_rf_claim(struct ath_hw *ah)
399
{
S
Sujith 已提交
400 401 402 403 404 405 406 407 408 409 410 411 412 413
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
414
	default:
415 416 417
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
418
		return -EOPNOTSUPP;
419 420
	}

421
	ah->hw_version.analog5GhzRev = val;
422

S
Sujith 已提交
423
	return 0;
424 425
}

426
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
427
{
428
	struct ath_common *common = ath9k_hw_common(ah);
429 430 431 432 433 434
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
435
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
436
		sum += eeval;
437 438
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
439
	}
S
Sujith 已提交
440
	if (sum == 0 || sum == 0xffff * 3)
441 442 443 444 445
		return -EADDRNOTAVAIL;

	return 0;
}

446
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
447 448 449
{
	u32 rxgain_type;

S
Sujith 已提交
450 451
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
452 453

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
454
			INIT_INI_ARRAY(&ah->iniModesRxGain,
455 456 457
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
458
			INIT_INI_ARRAY(&ah->iniModesRxGain,
459 460 461
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
462
			INIT_INI_ARRAY(&ah->iniModesRxGain,
463 464
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
465
	} else {
466
		INIT_INI_ARRAY(&ah->iniModesRxGain,
467 468
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
469
	}
470 471
}

472
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
473 474 475
{
	u32 txgain_type;

S
Sujith 已提交
476 477
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
478 479

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
480
			INIT_INI_ARRAY(&ah->iniModesTxGain,
481 482 483
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
484
			INIT_INI_ARRAY(&ah->iniModesTxGain,
485 486
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
487
	} else {
488
		INIT_INI_ARRAY(&ah->iniModesTxGain,
489 490
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
491
	}
492 493
}

494
static int ath9k_hw_post_init(struct ath_hw *ah)
495
{
S
Sujith 已提交
496
	int ecode;
497

S
Sujith 已提交
498
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
499
		return -ENODEV;
500

S
Sujith 已提交
501 502
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
503 504
		return ecode;

505
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
506 507
	if (ecode != 0)
		return ecode;
508

509 510 511 512
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
513

514 515 516 517 518 519 520 521 522
        if (!AR_SREV_9280_10_OR_LATER(ah)) {
		ecode = ath9k_hw_rf_alloc_ext_banks(ah);
		if (ecode) {
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed allocating banks for "
				  "external radio\n");
			return ecode;
		}
	}
523

S
Sujith 已提交
524 525
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
526
		ath9k_hw_ani_init(ah);
527 528 529 530 531
	}

	return 0;
}

532 533 534 535 536 537 538 539 540 541 542 543
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
544
	case AR9271_USB:
545 546 547 548 549 550 551
		return true;
	default:
		break;
	}
	return false;
}

552 553 554 555 556 557 558 559 560 561
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
562
	case AR_SREV_VERSION_9271:
563
		return true;
564 565 566 567 568 569
	default:
		break;
	}
	return false;
}

570
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
571
{
S
Sujith 已提交
572 573
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
574 575
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
576
				&adc_gain_cal_single_sample;
577
			ah->adcdc_caldata.calData =
S
Sujith 已提交
578
				&adc_dc_cal_single_sample;
579
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
580 581
				&adc_init_dc_cal;
		} else {
582 583
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
584
				&adc_gain_cal_multi_sample;
585
			ah->adcdc_caldata.calData =
S
Sujith 已提交
586
				&adc_dc_cal_multi_sample;
587
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
588 589
				&adc_init_dc_cal;
		}
590
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
591
	}
592
}
593

594 595
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
596
	if (AR_SREV_9271(ah)) {
597 598 599 600 601 602 603
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
604 605 606
		return;
	}

607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
637

638

639
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
640
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
641
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
642 643
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

644 645
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
646 647 648
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
649
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
650 651 652 653 654
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
655
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
656
			       ARRAY_SIZE(ar9285Modes_9285), 6);
657
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
658 659
			       ARRAY_SIZE(ar9285Common_9285), 2);

660 661
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
662 663 664
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
665
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
666 667 668 669
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
670
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
671
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
672
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
673
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
674

675 676
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
677 678 679
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
680
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
681 682 683
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
684
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
685 686 687
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
688
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
689
			       ARRAY_SIZE(ar9280Modes_9280), 6);
690
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
691 692
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
693
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
694
			       ARRAY_SIZE(ar5416Modes_9160), 6);
695
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
696
			       ARRAY_SIZE(ar5416Common_9160), 2);
697
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
698
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
699
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
700
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
701
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
702
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
703
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
704
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
705
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
706
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
707
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
708
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
709
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
710
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
711
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
712 713
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
714
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
715 716 717
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
718
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
719 720 721
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
722
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
723
			       ARRAY_SIZE(ar5416Modes_9100), 6);
724
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
725
			       ARRAY_SIZE(ar5416Common_9100), 2);
726
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
727
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
728
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
729
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
730
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
731
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
732
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
733
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
734
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
735
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
736
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
737
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
738
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
739
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
740
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
741
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
742
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
743 744
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
745
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Modes), 6);
747
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416Common), 2);
749
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416Bank0), 2);
751
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
752
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
753
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
754
			       ARRAY_SIZE(ar5416Bank1), 2);
755
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
756
			       ARRAY_SIZE(ar5416Bank2), 2);
757
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
758
			       ARRAY_SIZE(ar5416Bank3), 3);
759
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
760
			       ARRAY_SIZE(ar5416Bank6), 3);
761
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
762
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
763
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
764
			       ARRAY_SIZE(ar5416Bank7), 2);
765
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
766
			       ARRAY_SIZE(ar5416Addac), 2);
767
	}
768
}
769

770 771
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
772
	if (AR_SREV_9287_11_OR_LATER(ah))
773 774 775 776 777 778 779 780 781 782
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

783
	if (AR_SREV_9287_11_OR_LATER(ah)) {
784 785 786 787 788 789 790 791 792 793
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
794 795 796 797 798 799 800 801 802 803 804 805 806 807
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
808
}
809

810 811 812
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
813 814 815 816 817

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
818 819
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
820

821 822
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
823

824
				INI_RA(&ah->iniModes, i, j) =
825
					ath9k_hw_ini_fixup(ah,
826
							   &ah->eeprom.def,
S
Sujith 已提交
827 828
							   reg, val);
			}
829
		}
S
Sujith 已提交
830
	}
831 832
}

833
int ath9k_hw_init(struct ath_hw *ah)
834
{
835
	struct ath_common *common = ath9k_hw_common(ah);
836
	int r = 0;
837

838 839 840 841
	if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unsupported device ID: 0x%0x\n",
			  ah->hw_version.devid);
842
		return -EOPNOTSUPP;
843
	}
844 845 846 847 848

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
849 850
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
851
		return -EIO;
852 853
	}

854
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
855
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
856
		return -EIO;
857 858 859 860 861 862 863 864 865 866 867 868 869
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

870
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
871 872
		ah->config.serialize_regmode);

873 874 875 876 877
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

878
	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
879 880 881 882
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
883
		return -EOPNOTSUPP;
884 885 886 887 888 889 890
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
891 892 893 894

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

895 896 897 898 899
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
900
	if (AR_SREV_9280_10_OR_LATER(ah)) {
901
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
902
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
903 904
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
	} else {
905
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
906 907
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
	}
908 909 910 911

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
912
		ath9k_hw_configpcipowersave(ah, 0, 0);
913 914 915
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
916 917 918 919 920 921 922 923 924 925
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

926
	r = ath9k_hw_post_init(ah);
927
	if (r)
928
		return r;
929 930

	ath9k_hw_init_mode_gain_regs(ah);
931 932 933 934
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

935
	ath9k_hw_init_11a_eeprom_fix(ah);
936

937 938
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
939 940
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
941
		return r;
942 943
	}

944
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
945
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
946
	else
947
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
948

S
Sujith 已提交
949
	ath9k_init_nfcal_hist_buffer(ah);
950

951 952
	common->state = ATH_HW_INITIALIZED;

953
	return 0;
954 955
}

956
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
957
			     struct ath9k_channel *chan)
958
{
S
Sujith 已提交
959
	u32 synthDelay;
960

S
Sujith 已提交
961
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
962
	if (IS_CHAN_B(chan))
S
Sujith 已提交
963 964 965
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
966

S
Sujith 已提交
967
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
968

S
Sujith 已提交
969
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
970 971
}

972
static void ath9k_hw_init_qos(struct ath_hw *ah)
973
{
S
Sujith 已提交
974 975
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
976

S
Sujith 已提交
977 978 979 980 981 982 983 984 985 986
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
987 988
}

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
{
	u32 lcr;
	u32 baud_divider = freq * 1000 * 1000 / 16 / baud;

	lcr = REG_READ(ah , 0x5100c);
	lcr |= 0x80;

	REG_WRITE(ah, 0x5100c, lcr);
	REG_WRITE(ah, 0x51004, (baud_divider >> 8));
	REG_WRITE(ah, 0x51000, (baud_divider & 0xff));

	lcr &= ~0x80;
	REG_WRITE(ah, 0x5100c, lcr);
}

1005
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1006
			      struct ath9k_channel *chan)
1007
{
S
Sujith 已提交
1008
	u32 pll;
1009

S
Sujith 已提交
1010 1011 1012
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1013
		else
S
Sujith 已提交
1014 1015 1016 1017
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1018

S
Sujith 已提交
1019 1020 1021 1022
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1023

S
Sujith 已提交
1024 1025
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1026 1027


S
Sujith 已提交
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1038

S
Sujith 已提交
1039
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1040

S
Sujith 已提交
1041
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1042

S
Sujith 已提交
1043 1044 1045 1046
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1047

S
Sujith 已提交
1048 1049 1050 1051 1052 1053
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1054

S
Sujith 已提交
1055 1056 1057 1058
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1059

S
Sujith 已提交
1060 1061 1062 1063 1064 1065
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1066
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
		if ((pll == 0x142c) || (pll == 0x2850) ) {
			udelay(500);
			/* set CLKOBS to output AHB clock */
			REG_WRITE(ah, 0x7020, 0xe);
			/*
			 * 0x304: 117Mhz, ahb_ratio: 1x1
			 * 0x306: 40Mhz, ahb_ratio: 1x1
			 */
			REG_WRITE(ah, 0x50040, 0x304);
			/*
			 * makes adjustments for the baud dividor to keep the
			 * targetted baud rate based on the used core clock.
			 */
			ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
						    AR9271_TARGET_BAUD_RATE);
		}
	}

S
Sujith 已提交
1088 1089 1090
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1091 1092
}

1093
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1094 1095 1096
{
	int rx_chainmask, tx_chainmask;

1097 1098
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1099 1100 1101 1102 1103 1104

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1105
		if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1130
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1131
					  enum nl80211_iftype opmode)
1132
{
1133
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1134 1135 1136 1137
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1138

S
Sujith 已提交
1139
	if (ah->config.rx_intr_mitigation)
1140
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1141
	else
1142
		ah->mask_reg |= AR_IMR_RXOK;
1143

1144
	ah->mask_reg |= AR_IMR_TXOK;
1145

1146
	if (opmode == NL80211_IFTYPE_AP)
1147
		ah->mask_reg |= AR_IMR_MIB;
1148

1149
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1150
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1151

S
Sujith 已提交
1152 1153 1154 1155 1156
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1157 1158
}

1159
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1160
{
1161 1162 1163
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1164 1165
}

1166
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1167
{
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1178
}
S
Sujith 已提交
1179

1180
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1181 1182
{
	if (tu > 0xFFFF) {
1183 1184
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1185
		ah->globaltxtimeout = (u32) -1;
1186 1187 1188
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1189
		ah->globaltxtimeout = tu;
1190 1191 1192 1193
		return true;
	}
}

1194
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1195
{
1196 1197 1198 1199
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
	int sifstime;

1200 1201
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1202

1203
	if (ah->misc_mode != 0)
S
Sujith 已提交
1204
		REG_WRITE(ah, AR_PCU_MISC,
1205
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

	acktimeout = ah->slottime + sifstime;
	ath9k_hw_setslottime(ah, ah->slottime);
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1216 1217
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1218
}
1219
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1220

S
Sujith 已提交
1221
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1222
{
1223 1224 1225 1226 1227
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->state <= ATH_HW_INITIALIZED)
		goto free_hw;

S
Sujith 已提交
1228
	if (!AR_SREV_9100(ah))
1229
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1230

1231
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1232 1233

free_hw:
1234 1235
	if (!AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1236
	kfree(ah);
1237
	ah = NULL;
S
Sujith 已提交
1238
}
S
Sujith 已提交
1239
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1240 1241 1242 1243 1244

/*******/
/* INI */
/*******/

1245
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1246 1247
				  struct ath9k_channel *chan)
{
1248 1249 1250 1251 1252 1253 1254 1255 1256
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
1257 1258
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
			      AR_PHY_SPECTRAL_SCAN_ENABLE;
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1270 1271 1272 1273 1274 1275 1276
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1277 1278 1279 1280 1281 1282 1283 1284 1285
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1286

1287
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1288 1289
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1290 1291 1292 1293
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1294
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1295 1296
}

1297
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1298
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1299
			      u32 reg, u32 value)
1300
{
S
Sujith 已提交
1301
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1302
	struct ath_common *common = ath9k_hw_common(ah);
1303

1304
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1305 1306
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1307
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1308 1309 1310 1311
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1312 1313 1314
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1315 1316 1317 1318
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1319 1320
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1321 1322
			}

1323 1324
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1325 1326 1327 1328 1329
		}
		break;
	}

	return value;
1330 1331
}

1332
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1333 1334 1335
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1336
	if (ah->eep_map == EEP_MAP_4KBITS)
1337 1338 1339 1340 1341
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1342 1343 1344 1345
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1361 1362
}

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1378
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1379
				struct ath9k_channel *chan)
1380
{
1381
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1382
	int i, regWrites = 0;
1383
	struct ieee80211_channel *channel = chan->chan;
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1415
	ah->eep_ops->set_addac(ah, chan);
1416

1417
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1418
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1419 1420 1421
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1422 1423
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1424

1425 1426
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1427

1428
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1429

1430 1431 1432
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1433 1434
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1435

1436 1437
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1438 1439 1440
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1441 1442 1443 1444

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1445
		    && ah->config.analog_shiftreg) {
1446 1447 1448 1449 1450 1451
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1452
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1453
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1454

1455 1456
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1457
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1458

1459 1460 1461
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1462 1463 1464 1465

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1466
		    && ah->config.analog_shiftreg) {
1467 1468 1469 1470 1471 1472
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1473
	ath9k_hw_write_regs(ah, freqIndex, regWrites);
1474

1475 1476 1477 1478
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

1479
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1480
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1481 1482 1483 1484
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1485
	ath9k_hw_set_regs(ah, chan);
1486 1487
	ath9k_hw_init_chain_masks(ah);

1488 1489 1490
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1491
	ah->eep_ops->set_txpower(ah, chan,
1492
				 ath9k_regd_get_ctl(regulatory, chan),
1493 1494 1495
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1496
				 (u32) regulatory->power_limit));
1497 1498

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1499 1500
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1501 1502 1503 1504 1505 1506
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1507 1508 1509 1510
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1511
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1512
{
S
Sujith 已提交
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1531
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1532 1533 1534 1535
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1536
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1537 1538 1539
{
	u32 regval;

1540 1541 1542
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1543 1544 1545
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1546 1547 1548
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1549 1550 1551
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1552 1553 1554 1555 1556
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1557
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1558

1559 1560 1561
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1562 1563 1564
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1565 1566 1567
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1568 1569
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1570 1571 1572 1573
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1574
	if (AR_SREV_9285(ah)) {
1575 1576 1577 1578
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1579 1580
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1581
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1582 1583 1584 1585 1586
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1587
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1588 1589 1590 1591 1592 1593
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1594
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1595 1596 1597
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1598
		break;
1599
	case NL80211_IFTYPE_ADHOC:
1600
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1601 1602 1603
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1604
		break;
1605 1606
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1607
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1608
		break;
S
Sujith 已提交
1609 1610 1611
	}
}

1612
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1631
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1665
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1666 1667 1668 1669
{
	u32 rst_flags;
	u32 tmpReg;

1670 1671 1672 1673 1674 1675 1676 1677
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1700
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1701 1702
	udelay(50);

1703
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1704
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1705 1706
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1719
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1720 1721 1722 1723
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1724 1725 1726
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1727
	REG_WRITE(ah, AR_RTC_RESET, 0);
1728
	udelay(2);
1729 1730 1731 1732

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1733
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1734 1735 1736 1737

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1738 1739
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1740 1741
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1742
		return false;
1743 1744
	}

S
Sujith 已提交
1745 1746 1747 1748 1749
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1750
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1764 1765
}

L
Luis R. Rodriguez 已提交
1766
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1767
{
S
Sujith 已提交
1768
	u32 phymode;
1769
	u32 enableDacFifo = 0;
1770

1771 1772 1773 1774
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1775
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1776
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1777 1778 1779

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1780

S
Sujith 已提交
1781 1782 1783
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1784 1785

	}
S
Sujith 已提交
1786 1787
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1788
	ath9k_hw_set11nmac2040(ah);
1789

S
Sujith 已提交
1790 1791
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1792 1793
}

1794
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1795
				struct ath9k_channel *chan)
1796
{
1797
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1798 1799 1800
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1801
		return false;
1802

1803
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1804
		return false;
1805

1806
	ah->chip_fullsleep = false;
S
Sujith 已提交
1807 1808
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1809

S
Sujith 已提交
1810
	return true;
1811 1812
}

1813
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1814
				    struct ath9k_channel *chan)
1815
{
1816
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1817
	struct ath_common *common = ath9k_hw_common(ah);
1818
	struct ieee80211_channel *channel = chan->chan;
1819
	u32 synthDelay, qnum;
1820
	int r;
1821 1822 1823

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1824 1825 1826
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1827 1828 1829 1830 1831 1832
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1833
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1834 1835
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1836 1837 1838
		return false;
	}

L
Luis R. Rodriguez 已提交
1839
	ath9k_hw_set_regs(ah, chan);
1840

1841
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
1842 1843 1844 1845
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1846 1847
	}

1848
	ah->eep_ops->set_txpower(ah, chan,
1849
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1850 1851 1852
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1853
			     (u32) regulatory->power_limit));
1854 1855

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1856
	if (IS_CHAN_B(chan))
1857 1858 1859 1860 1861 1862 1863 1864
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1865 1866 1867
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1868
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1869 1870 1871 1872 1873 1874 1875

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

J
Johannes Berg 已提交
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

1888
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1889
		    bool bChannelChange)
1890
{
1891
	struct ath_common *common = ath9k_hw_common(ah);
1892
	u32 saveLedState;
1893
	struct ath9k_channel *curchan = ah->curchan;
1894 1895
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1896
	u64 tsf = 0;
1897
	int i, rx_chainmask, r;
1898

1899 1900
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1901

1902
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1903
		return -EIO;
1904

1905
	if (curchan && !ah->chip_fullsleep)
1906 1907 1908
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1909 1910 1911
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1912
	    ((chan->channelFlags & CHANNEL_ALL) ==
1913
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1914 1915
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1916

L
Luis R. Rodriguez 已提交
1917
		if (ath9k_hw_channel_change(ah, chan)) {
1918
			ath9k_hw_loadnf(ah, ah->curchan);
1919
			ath9k_hw_start_nfcal(ah);
1920
			return 0;
1921 1922 1923 1924 1925 1926 1927 1928 1929
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1930 1931 1932 1933
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1934 1935 1936 1937 1938 1939
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1940 1941 1942 1943 1944 1945 1946
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1947
	if (!ath9k_hw_chip_reset(ah, chan)) {
1948
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1949
		return -EINVAL;
1950 1951
	}

1952 1953 1954 1955 1956 1957 1958 1959
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1960 1961 1962 1963
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1964 1965
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1966

1967
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1968 1969 1970 1971 1972 1973 1974 1975 1976
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
1977
	r = ath9k_hw_process_ini(ah, chan);
1978 1979
	if (r)
		return r;
1980

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1998 1999 2000
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

2001
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
2002
	ah->eep_ops->set_board_values(ah, chan);
2003

2004 2005
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2006 2007
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2008
		  | (ah->config.
2009
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2010 2011
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2012

2013
	ath_hw_setbssidmask(common);
2014 2015 2016

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2017
	ath9k_hw_write_associd(ah);
2018 2019 2020 2021 2022

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2023
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
2024 2025
	if (r)
		return r;
2026 2027 2028 2029

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2030 2031
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2032 2033
		ath9k_hw_resettxqueue(ah, i);

2034
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2035 2036
	ath9k_hw_init_qos(ah);

2037
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2038
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2039

2040
	ath9k_hw_init_global_settings(ah);
2041

2042
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2058
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2059 2060 2061 2062
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2063 2064 2065 2066 2067 2068 2069
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
2070
	if (ah->config.rx_intr_mitigation) {
2071 2072 2073 2074 2075 2076
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2077
	if (!ath9k_hw_init_cal(ah, chan))
2078
		return -EIO;
2079

2080
	rx_chainmask = ah->rxchainmask;
2081 2082 2083 2084 2085 2086 2087
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2088 2089 2090
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2091 2092 2093 2094
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2095
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2096
				"CFG Byte Swap Set 0x%x\n", mask);
2097 2098 2099 2100
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2101
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2102
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2103 2104
		}
	} else {
2105 2106 2107
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2108
#ifdef __BIG_ENDIAN
2109 2110
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2111 2112 2113
#endif
	}

2114
	if (ah->btcoex_hw.enabled)
2115 2116
		ath9k_hw_btcoex_enable(ah);

2117
	return 0;
2118
}
2119
EXPORT_SYMBOL(ath9k_hw_reset);
2120

S
Sujith 已提交
2121 2122 2123
/************************/
/* Key Cache Management */
/************************/
2124

2125
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2126
{
S
Sujith 已提交
2127
	u32 keyType;
2128

2129
	if (entry >= ah->caps.keycache_size) {
2130 2131
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2132 2133 2134
		return false;
	}

S
Sujith 已提交
2135
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2136

S
Sujith 已提交
2137 2138 2139 2140 2141 2142 2143 2144
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2145

S
Sujith 已提交
2146 2147
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2148

S
Sujith 已提交
2149 2150 2151 2152
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2153 2154 2155 2156 2157

	}

	return true;
}
2158
EXPORT_SYMBOL(ath9k_hw_keyreset);
2159

2160
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2161
{
S
Sujith 已提交
2162
	u32 macHi, macLo;
2163

2164
	if (entry >= ah->caps.keycache_size) {
2165 2166
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2167
		return false;
2168 2169
	}

S
Sujith 已提交
2170 2171 2172 2173 2174 2175 2176 2177 2178
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2179
	} else {
S
Sujith 已提交
2180
		macLo = macHi = 0;
2181
	}
S
Sujith 已提交
2182 2183
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2184

S
Sujith 已提交
2185
	return true;
2186
}
2187
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2188

2189
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2190
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2191
				 const u8 *mac)
2192
{
2193
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2194
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2195 2196
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2197

S
Sujith 已提交
2198
	if (entry >= pCap->keycache_size) {
2199 2200
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2201
		return false;
2202 2203
	}

S
Sujith 已提交
2204 2205 2206 2207 2208 2209
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2210 2211 2212
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2213 2214 2215 2216 2217 2218 2219 2220
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2221 2222
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2223 2224 2225 2226
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2227
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2228 2229
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2230 2231
			return false;
		}
2232
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2233
			keyType = AR_KEYTABLE_TYPE_40;
2234
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2235 2236 2237 2238 2239 2240 2241 2242
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2243 2244
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2245
		return false;
2246 2247
	}

J
Jouni Malinen 已提交
2248 2249 2250 2251 2252
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2253
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2254
		key4 &= 0xff;
2255

2256 2257 2258 2259 2260 2261 2262
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2263 2264
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2265

2266 2267 2268 2269 2270 2271
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2272 2273
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2274 2275

		/* Write key[95:48] */
S
Sujith 已提交
2276 2277
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2278 2279

		/* Write key[127:96] and key type */
S
Sujith 已提交
2280 2281
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2282 2283

		/* Write MAC address for the entry */
S
Sujith 已提交
2284
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2285

2286
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2299
			u32 mic0, mic1, mic2, mic3, mic4;
2300

S
Sujith 已提交
2301 2302 2303 2304 2305
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2306 2307

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2308 2309
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2310 2311

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2312 2313
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2314 2315

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2316 2317 2318
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2319

S
Sujith 已提交
2320
		} else {
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2337
			u32 mic0, mic2;
2338

S
Sujith 已提交
2339 2340
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2341 2342

			/* Write MIC key[31:0] */
S
Sujith 已提交
2343 2344
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2345 2346

			/* Write MIC key[63:32] */
S
Sujith 已提交
2347 2348
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2349 2350

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2351 2352 2353 2354
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2355 2356

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2357 2358
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2359 2360 2361 2362 2363 2364

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2365 2366 2367
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2368
		/* Write key[47:0] */
S
Sujith 已提交
2369 2370
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2371 2372

		/* Write key[95:48] */
S
Sujith 已提交
2373 2374
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2375 2376

		/* Write key[127:96] and key type */
S
Sujith 已提交
2377 2378
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2379

2380
		/* Write MAC address for the entry */
S
Sujith 已提交
2381 2382
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2383 2384 2385

	return true;
}
2386
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2387

2388
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2389
{
2390
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2391 2392 2393 2394 2395
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2396
}
2397
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2398

S
Sujith 已提交
2399 2400 2401 2402
/******************************/
/* Power Management (Chipset) */
/******************************/

2403
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2404
{
S
Sujith 已提交
2405 2406 2407 2408 2409 2410
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2411

S
Sujith 已提交
2412 2413 2414
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2415
	}
2416 2417
}

2418
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2419
{
S
Sujith 已提交
2420 2421
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2422
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2423

S
Sujith 已提交
2424 2425 2426 2427 2428 2429
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2430 2431 2432 2433
		}
	}
}

2434
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2435
{
S
Sujith 已提交
2436 2437
	u32 val;
	int i;
2438

S
Sujith 已提交
2439 2440 2441 2442 2443 2444 2445
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2446
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2447 2448 2449 2450
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2451

S
Sujith 已提交
2452 2453 2454
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2455

S
Sujith 已提交
2456 2457 2458 2459 2460 2461 2462
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2463
		}
S
Sujith 已提交
2464
		if (i == 0) {
2465 2466 2467
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2468
			return false;
2469 2470 2471
		}
	}

S
Sujith 已提交
2472
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2473

S
Sujith 已提交
2474
	return true;
2475 2476
}

2477
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2478
{
2479
	struct ath_common *common = ath9k_hw_common(ah);
2480
	int status = true, setChip = true;
S
Sujith 已提交
2481 2482 2483 2484 2485 2486 2487
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2488 2489 2490
	if (ah->power_mode == mode)
		return status;

2491 2492
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2493 2494 2495 2496 2497 2498 2499

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2500
		ah->chip_fullsleep = true;
S
Sujith 已提交
2501 2502 2503 2504
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2505
	default:
2506 2507
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2508 2509
		return false;
	}
2510
	ah->power_mode = mode;
S
Sujith 已提交
2511 2512

	return status;
2513
}
2514
EXPORT_SYMBOL(ath9k_hw_setpower);
2515

2516 2517 2518 2519 2520 2521 2522 2523 2524
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2525
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2526
{
S
Sujith 已提交
2527
	u8 i;
V
Vivek Natarajan 已提交
2528
	u32 val;
2529

2530
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2531
		return;
2532

2533
	/* Do not touch SerDes registers */
2534
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2535 2536
		return;

2537
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2564

V
Vivek Natarajan 已提交
2565 2566 2567
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2568

V
Vivek Natarajan 已提交
2569 2570
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2571

V
Vivek Natarajan 已提交
2572 2573 2574
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2575

V
Vivek Natarajan 已提交
2576 2577 2578 2579
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2580

V
Vivek Natarajan 已提交
2581 2582 2583 2584 2585
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2586

V
Vivek Natarajan 已提交
2587 2588 2589
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2590

V
Vivek Natarajan 已提交
2591 2592 2593
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2594

V
Vivek Natarajan 已提交
2595
		udelay(1000);
2596

V
Vivek Natarajan 已提交
2597 2598
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2599

V
Vivek Natarajan 已提交
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2622

V
Vivek Natarajan 已提交
2623 2624
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2625

V
Vivek Natarajan 已提交
2626
	if (power_off) {
2627
		/*
V
Vivek Natarajan 已提交
2628 2629 2630 2631
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2632
		 */
V
Vivek Natarajan 已提交
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2645
	}
2646
}
2647
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
2648

S
Sujith 已提交
2649 2650 2651 2652
/**********************/
/* Interrupt Handling */
/**********************/

2653
bool ath9k_hw_intrpend(struct ath_hw *ah)
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2671
EXPORT_SYMBOL(ath9k_hw_intrpend);
2672

2673
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2674 2675 2676
{
	u32 isr = 0;
	u32 mask2 = 0;
2677
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2678 2679
	u32 sync_cause = 0;
	bool fatal_int = false;
2680
	struct ath_common *common = ath9k_hw_common(ah);
2681 2682 2683 2684 2685 2686 2687 2688 2689

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2690 2691
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2718 2719
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

S
Sujith 已提交
2730
		if (ah->config.rx_intr_mitigation) {
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2745 2746
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2747 2748

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2749 2750
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2751 2752 2753
		}

		if (isr & AR_ISR_RXORN) {
2754 2755
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2756 2757 2758
		}

		if (!AR_SREV_9100(ah)) {
2759
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2760 2761 2762 2763 2764 2765 2766 2767
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2768

2769 2770
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2771

2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2789 2790 2791 2792 2793 2794 2795 2796
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2797 2798
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2799 2800
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2801 2802
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2803
			}
2804
			*masked |= ATH9K_INT_FATAL;
2805 2806
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2807 2808
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2809 2810 2811 2812 2813
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2814 2815
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2816 2817 2818 2819 2820
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2821

2822 2823
	return true;
}
2824
EXPORT_SYMBOL(ath9k_hw_getisr);
2825

2826
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2827
{
2828
	u32 omask = ah->mask_reg;
2829
	u32 mask, mask2;
2830
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2831
	struct ath_common *common = ath9k_hw_common(ah);
2832

2833
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2834 2835

	if (omask & ATH9K_INT_GLOBAL) {
2836
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2852
		if (ah->txok_interrupt_mask)
2853
			mask |= AR_IMR_TXOK;
2854
		if (ah->txdesc_interrupt_mask)
2855
			mask |= AR_IMR_TXDESC;
2856
		if (ah->txerr_interrupt_mask)
2857
			mask |= AR_IMR_TXERR;
2858
		if (ah->txeol_interrupt_mask)
2859 2860 2861 2862
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
S
Sujith 已提交
2863
		if (ah->config.rx_intr_mitigation)
2864 2865 2866
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2867
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2880 2881 2882
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2893
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2894 2895 2896 2897 2898 2899 2900 2901 2902
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
2903
	ah->mask_reg = ints;
2904

2905
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2906 2907 2908 2909 2910 2911 2912
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2913
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2926 2927
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2928 2929 2930 2931
	}

	return omask;
}
2932
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2933

S
Sujith 已提交
2934 2935 2936 2937
/*******************/
/* Beacon Handling */
/*******************/

2938
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2939 2940 2941
{
	int flags = 0;

2942
	ah->beacon_interval = beacon_period;
2943

2944
	switch (ah->opmode) {
2945 2946
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
2947 2948 2949 2950 2951
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
2952
	case NL80211_IFTYPE_ADHOC:
2953
	case NL80211_IFTYPE_MESH_POINT:
2954 2955 2956 2957
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
2958 2959
				     (ah->atim_window ? ah->
				      atim_window : 1)));
2960
		flags |= AR_NDP_TIMER_EN;
2961
	case NL80211_IFTYPE_AP:
2962 2963 2964
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
2965
				     ah->config.
2966
				     dma_beacon_response_time));
2967 2968
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
2969
				     ah->config.
2970
				     sw_beacon_response_time));
2971 2972 2973
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2974
	default:
2975 2976 2977
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
2978 2979
		return;
		break;
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2994
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2995

2996
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2997
				    const struct ath9k_beacon_state *bs)
2998 2999
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3000
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3001
	struct ath_common *common = ath9k_hw_common(ah);
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3027 3028 3029 3030
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3031

S
Sujith 已提交
3032 3033 3034
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3035

S
Sujith 已提交
3036 3037 3038
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3039

S
Sujith 已提交
3040 3041 3042 3043
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3044

S
Sujith 已提交
3045 3046
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3047

S
Sujith 已提交
3048 3049
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3050

S
Sujith 已提交
3051 3052 3053
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3054

3055 3056
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3057
}
3058
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3059

S
Sujith 已提交
3060 3061 3062 3063
/*******************/
/* HW Capabilities */
/*******************/

3064
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
3065
{
3066
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3067
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3068
	struct ath_common *common = ath9k_hw_common(ah);
3069
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3070

S
Sujith 已提交
3071
	u16 capField = 0, eeval;
3072

S
Sujith 已提交
3073
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3074
	regulatory->current_rd = eeval;
3075

S
Sujith 已提交
3076
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3077 3078
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3079
	regulatory->current_rd_ext = eeval;
3080

S
Sujith 已提交
3081
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3082

3083
	if (ah->opmode != NL80211_IFTYPE_AP &&
3084
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3085 3086 3087 3088 3089
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3090 3091
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3092
	}
3093

S
Sujith 已提交
3094
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
3095 3096 3097 3098 3099 3100
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
3101
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3102

S
Sujith 已提交
3103 3104
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3105
		if (ah->config.ht_enable) {
S
Sujith 已提交
3106 3107 3108 3109 3110 3111 3112 3113 3114
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3115 3116 3117
		}
	}

S
Sujith 已提交
3118 3119
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3120
		if (ah->config.ht_enable) {
S
Sujith 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3131
	}
S
Sujith 已提交
3132

S
Sujith 已提交
3133
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3134 3135 3136 3137
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3138
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3139 3140 3141
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3142 3143
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3144
		/* Use rx_chainmask from EEPROM. */
3145
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3146

3147
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3148
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3149

S
Sujith 已提交
3150 3151
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3152

S
Sujith 已提交
3153 3154
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3155

S
Sujith 已提交
3156 3157 3158
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3159

S
Sujith 已提交
3160 3161 3162
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3163

3164
	if (ah->config.ht_enable)
S
Sujith 已提交
3165 3166 3167
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3168

S
Sujith 已提交
3169 3170 3171 3172
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3173

S
Sujith 已提交
3174 3175 3176 3177 3178
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3179

S
Sujith 已提交
3180 3181 3182 3183 3184
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3185

S
Sujith 已提交
3186
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3187 3188 3189 3190 3191

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3192

3193 3194 3195
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3196 3197 3198
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3199

S
Sujith 已提交
3200 3201 3202 3203 3204
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3205 3206
	}

S
Sujith 已提交
3207 3208
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3209
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3210 3211 3212 3213 3214 3215
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3216 3217

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3218
	}
S
Sujith 已提交
3219
#endif
3220

3221
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3222

3223
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3224 3225 3226
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3227

3228
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3229 3230 3231 3232 3233
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3234
	} else {
S
Sujith 已提交
3235 3236 3237
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3238 3239
	}

3240 3241 3242 3243
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3244 3245

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3246
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3247
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3248
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3249

3250
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3251
	    ath9k_hw_btcoex_supported(ah)) {
3252 3253
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3254

3255
		if (AR_SREV_9285(ah)) {
3256 3257
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3258
		} else {
3259
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3260
		}
3261
	} else {
3262
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3263
	}
3264 3265

	return 0;
3266 3267
}

3268
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3269
			    u32 capability, u32 *result)
3270
{
3271
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3290
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3291 3292 3293 3294
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3295
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3309
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3320
			*result = regulatory->power_limit;
S
Sujith 已提交
3321 3322
			return 0;
		case 2:
3323
			*result = regulatory->max_power_level;
S
Sujith 已提交
3324 3325
			return 0;
		case 3:
3326
			*result = regulatory->tp_scale;
S
Sujith 已提交
3327 3328 3329
			return 0;
		}
		return false;
3330 3331 3332 3333
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3334 3335
	default:
		return false;
3336 3337
	}
}
3338
EXPORT_SYMBOL(ath9k_hw_getcapability);
3339

3340
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3341
			    u32 capability, u32 setting, int *status)
3342
{
S
Sujith 已提交
3343
	u32 v;
3344

S
Sujith 已提交
3345 3346 3347
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3348
			ah->sta_id1_defaults |=
S
Sujith 已提交
3349 3350
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3351
			ah->sta_id1_defaults &=
S
Sujith 已提交
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3364
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3365
		else
3366
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3367 3368 3369
		return true;
	default:
		return false;
3370 3371
	}
}
3372
EXPORT_SYMBOL(ath9k_hw_setcapability);
3373

S
Sujith 已提交
3374 3375 3376
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3377

3378
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3379 3380 3381 3382
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3383

S
Sujith 已提交
3384 3385 3386 3387 3388 3389
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3390

S
Sujith 已提交
3391
	gpio_shift = (gpio % 6) * 5;
3392

S
Sujith 已提交
3393 3394 3395 3396
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3397
	} else {
S
Sujith 已提交
3398 3399 3400 3401 3402
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3403 3404 3405
	}
}

3406
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3407
{
S
Sujith 已提交
3408
	u32 gpio_shift;
3409

3410
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3411

S
Sujith 已提交
3412
	gpio_shift = gpio << 1;
3413

S
Sujith 已提交
3414 3415 3416 3417
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3418
}
3419
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3420

3421
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3422
{
3423 3424 3425
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3426
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3427
		return 0xffffffff;
3428

3429 3430 3431
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3432 3433 3434 3435 3436
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3437
}
3438
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3439

3440
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3441
			 u32 ah_signal_type)
3442
{
S
Sujith 已提交
3443
	u32 gpio_shift;
3444

S
Sujith 已提交
3445
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3446

S
Sujith 已提交
3447
	gpio_shift = 2 * gpio;
3448

S
Sujith 已提交
3449 3450 3451 3452
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3453
}
3454
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3455

3456
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3457
{
S
Sujith 已提交
3458 3459
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3460
}
3461
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3462

3463
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3464
{
S
Sujith 已提交
3465
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3466
}
3467
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3468

3469
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3470
{
S
Sujith 已提交
3471
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3472
}
3473
EXPORT_SYMBOL(ath9k_hw_setantenna);
3474

S
Sujith 已提交
3475 3476 3477 3478
/*********************/
/* General Operation */
/*********************/

3479
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3480
{
S
Sujith 已提交
3481 3482
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3483

S
Sujith 已提交
3484 3485 3486 3487
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3488

S
Sujith 已提交
3489
	return bits;
3490
}
3491
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3492

3493
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3494
{
S
Sujith 已提交
3495
	u32 phybits;
3496

S
Sujith 已提交
3497 3498
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3499 3500 3501 3502 3503 3504
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3505

S
Sujith 已提交
3506 3507 3508 3509 3510 3511 3512
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3513
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3514

3515
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3516
{
3517 3518 3519 3520 3521
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3522
}
3523
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3524

3525
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3526
{
3527
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3528
		return false;
3529

3530 3531 3532 3533 3534
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3535
}
3536
EXPORT_SYMBOL(ath9k_hw_disable);
3537

3538
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3539
{
3540
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3541
	struct ath9k_channel *chan = ah->curchan;
3542
	struct ieee80211_channel *channel = chan->chan;
3543

3544
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3545

3546
	ah->eep_ops->set_txpower(ah, chan,
3547
				 ath9k_regd_get_ctl(regulatory, chan),
3548 3549 3550
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3551
				 (u32) regulatory->power_limit));
3552
}
3553
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3554

3555
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3556
{
3557
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3558
}
3559
EXPORT_SYMBOL(ath9k_hw_setmac);
3560

3561
void ath9k_hw_setopmode(struct ath_hw *ah)
3562
{
3563
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3564
}
3565
EXPORT_SYMBOL(ath9k_hw_setopmode);
3566

3567
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3568
{
S
Sujith 已提交
3569 3570
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3571
}
3572
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3573

3574
void ath9k_hw_write_associd(struct ath_hw *ah)
3575
{
3576 3577 3578 3579 3580
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3581
}
3582
EXPORT_SYMBOL(ath9k_hw_write_associd);
3583

3584
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3585
{
S
Sujith 已提交
3586
	u64 tsf;
3587

S
Sujith 已提交
3588 3589
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3590

S
Sujith 已提交
3591 3592
	return tsf;
}
3593
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3594

3595
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3596 3597
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3598
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3599
}
3600
EXPORT_SYMBOL(ath9k_hw_settsf64);
3601

3602
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3603
{
3604 3605
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3606 3607
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3608

S
Sujith 已提交
3609 3610
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3611
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3612

S
Sujith 已提交
3613
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3614 3615
{
	if (setting)
3616
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3617
	else
3618
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3619
}
3620
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3621

3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
3637
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3638
{
L
Luis R. Rodriguez 已提交
3639
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3640 3641
	u32 macmode;

L
Luis R. Rodriguez 已提交
3642
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3643 3644 3645
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3646

S
Sujith 已提交
3647
	REG_WRITE(ah, AR_2040_MODE, macmode);
3648
}
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3695
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3696 3697 3698
{
	return REG_READ(ah, AR_TSF_L32);
}
3699
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3713 3714 3715
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3728
EXPORT_SYMBOL(ath_gen_timer_alloc);
3729

3730 3731 3732 3733
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3734 3735 3736 3737 3738 3739 3740 3741 3742 3743
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3744 3745 3746
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3770
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3771

3772
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3792
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3793 3794 3795 3796 3797 3798 3799 3800 3801

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3802
EXPORT_SYMBOL(ath_gen_timer_free);
3803 3804 3805 3806 3807 3808 3809 3810

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3811
	struct ath_common *common = ath9k_hw_common(ah);
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3826 3827
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3828 3829 3830 3831 3832 3833 3834
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3835 3836
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3837 3838 3839
		timer->trigger(timer->arg);
	}
}
3840
EXPORT_SYMBOL(ath_gen_timer_isr);
3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853

static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3854 3855
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3873
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3890
static const char *ath9k_hw_rf_name(u16 rf_version)
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);