hw.c 82.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20 21
#include <asm/unaligned.h>

22
#include "hw.h"
23
#include "hw-ops.h"
24
#include "rc.h"
25
#include "ar9003_mac.h"
26
#include "ar9003_mci.h"
27
#include "ar9003_phy.h"
28 29
#include "debug.h"
#include "ath9k.h"
30

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
#ifdef CONFIG_ATH9K_DEBUGFS

void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
{
	struct ath_softc *sc = common->priv;
	if (sync_cause)
		sc->debug.stats.istats.sync_cause_all++;
	if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
		sc->debug.stats.istats.sync_rtc_irq++;
	if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
		sc->debug.stats.istats.sync_mac_irq++;
	if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
		sc->debug.stats.istats.eeprom_illegal_access++;
	if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
		sc->debug.stats.istats.apb_timeout++;
	if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
		sc->debug.stats.istats.pci_mode_conflict++;
	if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
		sc->debug.stats.istats.host1_fatal++;
	if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
		sc->debug.stats.istats.host1_perr++;
	if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
		sc->debug.stats.istats.trcv_fifo_perr++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
		sc->debug.stats.istats.radm_cpl_ep++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
		sc->debug.stats.istats.radm_cpl_dllp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
		sc->debug.stats.istats.radm_cpl_tlp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
		sc->debug.stats.istats.radm_cpl_ecrc_err++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
		sc->debug.stats.istats.radm_cpl_timeout++;
	if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
		sc->debug.stats.istats.local_timeout++;
	if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
		sc->debug.stats.istats.pm_access++;
	if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
		sc->debug.stats.istats.mac_awake++;
	if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
		sc->debug.stats.istats.mac_asleep++;
	if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
		sc->debug.stats.istats.mac_sleep_access++;
}
#endif


131
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
132
{
133
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
134 135
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
136

137 138 139 140
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
141
		clockrate = ATH9K_CLOCK_RATE_CCK;
142
	else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
143 144 145
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
146
	else
147 148 149 150 151
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

152 153 154 155 156 157 158
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

159
	common->clockrate = clockrate;
S
Sujith 已提交
160 161
}

162
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
163
{
164
	struct ath_common *common = ath9k_hw_common(ah);
165

166
	return usecs * common->clockrate;
S
Sujith 已提交
167
}
168

S
Sujith 已提交
169
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
170 171 172
{
	int i;

S
Sujith 已提交
173 174 175
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
176 177 178 179 180
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
181

182
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
183 184
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
185

S
Sujith 已提交
186
	return false;
187
}
188
EXPORT_SYMBOL(ath9k_hw_wait);
189

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
	if (IS_CHAN_B(chan))
		hw_delay = (4 * hw_delay) / 22;
	else
		hw_delay /= 10;

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

206
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
207 208 209 210 211 212 213 214 215 216 217 218 219
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

220 221 222 223 224 225 226 227 228 229 230 231
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

232
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
233
			   u8 phy, int kbps,
S
Sujith 已提交
234 235
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
236
{
S
Sujith 已提交
237
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
238

S
Sujith 已提交
239 240
	if (kbps == 0)
		return 0;
241

242
	switch (phy) {
S
Sujith 已提交
243
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
244
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
245
		if (shortPreamble)
S
Sujith 已提交
246 247 248 249
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
250
	case WLAN_RC_PHY_OFDM:
251
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
252 253 254 255 256 257
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
258 259
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
275 276
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
277 278 279
		txTime = 0;
		break;
	}
280

S
Sujith 已提交
281 282
	return txTime;
}
283
EXPORT_SYMBOL(ath9k_hw_computetxtime);
284

285
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
286 287
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
288
{
S
Sujith 已提交
289
	int8_t extoff;
290

S
Sujith 已提交
291 292 293 294
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
295 296
	}

S
Sujith 已提交
297 298 299 300 301 302 303 304 305 306
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
307

S
Sujith 已提交
308 309
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
310
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
311
	centers->ext_center =
312
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
313 314
}

S
Sujith 已提交
315 316 317 318
/******************/
/* Chip Revisions */
/******************/

319
static void ath9k_hw_read_revisions(struct ath_hw *ah)
320
{
S
Sujith 已提交
321
	u32 val;
322

323 324 325 326
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
327 328 329 330 331 332 333 334 335
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
336 337 338 339 340
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
341 342 343
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
344 345
	}

S
Sujith 已提交
346
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
347

S
Sujith 已提交
348 349
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
350 351 352
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
353

354
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
355 356 357 358
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
359 360
	} else {
		if (!AR_SREV_9100(ah))
361
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
362

363
		ah->hw_version.macRev = val & AR_SREV_REVISION;
364

365
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
366
			ah->is_pciexpress = true;
S
Sujith 已提交
367
	}
368 369
}

S
Sujith 已提交
370 371 372 373
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

374
static void ath9k_hw_disablepcie(struct ath_hw *ah)
375
{
376
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
377
		return;
378

S
Sujith 已提交
379 380 381 382 383 384 385 386 387
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
388

S
Sujith 已提交
389
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
390 391
}

392
/* This should work for all families including legacy */
393
static bool ath9k_hw_chip_test(struct ath_hw *ah)
394
{
395
	struct ath_common *common = ath9k_hw_common(ah);
396
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
397
	u32 regHold[2];
J
Joe Perches 已提交
398 399 400
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
401
	int i, j, loop_max;
402

403 404 405 406 407 408 409
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
410 411
		u32 addr = regAddr[i];
		u32 wrData, rdData;
412

S
Sujith 已提交
413 414 415 416 417 418
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
419 420 421
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
422 423 424 425 426 427 428 429
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
430 431 432
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
433 434
				return false;
			}
435
		}
S
Sujith 已提交
436
		REG_WRITE(ah, regAddr[i], regHold[i]);
437
	}
S
Sujith 已提交
438
	udelay(100);
439

440 441 442
	return true;
}

443
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
444 445
{
	int i;
446

447 448
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
449 450 451 452 453
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.analog_shiftreg = 1;
454

S
Sujith 已提交
455
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
456 457
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
458 459
	}

S
Sujith 已提交
460
	ah->config.rx_intr_mitigation = true;
461
	ah->config.pcieSerDesWrite = true;
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
480
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
481 482
}

483
static void ath9k_hw_init_defaults(struct ath_hw *ah)
484
{
485 486 487 488 489
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

490 491
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
492

493
	ah->atim_window = 0;
494 495 496
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
497 498
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
499
	ah->slottime = ATH9K_SLOT_TIME_9;
500
	ah->globaltxtimeout = (u32) -1;
501
	ah->power_mode = ATH9K_PM_UNDEFINED;
502
	ah->htc_reset_init = true;
503 504
}

505
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
506
{
507
	struct ath_common *common = ath9k_hw_common(ah);
508 509 510
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
511
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
512 513 514

	sum = 0;
	for (i = 0; i < 3; i++) {
515
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
516
		sum += eeval;
517 518
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
519
	}
S
Sujith 已提交
520
	if (sum == 0 || sum == 0xffff * 3)
521 522 523 524 525
		return -EADDRNOTAVAIL;

	return 0;
}

526
static int ath9k_hw_post_init(struct ath_hw *ah)
527
{
S
Sujith Manoharan 已提交
528
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
529
	int ecode;
530

S
Sujith Manoharan 已提交
531
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
532 533 534
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
535

536 537 538 539 540
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
541

542
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
543 544
	if (ecode != 0)
		return ecode;
545

546
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
547 548
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
549

550
	ath9k_hw_ani_init(ah);
551 552 553 554

	return 0;
}

555
static int ath9k_hw_attach_ops(struct ath_hw *ah)
556
{
557 558 559 560 561
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
562 563
}

564 565
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
566
{
567
	struct ath_common *common = ath9k_hw_common(ah);
568
	int r = 0;
569

570 571
	ath9k_hw_read_revisions(ah);

572 573 574 575 576 577 578 579 580
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

581
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
582
		ath_err(common, "Couldn't reset chip\n");
583
		return -EIO;
584 585
	}

586
	if (AR_SREV_9462(ah))
587 588
		ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;

589 590 591 592 593
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

594 595 596
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

597 598 599
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
600

601
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
602
		ath_err(common, "Couldn't wakeup chip\n");
603
		return -EIO;
604 605
	}

606
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
607
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
608
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
609
		     !ah->is_pciexpress)) {
610 611 612 613 614 615 616 617
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

618
	ath_dbg(common, RESET, "serialize_regmode is %d\n",
619 620
		ah->config.serialize_regmode);

621 622 623 624 625
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

626 627 628 629 630 631 632 633 634 635
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
636
	case AR_SREV_VERSION_9330:
637
	case AR_SREV_VERSION_9485:
638
	case AR_SREV_VERSION_9340:
639
	case AR_SREV_VERSION_9462:
G
Gabor Juhos 已提交
640
	case AR_SREV_VERSION_9550:
641
	case AR_SREV_VERSION_9565:
642 643
		break;
	default:
644 645 646
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
647
		return -EOPNOTSUPP;
648 649
	}

650
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
651
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
652 653
		ah->is_pciexpress = false;

654 655 656 657
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
658 659
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
660

661
	if (!ah->is_pciexpress)
662 663
		ath9k_hw_disablepcie(ah);

664
	r = ath9k_hw_post_init(ah);
665
	if (r)
666
		return r;
667 668

	ath9k_hw_init_mode_gain_regs(ah);
669 670 671 672
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

673 674
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
675
		ath_err(common, "Failed to initialize MAC address\n");
676
		return r;
677 678
	}

679
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
680
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
681
	else
682
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
683

684 685 686 687
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
688

689 690
	common->state = ATH_HW_INITIALIZED;

691
	return 0;
692 693
}

694
int ath9k_hw_init(struct ath_hw *ah)
695
{
696 697
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
698

699
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
700 701 702 703 704 705 706 707
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
708 709
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
710
	case AR2427_DEVID_PCIE:
711
	case AR9300_DEVID_PCIE:
712
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
713
	case AR9300_DEVID_AR9330:
714
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
715
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
716
	case AR9300_DEVID_AR9580:
717
	case AR9300_DEVID_AR9462:
718
	case AR9485_DEVID_AR1111:
719
	case AR9300_DEVID_AR9565:
720 721 722 723
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
724 725
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
726 727
		return -EOPNOTSUPP;
	}
728

729 730
	ret = __ath9k_hw_init(ah);
	if (ret) {
731 732 733
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
734 735
		return ret;
	}
736

737
	return 0;
738
}
739
EXPORT_SYMBOL(ath9k_hw_init);
740

741
static void ath9k_hw_init_qos(struct ath_hw *ah)
742
{
S
Sujith 已提交
743 744
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
745 746
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
747

S
Sujith 已提交
748 749 750 751 752 753 754 755 756 757
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
758 759

	REGWRITE_BUFFER_FLUSH(ah);
760 761
}

762
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
763
{
764 765 766
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

767 768 769
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
770

771 772
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

773
		udelay(100);
774

775 776 777 778 779 780 781 782
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

783
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
784 785 786
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

787
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
788
			      struct ath9k_channel *chan)
789
{
790 791
	u32 pll;

792
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
793 794 795 796 797 798 799
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
800

801 802 803 804 805 806
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
807 808

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
809 810 811
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
812
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
813
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
814

815
		/* program BB PLL phase_shift to 0x6 */
816
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
817 818 819 820
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
821
		udelay(1000);
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
855
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
856 857 858 859 860 861 862 863 864 865 866 867 868
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
869 870 871 872 873 874 875 876 877
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
878 879 880 881 882 883 884 885 886 887 888 889
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
890 891 892 893 894 895
		if (AR_SREV_9340(ah))
			regval = (regval & 0x80071fff) | (0x1 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
		else
			regval = (regval & 0x80071fff) | (0x3 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
896 897 898 899
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
900
	}
901 902

	pll = ath9k_hw_compute_pll_control(ah, chan);
903 904
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
905
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
906

907 908
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
909 910
		udelay(1000);

911 912
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
913 914
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
915 916
	}

S
Sujith 已提交
917 918 919
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
920

921
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
922 923 924 925 926 927 928 929 930 931 932
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
933 934
}

935
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
936
					  enum nl80211_iftype opmode)
937
{
938
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
939
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
940 941 942 943
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
944

945
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
946 947
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

948 949 950 951 952 953
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
954

955 956 957 958 959 960
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
961

962 963 964 965
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
966

S
Sujith 已提交
967 968
	ENABLE_REGWRITE_BUFFER(ah);

969
	REG_WRITE(ah, AR_IMR, imr_reg);
970 971
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
972

S
Sujith 已提交
973 974
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
975
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
976 977
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
978

S
Sujith 已提交
979 980
	REGWRITE_BUFFER_FLUSH(ah);

981 982 983 984 985 986
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
987 988
}

989 990 991 992 993 994 995
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

996
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
997
{
998 999 1000
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1001 1002
}

1003
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1004
{
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1015
}
S
Sujith 已提交
1016

1017
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1018 1019
{
	if (tu > 0xFFFF) {
1020 1021
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1022
		ah->globaltxtimeout = (u32) -1;
1023 1024 1025
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1026
		ah->globaltxtimeout = tu;
1027 1028 1029 1030
		return true;
	}
}

1031
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1032
{
1033 1034 1035
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
1036
	int acktimeout, ctstimeout, ack_offset = 0;
1037
	int slottime;
1038
	int sifstime;
1039 1040
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1041

1042
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1043
		ah->misc_mode);
1044

1045 1046 1047
	if (!chan)
		return;

1048
	if (ah->misc_mode != 0)
1049
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1050

1051 1052 1053 1054
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1055 1056
	tx_lat = 54;

1057 1058 1059 1060 1061
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1062 1063 1064 1065 1066 1067 1068
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1069
		sifstime = 32;
1070
		ack_offset = 16;
1071 1072 1073
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1074
		rx_lat = (rx_lat * 4) - 1;
1075 1076 1077 1078
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1079
		sifstime = 64;
1080
		ack_offset = 32;
1081 1082
		slottime = 21;
	} else {
1083 1084 1085 1086 1087 1088 1089 1090
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1091 1092 1093 1094 1095
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1096

1097
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1098 1099
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1100
	ctstimeout = acktimeout;
1101 1102 1103

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1104
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1105 1106 1107 1108
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1109 1110
	if (conf->chandef.chan &&
	    conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
1111
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1112
		acktimeout += 64 - sifstime - ah->slottime;
1113 1114 1115
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1116 1117
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1118
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1119
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1120 1121
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1122 1123 1124 1125 1126 1127 1128 1129

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1130
}
1131
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1132

S
Sujith 已提交
1133
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1134
{
1135 1136
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1137
	if (common->state < ATH_HW_INITIALIZED)
1138
		return;
1139

1140
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1141
}
S
Sujith 已提交
1142
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1143 1144 1145 1146 1147

/*******/
/* INI */
/*******/

1148
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1162 1163 1164 1165
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1166
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1167
{
1168
	struct ath_common *common = ath9k_hw_common(ah);
1169
	int txbuf_size;
S
Sujith 已提交
1170

S
Sujith 已提交
1171 1172
	ENABLE_REGWRITE_BUFFER(ah);

1173 1174 1175
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1176 1177
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1178

1179 1180 1181
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1182
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1183

S
Sujith 已提交
1184 1185
	REGWRITE_BUFFER_FLUSH(ah);

1186 1187 1188 1189 1190
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1191 1192
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1193

S
Sujith 已提交
1194
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1195

1196 1197 1198
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1199
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1200

1201 1202 1203
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1204 1205
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1206 1207 1208 1209 1210 1211 1212 1213
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1214 1215 1216 1217
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1218
	if (AR_SREV_9285(ah)) {
1219 1220 1221 1222
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1223 1224 1225 1226 1227 1228
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1229
	}
1230

1231 1232 1233
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1234 1235
	REGWRITE_BUFFER_FLUSH(ah);

1236 1237
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1238 1239
}

1240
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1241
{
1242 1243
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1244 1245

	switch (opmode) {
1246
	case NL80211_IFTYPE_ADHOC:
1247
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1248
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1249
		break;
1250
	case NL80211_IFTYPE_MESH_POINT:
1251 1252 1253
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1254
	case NL80211_IFTYPE_STATION:
1255
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1256
		break;
1257
	default:
1258 1259
		if (!ah->is_monitoring)
			set = 0;
1260
		break;
S
Sujith 已提交
1261
	}
1262
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1263 1264
}

1265 1266
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1282
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1283 1284 1285 1286
{
	u32 rst_flags;
	u32 tmpReg;

1287
	if (AR_SREV_9100(ah)) {
1288 1289
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1290 1291 1292
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1293 1294
	ENABLE_REGWRITE_BUFFER(ah);

1295 1296 1297 1298 1299
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1300 1301 1302 1303 1304 1305 1306 1307
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1308 1309 1310 1311 1312 1313 1314
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1315
			u32 val;
S
Sujith 已提交
1316
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1317 1318 1319 1320 1321 1322 1323

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1324 1325 1326 1327 1328 1329 1330
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

1351
			ath_dbg(ath9k_hw_common(ah), RESET,
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1366
	if (ath9k_hw_mci_is_enabled(ah))
1367
		ar9003_mci_check_gpm_offset(ah);
1368

1369
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1370 1371 1372

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1373 1374
	udelay(50);

1375
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1376
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1377
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1390
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1391
{
S
Sujith 已提交
1392 1393
	ENABLE_REGWRITE_BUFFER(ah);

1394 1395 1396 1397 1398
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1399 1400 1401
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1402
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1403 1404
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1405
	REG_WRITE(ah, AR_RTC_RESET, 0);
1406

S
Sujith 已提交
1407 1408
	REGWRITE_BUFFER_FLUSH(ah);

1409 1410 1411 1412
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1413 1414
		REG_WRITE(ah, AR_RC, 0);

1415
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1416 1417 1418 1419

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1420 1421
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1422
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1423
		return false;
1424 1425
	}

S
Sujith 已提交
1426 1427 1428
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1429
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1430
{
1431
	bool ret = false;
1432

1433 1434 1435 1436 1437
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1438 1439 1440
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1441 1442 1443
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1444 1445
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1446
		ret = ath9k_hw_set_reset_power_on(ah);
1447
		if (ret)
1448
			ah->reset_power_on = true;
1449
		break;
S
Sujith 已提交
1450 1451
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1452 1453
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1454
	default:
1455
		break;
S
Sujith 已提交
1456
	}
1457 1458

	return ret;
1459 1460
}

1461
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1462
				struct ath9k_channel *chan)
1463
{
1464 1465 1466 1467 1468 1469 1470
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1471 1472 1473
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1474 1475

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1476
		return false;
1477

1478
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1479
		return false;
1480

1481
	ah->chip_fullsleep = false;
1482 1483 1484

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1485 1486
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1487

S
Sujith 已提交
1488
	return true;
1489 1490
}

1491
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1492
				    struct ath9k_channel *chan)
1493
{
1494
	struct ath_common *common = ath9k_hw_common(ah);
1495 1496
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1497
	u8 ini_reloaded = 0;
1498
	u32 qnum;
1499
	int r;
1500

1501 1502 1503 1504 1505 1506
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
		u32 cur = ah->curchan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
		u32 new = chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
		band_switch = (cur != new);
		mode_diff = (chan->chanmode != ah->curchan->chanmode);
	}
1507 1508 1509

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1510
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1511
				"Transmit frames pending on queue %d\n", qnum);
1512 1513 1514 1515
			return false;
		}
	}

1516
	if (!ath9k_hw_rfbus_req(ah)) {
1517
		ath_err(common, "Could not kill baseband RX\n");
1518 1519 1520
		return false;
	}

1521
	if (band_switch || mode_diff) {
1522 1523 1524
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1525 1526
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1527 1528 1529 1530 1531 1532 1533

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1534
	ath9k_hw_set_channel_regs(ah, chan);
1535

1536
	r = ath9k_hw_rf_set_freq(ah, chan);
1537
	if (r) {
1538
		ath_err(common, "Failed to set channel\n");
1539
		return false;
1540
	}
1541
	ath9k_hw_set_clockrate(ah);
1542
	ath9k_hw_apply_txpower(ah, chan, false);
1543

S
Sujith 已提交
1544 1545 1546
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1547
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1548

1549 1550
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1551

1552 1553
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1554

1555 1556 1557
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1558
		ah->ah_flags &= ~AH_FASTCC;
1559 1560
	}

S
Sujith 已提交
1561 1562 1563
	return true;
}

1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
			       int *hang_state, int *hang_pos)
{
	static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
	u32 chain_state, dcs_pos, i;

	for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
		chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
		for (i = 0; i < 3; i++) {
			if (chain_state == dcu_chain_state[i]) {
				*hang_state = chain_state;
				*hang_pos = dcs_pos;
				return true;
			}
		}
	}
	return false;
}

#define DCU_COMPLETE_STATE        1
#define DCU_COMPLETE_STATE_MASK 0x3
#define NUM_STATUS_READS         50
static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
{
	u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
	u32 i, hang_pos, hang_state, num_state = 6;

	comp_state = REG_READ(ah, AR_DMADBG_6);

	if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
		ath_dbg(ath9k_hw_common(ah), RESET,
			"MAC Hang signature not found at DCU complete\n");
		return false;
	}

	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	dcs_reg = AR_DMADBG_5;
	num_state = 4;
	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	ath_dbg(ath9k_hw_common(ah), RESET,
		"MAC Hang signature 1 not found\n");
	return false;

hang_check_iter:
	ath_dbg(ath9k_hw_common(ah), RESET,
		"DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
		chain_state, comp_state, hang_state, hang_pos);

	for (i = 0; i < NUM_STATUS_READS; i++) {
		chain_state = REG_READ(ah, dcs_reg);
		chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
		comp_state = REG_READ(ah, AR_DMADBG_6);

		if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
					DCU_COMPLETE_STATE) ||
		    (chain_state != hang_state))
			return false;
	}

	ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");

	return true;
}

1648
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1649
{
1650 1651 1652
	int count = 50;
	u32 reg;

1653 1654 1655
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1656
	if (AR_SREV_9285_12_OR_LATER(ah))
1657 1658 1659 1660
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1661

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1674

1675
	return false;
J
Johannes Berg 已提交
1676
}
1677
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1678

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else {
		ah->sw_mgmt_crypto = true;
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1707
	REG_RMW(ah, AR_STA_ID1, macStaId1
1708 1709
		  | AR_STA_ID1_RTS_USE_DEF
		  | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1710 1711
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
			 AR_SREV_9550(ah))
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1776 1777 1778 1779 1780 1781 1782
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1783
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1798 1799 1800 1801
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	/*
	 * If cross-band fcc is not supoprted, bail out if
	 * either channelFlags or chanmode differ.
	 *
	 * chanmode will be different if the HT operating mode
	 * changes because of CSA.
	 */
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH)) {
		if ((chan->channelFlags & CHANNEL_ALL) !=
		    (ah->curchan->channelFlags & CHANNEL_ALL))
			goto fail;

		if (chan->chanmode != ah->curchan->chanmode)
			goto fail;
	}
1817 1818 1819 1820 1821 1822 1823 1824

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1825 1826 1827 1828
	if (AR_SREV_9462(ah) && (ah->caldata &&
				 (!ah->caldata->done_txiqcal_once ||
				  !ah->caldata->done_txclcal_once ||
				  !ah->caldata->rtt_done)))
1829 1830 1831 1832 1833 1834 1835 1836 1837
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1838
	if (ath9k_hw_mci_is_enabled(ah))
1839
		ar9003_mci_2g5g_switch(ah, false);
1840

1841 1842 1843
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1844 1845 1846 1847 1848 1849 1850 1851
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1852
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1853
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1854
{
1855
	struct ath_common *common = ath9k_hw_common(ah);
1856 1857 1858
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1859
	u64 tsf = 0;
1860
	int r;
1861
	bool start_mci_reset = false;
1862 1863
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1864
	if (ath9k_hw_mci_is_enabled(ah)) {
1865 1866 1867
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1868 1869
	}

1870
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1871
		return -EIO;
1872

1873 1874
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1875

1876
	ah->caldata = caldata;
1877
	if (caldata && (chan->channel != caldata->channel ||
1878 1879
			chan->channelFlags != caldata->channelFlags ||
			chan->chanmode != caldata->chanmode)) {
1880 1881 1882
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1883 1884
	} else if (caldata) {
		caldata->paprd_packet_sent = false;
1885
	}
1886
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1887

1888 1889 1890 1891
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1892 1893
	}

S
Sujith Manoharan 已提交
1894
	if (ath9k_hw_mci_is_enabled(ah))
1895
		ar9003_mci_stop_bt(ah, save_fullsleep);
1896

1897 1898 1899 1900 1901 1902
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1903
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1904 1905
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1906 1907
		tsf = ath9k_hw_gettsf64(ah);

1908 1909 1910 1911 1912 1913
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1914 1915
	ah->paprd_table_write_done = false;

1916
	/* Only required on the first reset */
1917 1918 1919 1920 1921 1922 1923
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1924
	if (!ath9k_hw_chip_reset(ah, chan)) {
1925
		ath_err(common, "Chip reset failed\n");
1926
		return -EINVAL;
1927 1928
	}

1929
	/* Only required on the first reset */
1930 1931 1932 1933 1934 1935 1936 1937
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1938
	/* Restore TSF */
1939
	if (tsf)
S
Sujith 已提交
1940 1941
		ath9k_hw_settsf64(ah, tsf);

1942
	if (AR_SREV_9280_20_OR_LATER(ah))
1943
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1944

S
Sujith 已提交
1945 1946 1947
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1948
	r = ath9k_hw_process_ini(ah, chan);
1949 1950
	if (r)
		return r;
1951

S
Sujith Manoharan 已提交
1952
	if (ath9k_hw_mci_is_enabled(ah))
1953 1954
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1966
	ath9k_hw_init_mfp(ah);
1967

1968 1969 1970
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1971
	ath9k_hw_spur_mitigate_freq(ah, chan);
1972
	ah->eep_ops->set_board_values(ah, chan);
1973

1974
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1975

1976
	r = ath9k_hw_rf_set_freq(ah, chan);
1977 1978
	if (r)
		return r;
1979

1980 1981
	ath9k_hw_set_clockrate(ah);

1982
	ath9k_hw_init_queues(ah);
1983
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1984
	ath9k_hw_ani_cache_ini_regs(ah);
1985 1986
	ath9k_hw_init_qos(ah);

1987
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1988
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1989

1990
	ath9k_hw_init_global_settings(ah);
1991

1992 1993 1994 1995 1996 1997 1998
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1999 2000
	}

2001
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
2002 2003 2004

	ath9k_hw_set_dma(ah);

2005 2006
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
2007

S
Sujith 已提交
2008
	if (ah->config.rx_intr_mitigation) {
2009 2010 2011 2012
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

2013 2014 2015 2016 2017
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

2018 2019
	ath9k_hw_init_bb(ah, chan);

2020
	if (caldata) {
2021
		caldata->done_txiqcal_once = false;
2022 2023
		caldata->done_txclcal_once = false;
	}
2024
	if (!ath9k_hw_init_cal(ah, chan))
2025
		return -EIO;
2026

S
Sujith Manoharan 已提交
2027
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
2028
		return -EIO;
2029

S
Sujith 已提交
2030
	ENABLE_REGWRITE_BUFFER(ah);
2031

2032
	ath9k_hw_restore_chainmask(ah);
2033 2034
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
2035 2036
	REGWRITE_BUFFER_FLUSH(ah);

2037
	ath9k_hw_init_desc(ah);
2038

2039
	if (ath9k_hw_btcoex_is_enabled(ah))
2040 2041
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
2042
	if (ath9k_hw_mci_is_enabled(ah))
2043
		ar9003_mci_check_bt(ah);
2044

2045 2046 2047
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

2048
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2049
		ar9003_hw_bb_watchdog_config(ah);
2050 2051 2052
		ar9003_hw_disable_phy_restart(ah);
	}

2053 2054
	ath9k_hw_apply_gpio_override(ah);

2055
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
2056 2057
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

2058
	return 0;
2059
}
2060
EXPORT_SYMBOL(ath9k_hw_reset);
2061

S
Sujith 已提交
2062 2063 2064 2065
/******************************/
/* Power Management (Chipset) */
/******************************/

2066 2067 2068 2069
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2070
static void ath9k_set_power_sleep(struct ath_hw *ah)
2071
{
S
Sujith 已提交
2072
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2073

2074
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2075 2076 2077
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2078 2079 2080 2081
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2082

2083 2084 2085 2086 2087 2088
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2089
	if (ath9k_hw_mci_is_enabled(ah))
2090
		udelay(100);
2091

2092 2093
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2094

2095 2096 2097 2098
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2099
	}
2100 2101

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2102 2103
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2104 2105
}

2106 2107 2108 2109 2110
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2111
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2112
{
2113
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2114

S
Sujith 已提交
2115
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2116

2117 2118 2119 2120 2121
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2122

2123 2124 2125 2126 2127 2128 2129 2130 2131
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2132 2133 2134
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2135 2136 2137 2138
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2139
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2140

2141
		if (ath9k_hw_mci_is_enabled(ah))
2142
			udelay(30);
2143
	}
2144 2145 2146 2147

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2148 2149
}

2150
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2151
{
S
Sujith 已提交
2152 2153
	u32 val;
	int i;
2154

2155 2156 2157 2158 2159 2160
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2161 2162 2163 2164
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2165
		}
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
	udelay(50);
2176

2177 2178 2179 2180 2181
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2182 2183
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2184 2185 2186 2187 2188 2189
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2190 2191
	}

2192 2193 2194
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2195
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2196

S
Sujith 已提交
2197
	return true;
2198 2199
}

2200
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2201
{
2202
	struct ath_common *common = ath9k_hw_common(ah);
2203
	int status = true;
S
Sujith 已提交
2204 2205 2206 2207 2208 2209 2210
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2211 2212 2213
	if (ah->power_mode == mode)
		return status;

2214
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2215
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2216 2217 2218

	switch (mode) {
	case ATH9K_PM_AWAKE:
2219
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2220 2221
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2222
		if (ath9k_hw_mci_is_enabled(ah))
2223
			ar9003_mci_set_full_sleep(ah);
2224

2225
		ath9k_set_power_sleep(ah);
2226
		ah->chip_fullsleep = true;
S
Sujith 已提交
2227 2228
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2229
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2230
		break;
2231
	default:
2232
		ath_err(common, "Unknown power mode %u\n", mode);
2233 2234
		return false;
	}
2235
	ah->power_mode = mode;
S
Sujith 已提交
2236

2237 2238 2239 2240 2241
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2242 2243 2244

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2245

S
Sujith 已提交
2246
	return status;
2247
}
2248
EXPORT_SYMBOL(ath9k_hw_setpower);
2249

S
Sujith 已提交
2250 2251 2252 2253
/*******************/
/* Beacon Handling */
/*******************/

2254
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2255 2256 2257
{
	int flags = 0;

S
Sujith 已提交
2258 2259
	ENABLE_REGWRITE_BUFFER(ah);

2260
	switch (ah->opmode) {
2261
	case NL80211_IFTYPE_ADHOC:
2262 2263
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2264 2265
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
2266
		flags |= AR_NDP_TIMER_EN;
2267
	case NL80211_IFTYPE_MESH_POINT:
2268
	case NL80211_IFTYPE_AP:
2269 2270 2271 2272 2273
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2274 2275 2276
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2277
	default:
2278 2279
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2280 2281
		return;
		break;
2282 2283
	}

2284 2285 2286 2287
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2288

S
Sujith 已提交
2289 2290
	REGWRITE_BUFFER_FLUSH(ah);

2291 2292
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2293
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2294

2295
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2296
				    const struct ath9k_beacon_state *bs)
2297 2298
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2299
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2300
	struct ath_common *common = ath9k_hw_common(ah);
2301

S
Sujith 已提交
2302 2303
	ENABLE_REGWRITE_BUFFER(ah);

2304 2305 2306
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
2307
		  TU_TO_USEC(bs->bs_intval));
2308
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2309
		  TU_TO_USEC(bs->bs_intval));
2310

S
Sujith 已提交
2311 2312
	REGWRITE_BUFFER_FLUSH(ah);

2313 2314 2315
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2316
	beaconintval = bs->bs_intval;
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2330 2331 2332 2333
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2334

S
Sujith 已提交
2335 2336
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2337 2338 2339
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2340

S
Sujith 已提交
2341 2342 2343
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2344

S
Sujith 已提交
2345 2346 2347 2348
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2349

S
Sujith 已提交
2350 2351
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2352

S
Sujith 已提交
2353 2354
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2355

S
Sujith 已提交
2356 2357
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2358 2359 2360
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2361

2362 2363
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2364
}
2365
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2366

S
Sujith 已提交
2367 2368 2369 2370
/*******************/
/* HW Capabilities */
/*******************/

2371 2372 2373 2374 2375 2376 2377 2378 2379
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2397 2398
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2399 2400
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2401
		return true;
Z
Zefir Kurtisi 已提交
2402 2403 2404 2405 2406
	default:
		return false;
	}
}

2407
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2408
{
2409
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2410
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2411
	struct ath_common *common = ath9k_hw_common(ah);
2412
	unsigned int chip_chainmask;
2413

2414
	u16 eeval;
2415
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2416

S
Sujith 已提交
2417
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2418
	regulatory->current_rd = eeval;
2419

2420
	if (ah->opmode != NL80211_IFTYPE_AP &&
2421
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2422 2423 2424 2425 2426
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2427 2428
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2429
	}
2430

S
Sujith 已提交
2431
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2432
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2433 2434
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2435 2436 2437
		return -EINVAL;
	}

2438 2439
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2440

2441 2442
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2443

2444 2445 2446 2447
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2448
		chip_chainmask = 1;
2449 2450
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2451 2452 2453 2454 2455 2456 2457
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2458
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2459 2460 2461 2462
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2463
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2464 2465 2466
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2467
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2468 2469
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2470
	else
2471
		/* Use rx_chainmask from EEPROM. */
2472
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2473

2474 2475
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2476 2477
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2478

2479
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2480

2481 2482 2483 2484
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2485 2486
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2487
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2488 2489 2490
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2491

2492 2493
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2494 2495
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2496 2497 2498 2499
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2500
	else if (AR_SREV_9285_12_OR_LATER(ah))
2501
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2502
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2503 2504 2505
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2506

2507
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2508
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2509
	else
S
Sujith 已提交
2510
		pCap->rts_aggr_limit = (8 * 1024);
2511

J
Johannes Berg 已提交
2512
#ifdef CONFIG_ATH9K_RFKILL
2513 2514 2515 2516 2517 2518
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2519 2520

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2521
	}
S
Sujith 已提交
2522
#endif
2523
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2524 2525 2526
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2527

2528
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2529 2530 2531
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2532

2533
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2534
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2535
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2536 2537
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2538 2539 2540
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2541
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2542
		pCap->txs_len = sizeof(struct ar9003_txs);
2543 2544
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2545
		if (AR_SREV_9280_20(ah))
2546
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2547
	}
2548

2549 2550 2551
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2552 2553 2554
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2555
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2556 2557
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2558
	if (AR_SREV_9285(ah)) {
2559 2560 2561
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2562
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2563
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2564 2565
				ath_info(common, "Enable LNA combining\n");
			}
2566
		}
2567 2568
	}

2569 2570 2571 2572 2573
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2574
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2575
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2576
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2577
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2578 2579
			ath_info(common, "Enable LNA combining\n");
		}
2580
	}
2581

Z
Zefir Kurtisi 已提交
2582 2583 2584
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2597
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2598 2599 2600
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2601
		if (AR_SREV_9462_20_OR_LATER(ah))
2602 2603 2604
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2605 2606
	if (AR_SREV_9462(ah))
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
2607

S
Sujith Manoharan 已提交
2608 2609 2610 2611
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

S
Sujith Manoharan 已提交
2612 2613 2614 2615 2616 2617 2618
	/*
	 * Fast channel change across bands is available
	 * only for AR9462 and AR9565.
	 */
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;

2619
	return 0;
2620 2621
}

S
Sujith 已提交
2622 2623 2624
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2625

2626
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2627 2628 2629 2630
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2631

S
Sujith 已提交
2632 2633 2634 2635 2636 2637
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2638

S
Sujith 已提交
2639
	gpio_shift = (gpio % 6) * 5;
2640

S
Sujith 已提交
2641 2642 2643 2644
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2645
	} else {
S
Sujith 已提交
2646 2647 2648 2649 2650
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2651 2652 2653
	}
}

2654
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2655
{
S
Sujith 已提交
2656
	u32 gpio_shift;
2657

2658
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2659

S
Sujith 已提交
2660 2661 2662 2663 2664 2665 2666
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2667

S
Sujith 已提交
2668
	gpio_shift = gpio << 1;
S
Sujith 已提交
2669 2670 2671 2672
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2673
}
2674
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2675

2676
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2677
{
2678 2679 2680
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2681
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2682
		return 0xffffffff;
2683

S
Sujith 已提交
2684 2685 2686 2687 2688
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2689 2690
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2691
	else if (AR_SREV_9271(ah))
2692
		return MS_REG_READ(AR9271, gpio) != 0;
2693
	else if (AR_SREV_9287_11_OR_LATER(ah))
2694
		return MS_REG_READ(AR9287, gpio) != 0;
2695
	else if (AR_SREV_9285_12_OR_LATER(ah))
2696
		return MS_REG_READ(AR9285, gpio) != 0;
2697
	else if (AR_SREV_9280_20_OR_LATER(ah))
2698 2699 2700
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2701
}
2702
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2703

2704
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2705
			 u32 ah_signal_type)
2706
{
S
Sujith 已提交
2707
	u32 gpio_shift;
2708

S
Sujith 已提交
2709 2710 2711 2712 2713 2714 2715
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2716

S
Sujith 已提交
2717
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2718 2719 2720 2721 2722
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2723
}
2724
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2725

2726
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2727
{
S
Sujith 已提交
2728 2729 2730 2731 2732 2733 2734
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2735 2736 2737
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2738 2739
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2740
}
2741
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2742

2743
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2744
{
S
Sujith 已提交
2745
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2746
}
2747
EXPORT_SYMBOL(ath9k_hw_setantenna);
2748

S
Sujith 已提交
2749 2750 2751 2752
/*********************/
/* General Operation */
/*********************/

2753
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2754
{
S
Sujith 已提交
2755 2756
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2757

S
Sujith 已提交
2758 2759 2760 2761
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2762

S
Sujith 已提交
2763
	return bits;
2764
}
2765
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2766

2767
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2768
{
S
Sujith 已提交
2769
	u32 phybits;
2770

S
Sujith 已提交
2771 2772
	ENABLE_REGWRITE_BUFFER(ah);

2773
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2774 2775
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2776 2777
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2778 2779 2780 2781 2782 2783
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2784

S
Sujith 已提交
2785
	if (phybits)
2786
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2787
	else
2788
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2789 2790

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2791
}
2792
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2793

2794
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2795
{
2796 2797 2798
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2799 2800 2801 2802
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2803
	ah->htc_reset_init = true;
2804
	return true;
S
Sujith 已提交
2805
}
2806
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2807

2808
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2809
{
2810
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2811
		return false;
2812

2813 2814 2815 2816 2817
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2818
}
2819
EXPORT_SYMBOL(ath9k_hw_disable);
2820

2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2833 2834
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2855
				 ant_reduction, new_pwr, test);
2856 2857
}

2858
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2859
{
2860
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2861
	struct ath9k_channel *chan = ah->curchan;
2862
	struct ieee80211_channel *channel = chan->chan;
2863

D
Dan Carpenter 已提交
2864
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2865
	if (test)
2866
		channel->max_power = MAX_RATE_POWER / 2;
2867

2868
	ath9k_hw_apply_txpower(ah, chan, test);
2869

2870 2871
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2872
}
2873
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2874

2875
void ath9k_hw_setopmode(struct ath_hw *ah)
2876
{
2877
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2878
}
2879
EXPORT_SYMBOL(ath9k_hw_setopmode);
2880

2881
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2882
{
S
Sujith 已提交
2883 2884
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2885
}
2886
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2887

2888
void ath9k_hw_write_associd(struct ath_hw *ah)
2889
{
2890 2891 2892 2893 2894
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2895
}
2896
EXPORT_SYMBOL(ath9k_hw_write_associd);
2897

2898 2899
#define ATH9K_MAX_TSF_READ 10

2900
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2901
{
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2913

2914
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2915

2916
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2917
}
2918
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2919

2920
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2921 2922
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2923
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2924
}
2925
EXPORT_SYMBOL(ath9k_hw_settsf64);
2926

2927
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2928
{
2929 2930
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2931
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2932
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2933

S
Sujith 已提交
2934 2935
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2936
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2937

2938
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2939
{
2940
	if (set)
2941
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2942
	else
2943
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2944
}
2945
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2946

L
Luis R. Rodriguez 已提交
2947
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2948
{
L
Luis R. Rodriguez 已提交
2949
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2950 2951
	u32 macmode;

L
Luis R. Rodriguez 已提交
2952
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2953 2954 2955
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2956

S
Sujith 已提交
2957
	REG_WRITE(ah, AR_2040_MODE, macmode);
2958
}
2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3005
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3006 3007 3008
{
	return REG_READ(ah, AR_TSF_L32);
}
3009
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
3021
	if (timer == NULL)
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3033
EXPORT_SYMBOL(ath_gen_timer_alloc);
3034

3035 3036
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3037
			      u32 trig_timeout,
3038
			      u32 timer_period)
3039 3040
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3041
	u32 tsf, timer_next;
3042 3043 3044 3045 3046 3047 3048

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3049 3050
	timer_next = tsf + trig_timeout;

3051
	ath_dbg(ath9k_hw_common(ah), BTCOEX,
J
Joe Perches 已提交
3052 3053
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3065
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3066
		/*
3067
		 * Starting from AR9462, each generic timer can select which tsf
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3079 3080 3081 3082 3083
	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3084
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3085

3086
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

3109 3110 3111 3112 3113 3114 3115
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3116
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3117 3118 3119 3120 3121 3122 3123 3124 3125

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3126
EXPORT_SYMBOL(ath_gen_timer_free);
3127 3128 3129 3130 3131 3132 3133 3134

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3135
	struct ath_common *common = ath9k_hw_common(ah);
3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3150
		ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
3151
			index);
3152 3153 3154 3155 3156 3157 3158
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3159
		ath_dbg(common, BTCOEX,
J
Joe Perches 已提交
3160
			"Gen timer[%d] trigger\n", index);
3161 3162 3163
		timer->trigger(timer->arg);
	}
}
3164
EXPORT_SYMBOL(ath_gen_timer_isr);
3165

3166 3167 3168 3169
/********/
/* HTC  */
/********/

3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3182 3183
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3184
	{ AR_SREV_VERSION_9300,         "9300" },
3185
	{ AR_SREV_VERSION_9330,         "9330" },
3186
	{ AR_SREV_VERSION_9340,		"9340" },
3187
	{ AR_SREV_VERSION_9485,         "9485" },
3188
	{ AR_SREV_VERSION_9462,         "9462" },
3189
	{ AR_SREV_VERSION_9550,         "9550" },
3190
	{ AR_SREV_VERSION_9565,         "9565" },
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3208
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3225
static const char *ath9k_hw_rf_name(u16 rf_version)
3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3237 3238 3239 3240 3241 3242

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3243
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);