i915_irq.c 131.9 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

213 214 215 216 217 218
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
219 220 221
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
222
{
223 224
	uint32_t new_val;

225 226
	assert_spin_locked(&dev_priv->irq_lock);

227 228
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

229
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230 231
		return;

232 233 234 235 236 237
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
238
		I915_WRITE(DEIMR, dev_priv->irq_mask);
239
		POSTING_READ(DEIMR);
240 241 242
	}
}

P
Paulo Zanoni 已提交
243 244 245 246 247 248 249 250 251 252 253 254
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

255 256
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

257
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 259
		return;

P
Paulo Zanoni 已提交
260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267
{
	ilk_update_gt_irq(dev_priv, mask, mask);
268
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
269 270
}

271
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
272 273 274 275
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

276
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277 278 279 280
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

281
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282 283 284 285
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

286
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287 288 289 290
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
291
/**
292 293 294 295 296
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
297 298 299 300
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
301
	uint32_t new_val;
P
Paulo Zanoni 已提交
302

303 304
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
305 306
	assert_spin_locked(&dev_priv->irq_lock);

307
	new_val = dev_priv->pm_imr;
308 309 310
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

311 312 313
	if (new_val != dev_priv->pm_imr) {
		dev_priv->pm_imr = new_val;
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314
		POSTING_READ(gen6_pm_imr(dev_priv));
315
	}
P
Paulo Zanoni 已提交
316 317
}

318
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
319
{
320 321 322
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
323 324 325
	snb_update_pm_irq(dev_priv, mask, mask);
}

326
static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332 333 334 335
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

336
	__gen6_mask_pm_irq(dev_priv, mask);
337 338
}

339
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342

343 344 345 346
	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, reset_mask);
	I915_WRITE(reg, reset_mask);
I
Imre Deak 已提交
347
	POSTING_READ(reg);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
}

void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier |= enable_mask;
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	gen6_unmask_pm_irq(dev_priv, enable_mask);
	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
}

void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier &= ~disable_mask;
	__gen6_mask_pm_irq(dev_priv, disable_mask);
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	/* though a barrier is missing here, but don't really need a one */
}

void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
375 376 377
	spin_unlock_irq(&dev_priv->irq_lock);
}

378
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379
{
380 381 382
	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

383
	spin_lock_irq(&dev_priv->irq_lock);
384 385
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
386
	dev_priv->rps.interrupts_enabled = true;
387
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
388

389 390 391
	spin_unlock_irq(&dev_priv->irq_lock);
}

392 393
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
394
	return (mask & ~dev_priv->rps.pm_intr_keep);
395 396
}

397
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
398
{
399 400 401
	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

I
Imre Deak 已提交
402 403
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
404

405
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
406

407
	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
408 409

	spin_unlock_irq(&dev_priv->irq_lock);
410
	synchronize_irq(dev_priv->drm.irq);
411 412 413 414 415 416 417 418

	/* Now that we will not be generating any more work, flush any
	 * outsanding tasks. As we are called on the RPS idle path,
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
419 420
}

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	if (!dev_priv->guc.interrupts_enabled) {
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
				       dev_priv->pm_guc_events);
		dev_priv->guc.interrupts_enabled = true;
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
	}
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->guc.interrupts_enabled = false;

	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);

	spin_unlock_irq(&dev_priv->irq_lock);
	synchronize_irq(dev_priv->drm.irq);

	gen9_reset_guc_interrupts(dev_priv);
}

453
/**
454 455 456 457 458
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

517 518 519 520 521 522
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
523 524 525
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
526 527 528 529 530
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

531 532
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

533 534
	assert_spin_locked(&dev_priv->irq_lock);

535
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536 537
		return;

538 539 540
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
541

D
Daniel Vetter 已提交
542
static void
543 544
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
545
{
546
	i915_reg_t reg = PIPESTAT(pipe);
547
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
548

549
	assert_spin_locked(&dev_priv->irq_lock);
550
	WARN_ON(!intel_irqs_enabled(dev_priv));
551

552 553 554 555
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
556 557 558
		return;

	if ((pipestat & enable_mask) == enable_mask)
559 560
		return;

561 562
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

563
	/* Enable the interrupt, clear any pending status */
564
	pipestat |= enable_mask | status_mask;
565 566
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
567 568
}

D
Daniel Vetter 已提交
569
static void
570 571
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
572
{
573
	i915_reg_t reg = PIPESTAT(pipe);
574
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
575

576
	assert_spin_locked(&dev_priv->irq_lock);
577
	WARN_ON(!intel_irqs_enabled(dev_priv));
578

579 580 581 582
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
583 584
		return;

585 586 587
	if ((pipestat & enable_mask) == 0)
		return;

588 589
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

590
	pipestat &= ~enable_mask;
591 592
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
593 594
}

595 596 597 598 599
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
600 601
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
602 603 604
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
605 606 607 608 609 610
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
611 612 613 614 615 616 617 618 619 620 621 622

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

623 624 625 626 627 628
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

629
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
630
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
631 632 633
							   status_mask);
	else
		enable_mask = status_mask << 16;
634 635 636 637 638 639 640 641 642
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

643
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
644
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
645 646 647
							   status_mask);
	else
		enable_mask = status_mask << 16;
648 649 650
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

651
/**
652
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
653
 * @dev_priv: i915 device private
654
 */
655
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
656
{
657
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
658 659
		return;

660
	spin_lock_irq(&dev_priv->irq_lock);
661

662
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
663
	if (INTEL_GEN(dev_priv) >= 4)
664
		i915_enable_pipestat(dev_priv, PIPE_A,
665
				     PIPE_LEGACY_BLC_EVENT_STATUS);
666

667
	spin_unlock_irq(&dev_priv->irq_lock);
668 669
}

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

720 721 722
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
723
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
724
{
725
	struct drm_i915_private *dev_priv = to_i915(dev);
726
	i915_reg_t high_frame, low_frame;
727
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
728
	struct intel_crtc *intel_crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
730

731 732 733 734 735
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
736

737 738 739 740 741 742
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

743 744
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
745

746 747 748 749 750 751
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
752
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
753
		low   = I915_READ(low_frame);
754
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
755 756
	} while (high1 != high2);

757
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
758
	pixel = low & PIPE_PIXEL_MASK;
759
	low >>= PIPE_FRAME_LOW_SHIFT;
760 761 762 763 764 765

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
766
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
767 768
}

769
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
770
{
771
	struct drm_i915_private *dev_priv = to_i915(dev);
772

773
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
774 775
}

776
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
777 778 779
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
780
	struct drm_i915_private *dev_priv = to_i915(dev);
781
	const struct drm_display_mode *mode = &crtc->base.hwmode;
782
	enum pipe pipe = crtc->pipe;
783
	int position, vtotal;
784

785
	vtotal = mode->crtc_vtotal;
786 787 788
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

789
	if (IS_GEN2(dev_priv))
790
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
791
	else
792
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
793

794 795 796 797 798 799 800 801 802 803 804 805
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
806
	if (HAS_DDI(dev_priv) && !position) {
807 808 809 810 811 812 813 814 815 816 817 818 819
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

820
	/*
821 822
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
823
	 */
824
	return (position + crtc->scanline_offset) % vtotal;
825 826
}

827
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
828
				    unsigned int flags, int *vpos, int *hpos,
829 830
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
831
{
832
	struct drm_i915_private *dev_priv = to_i915(dev);
833
	struct intel_crtc *intel_crtc = dev_priv->pipe_to_crtc_mapping[pipe];
834
	int position;
835
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
836 837
	bool in_vbl = true;
	int ret = 0;
838
	unsigned long irqflags;
839

840
	if (WARN_ON(!mode->crtc_clock)) {
841
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
842
				 "pipe %c\n", pipe_name(pipe));
843 844 845
		return 0;
	}

846
	htotal = mode->crtc_htotal;
847
	hsync_start = mode->crtc_hsync_start;
848 849 850
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
851

852 853 854 855 856 857
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

858 859
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

860 861 862 863 864 865
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
866

867 868 869 870 871 872
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

873
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
874 875 876
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
877
		position = __intel_get_crtc_scanline(intel_crtc);
878 879 880 881 882
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
883
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
884

885 886 887 888
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
889

890 891 892 893 894 895 896 897 898 899 900 901
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

902 903 904 905 906 907 908 909 910 911
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
912 913
	}

914 915 916 917 918 919 920 921
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

922 923 924 925 926 927 928 929 930 931 932 933
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
934

935
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
936 937 938 939 940 941
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
942 943 944

	/* In vblank? */
	if (in_vbl)
945
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
946 947 948 949

	return ret;
}

950 951
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
952
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
953 954 955 956 957 958 959 960 961 962
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

963
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
964 965 966 967
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
968
	struct drm_i915_private *dev_priv = to_i915(dev);
969
	struct intel_crtc *crtc;
970

971
	if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
972
		DRM_ERROR("Invalid crtc %u\n", pipe);
973 974 975 976
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
977
	crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
978
	if (crtc == NULL) {
979
		DRM_ERROR("Invalid crtc %u\n", pipe);
980 981 982
		return -EINVAL;
	}

983
	if (!crtc->base.hwmode.crtc_clock) {
984
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
985 986
		return -EBUSY;
	}
987 988

	/* Helper routine in DRM core does all the work: */
989 990
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
991
						     &crtc->base.hwmode);
992 993
}

994
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
995
{
996
	u32 busy_up, busy_down, max_avg, min_avg;
997 998
	u8 new_delay;

999
	spin_lock(&mchdev_lock);
1000

1001 1002
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1003
	new_delay = dev_priv->ips.cur_delay;
1004

1005
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1006 1007
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1008 1009 1010 1011
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1012
	if (busy_up > max_avg) {
1013 1014 1015 1016
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1017
	} else if (busy_down < min_avg) {
1018 1019 1020 1021
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1022 1023
	}

1024
	if (ironlake_set_drps(dev_priv, new_delay))
1025
		dev_priv->ips.cur_delay = new_delay;
1026

1027
	spin_unlock(&mchdev_lock);
1028

1029 1030 1031
	return;
}

1032
static void notify_ring(struct intel_engine_cs *engine)
1033
{
1034
	smp_store_mb(engine->breadcrumbs.irq_posted, true);
1035
	if (intel_engine_wakeup(engine))
1036
		trace_i915_gem_request_notify(engine);
1037 1038
}

1039 1040
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1041
{
1042 1043 1044 1045
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1046

1047 1048 1049 1050 1051 1052
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1053
	unsigned int mul = 100;
1054

1055 1056
	if (old->cz_clock == 0)
		return false;
1057

1058 1059 1060
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1061
	time = now->cz_clock - old->cz_clock;
1062
	time *= threshold * dev_priv->czclk_freq;
1063

1064 1065 1066
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1067
	 */
1068 1069
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1070
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1071

1072
	return c0 >= time;
1073 1074
}

1075
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1076
{
1077 1078 1079
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1080

1081 1082 1083 1084
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1085

1086
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1087
		return 0;
1088

1089 1090 1091
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1092

1093 1094 1095
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1096
				  dev_priv->rps.down_threshold))
1097 1098 1099
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1100

1101 1102 1103
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1104
				 dev_priv->rps.up_threshold))
1105 1106
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1107 1108
	}

1109
	return events;
1110 1111
}

1112 1113
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1114
	struct intel_engine_cs *engine;
1115
	enum intel_engine_id id;
1116

1117
	for_each_engine(engine, dev_priv, id)
1118
		if (intel_engine_has_waiter(engine))
1119 1120 1121 1122 1123
			return true;

	return false;
}

1124
static void gen6_pm_rps_work(struct work_struct *work)
1125
{
1126 1127
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1128 1129
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1130
	u32 pm_iir;
1131

1132
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1133 1134 1135 1136 1137
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1138

1139 1140
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1141
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1142
	gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1143 1144
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1145
	spin_unlock_irq(&dev_priv->irq_lock);
1146

1147
	/* Make sure we didn't queue anything we're not going to process. */
1148
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1149

1150
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1151
		return;
1152

1153
	mutex_lock(&dev_priv->rps.hw_lock);
1154

1155 1156
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1157
	adj = dev_priv->rps.last_adj;
1158
	new_delay = dev_priv->rps.cur_freq;
1159 1160
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1161 1162 1163 1164
	if (client_boost || any_waiters(dev_priv))
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1165 1166
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1167 1168
		if (adj > 0)
			adj *= 2;
1169 1170
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1171 1172 1173 1174
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1175
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1176
			new_delay = dev_priv->rps.efficient_freq;
1177 1178
			adj = 0;
		}
1179
	} else if (client_boost || any_waiters(dev_priv)) {
1180
		adj = 0;
1181
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1182 1183
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1184
		else
1185
			new_delay = dev_priv->rps.min_freq_softlimit;
1186 1187 1188 1189
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1190 1191
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1192
	} else { /* unknown event */
1193
		adj = 0;
1194
	}
1195

1196 1197
	dev_priv->rps.last_adj = adj;

1198 1199 1200
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1201
	new_delay += adj;
1202
	new_delay = clamp_t(int, new_delay, min, max);
1203

1204
	intel_set_rps(dev_priv, new_delay);
1205

1206
	mutex_unlock(&dev_priv->rps.hw_lock);
1207 1208
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1221 1222
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1223
	u32 error_status, row, bank, subbank;
1224
	char *parity_event[6];
1225
	uint32_t misccpctl;
1226
	uint8_t slice = 0;
1227 1228 1229 1230 1231

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1232
	mutex_lock(&dev_priv->drm.struct_mutex);
1233

1234 1235 1236 1237
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1238 1239 1240 1241
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1242
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1243
		i915_reg_t reg;
1244

1245
		slice--;
1246
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1247
			break;
1248

1249
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1250

1251
		reg = GEN7_L3CDERRST1(slice);
1252

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1268
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1269
				   KOBJ_CHANGE, parity_event);
1270

1271 1272
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1273

1274 1275 1276 1277 1278
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1279

1280
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1281

1282 1283
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1284
	spin_lock_irq(&dev_priv->irq_lock);
1285
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1286
	spin_unlock_irq(&dev_priv->irq_lock);
1287

1288
	mutex_unlock(&dev_priv->drm.struct_mutex);
1289 1290
}

1291 1292
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1293
{
1294
	if (!HAS_L3_DPF(dev_priv))
1295 1296
		return;

1297
	spin_lock(&dev_priv->irq_lock);
1298
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1299
	spin_unlock(&dev_priv->irq_lock);
1300

1301
	iir &= GT_PARITY_ERROR(dev_priv);
1302 1303 1304 1305 1306 1307
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1308
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1309 1310
}

1311
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1312 1313
			       u32 gt_iir)
{
1314
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1315
		notify_ring(dev_priv->engine[RCS]);
1316
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1317
		notify_ring(dev_priv->engine[VCS]);
1318 1319
}

1320
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1321 1322
			       u32 gt_iir)
{
1323
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1324
		notify_ring(dev_priv->engine[RCS]);
1325
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1326
		notify_ring(dev_priv->engine[VCS]);
1327
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1328
		notify_ring(dev_priv->engine[BCS]);
1329

1330 1331
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1332 1333
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1334

1335 1336
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1337 1338
}

1339
static __always_inline void
1340
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1341 1342
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1343
		notify_ring(engine);
1344
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1345
		tasklet_schedule(&engine->irq_tasklet);
1346 1347
}

1348 1349 1350
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1351 1352 1353 1354
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1355 1356 1357
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1358 1359 1360 1361 1362
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1363
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1364 1365 1366
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1367
			ret = IRQ_HANDLED;
1368
		} else
1369
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1370 1371
	}

1372
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1373 1374 1375
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1376 1377 1378 1379 1380
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1381
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1382
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1383 1384
		if (gt_iir[2] & (dev_priv->pm_rps_events |
				 dev_priv->pm_guc_events)) {
1385
			I915_WRITE_FW(GEN8_GT_IIR(2),
1386 1387
				      gt_iir[2] & (dev_priv->pm_rps_events |
						   dev_priv->pm_guc_events));
1388
			ret = IRQ_HANDLED;
1389 1390 1391 1392
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1393 1394 1395
	return ret;
}

1396 1397 1398 1399
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
1400
		gen8_cs_irq_handler(dev_priv->engine[RCS],
1401
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1402
		gen8_cs_irq_handler(dev_priv->engine[BCS],
1403 1404 1405 1406
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
1407
		gen8_cs_irq_handler(dev_priv->engine[VCS],
1408
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1409
		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1410 1411 1412 1413
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
1414
		gen8_cs_irq_handler(dev_priv->engine[VECS],
1415 1416 1417 1418
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1419 1420 1421

	if (gt_iir[2] & dev_priv->pm_guc_events)
		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1422 1423
}

1424 1425 1426 1427
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1428
		return val & PORTA_HOTPLUG_LONG_DETECT;
1429 1430 1431 1432 1433 1434 1435 1436 1437
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1474
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1475 1476 1477
{
	switch (port) {
	case PORT_B:
1478
		return val & PORTB_HOTPLUG_LONG_DETECT;
1479
	case PORT_C:
1480
		return val & PORTC_HOTPLUG_LONG_DETECT;
1481
	case PORT_D:
1482 1483 1484
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1485 1486 1487
	}
}

1488
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1489 1490 1491
{
	switch (port) {
	case PORT_B:
1492
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1493
	case PORT_C:
1494
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1495
	case PORT_D:
1496 1497 1498
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1499 1500 1501
	}
}

1502 1503 1504 1505 1506 1507 1508
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1509
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1510
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1511 1512
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1513
{
1514
	enum port port;
1515 1516 1517
	int i;

	for_each_hpd_pin(i) {
1518 1519
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1520

1521 1522
		*pin_mask |= BIT(i);

1523 1524 1525
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1526
		if (long_pulse_detect(port, dig_hotplug_reg))
1527
			*long_mask |= BIT(i);
1528 1529 1530 1531 1532 1533 1534
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1535
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1536
{
1537
	wake_up_all(&dev_priv->gmbus_wait_queue);
1538 1539
}

1540
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1541
{
1542
	wake_up_all(&dev_priv->gmbus_wait_queue);
1543 1544
}

1545
#if defined(CONFIG_DEBUG_FS)
1546 1547
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1548 1549 1550
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1551 1552 1553
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1554
	int head, tail;
1555

1556 1557
	spin_lock(&pipe_crc->lock);

1558
	if (!pipe_crc->entries) {
1559
		spin_unlock(&pipe_crc->lock);
1560
		DRM_DEBUG_KMS("spurious interrupt\n");
1561 1562 1563
		return;
	}

1564 1565
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1566 1567

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1568
		spin_unlock(&pipe_crc->lock);
1569 1570 1571 1572 1573
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1574

1575
	entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
1576
								 pipe);
1577 1578 1579 1580 1581
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1582 1583

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1584 1585 1586
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1587 1588

	wake_up_interruptible(&pipe_crc->wq);
1589
}
1590 1591
#else
static inline void
1592 1593
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1594 1595 1596 1597 1598
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1599

1600 1601
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1602
{
1603
	display_pipe_crc_irq_handler(dev_priv, pipe,
1604 1605
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1606 1607
}

1608 1609
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1610
{
1611
	display_pipe_crc_irq_handler(dev_priv, pipe,
1612 1613 1614 1615 1616
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1617
}
1618

1619 1620
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1621
{
1622 1623
	uint32_t res1, res2;

1624
	if (INTEL_GEN(dev_priv) >= 3)
1625 1626 1627 1628
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1629
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1630 1631 1632
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1633

1634
	display_pipe_crc_irq_handler(dev_priv, pipe,
1635 1636 1637 1638
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1639
}
1640

1641 1642 1643 1644
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1645
{
1646
	if (pm_iir & dev_priv->pm_rps_events) {
1647
		spin_lock(&dev_priv->irq_lock);
1648
		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1649 1650
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1651
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1652
		}
1653
		spin_unlock(&dev_priv->irq_lock);
1654 1655
	}

1656 1657 1658
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1659
	if (HAS_VEBOX(dev_priv)) {
1660
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1661
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1662

1663 1664
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1665
	}
1666 1667
}

1668 1669 1670
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
{
	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
		/* Sample the log buffer flush related bits & clear them out now
		 * itself from the message identity register to minimize the
		 * probability of losing a flush interrupt, when there are back
		 * to back flush interrupts.
		 * There can be a new flush interrupt, for different log buffer
		 * type (like for ISR), whilst Host is handling one (for DPC).
		 * Since same bit is used in message register for ISR & DPC, it
		 * could happen that GuC sets the bit for 2nd interrupt but Host
		 * clears out the bit on handling the 1st interrupt.
		 */
		u32 msg, flush;

		msg = I915_READ(SOFT_SCRATCH(15));
		flush = msg & (GUC2HOST_MSG_CRASH_DUMP_POSTED |
			       GUC2HOST_MSG_FLUSH_LOG_BUFFER);
		if (flush) {
			/* Clear the message bits that are handled */
			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);

			/* Handle flush interrupt in bottom half */
			queue_work(dev_priv->guc.log.flush_wq,
				   &dev_priv->guc.log.flush_work);
1693 1694

			dev_priv->guc.log.flush_interrupt_count++;
1695 1696 1697 1698 1699
		} else {
			/* Not clearing of unhandled event bits won't result in
			 * re-triggering of the interrupt.
			 */
		}
1700 1701 1702
	}
}

1703
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1704
				     enum pipe pipe)
1705
{
1706 1707
	bool ret;

1708
	ret = drm_handle_vblank(&dev_priv->drm, pipe);
1709
	if (ret)
1710
		intel_finish_page_flip_mmio(dev_priv, pipe);
1711 1712

	return ret;
1713 1714
}

1715 1716
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1717 1718 1719
{
	int pipe;

1720
	spin_lock(&dev_priv->irq_lock);
1721 1722 1723 1724 1725 1726

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1727
	for_each_pipe(dev_priv, pipe) {
1728
		i915_reg_t reg;
1729
		u32 mask, iir_bit = 0;
1730

1731 1732 1733 1734 1735 1736 1737
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1738 1739 1740

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1741 1742 1743 1744 1745 1746 1747 1748

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1749 1750 1751
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1752 1753 1754 1755 1756
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1757 1758 1759
			continue;

		reg = PIPESTAT(pipe);
1760 1761
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1762 1763 1764 1765

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1766 1767
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1768 1769
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1770
	spin_unlock(&dev_priv->irq_lock);
1771 1772
}

1773
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1774 1775 1776
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1777

1778
	for_each_pipe(dev_priv, pipe) {
1779 1780 1781
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1782

1783
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1784
			intel_finish_page_flip_cs(dev_priv, pipe);
1785 1786

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1787
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1788

1789 1790
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1791 1792 1793
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1794
		gmbus_irq_handler(dev_priv);
1795 1796
}

1797
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1798 1799 1800
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1801 1802
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1803

1804 1805 1806
	return hotplug_status;
}

1807
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1808 1809 1810
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1811

1812 1813
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1814
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1815

1816 1817 1818 1819 1820
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1821
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1822
		}
1823 1824

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1825
			dp_aux_irq_handler(dev_priv);
1826 1827
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1828

1829 1830
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1831
					   hotplug_trigger, hpd_status_i915,
1832
					   i9xx_port_hotplug_long_detect);
1833
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1834
		}
1835
	}
1836 1837
}

1838
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1839
{
1840
	struct drm_device *dev = arg;
1841
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1842 1843
	irqreturn_t ret = IRQ_NONE;

1844 1845 1846
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1847 1848 1849
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1850
	do {
1851
		u32 iir, gt_iir, pm_iir;
1852
		u32 pipe_stats[I915_MAX_PIPES] = {};
1853
		u32 hotplug_status = 0;
1854
		u32 ier = 0;
1855

J
Jesse Barnes 已提交
1856 1857
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1858
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1859 1860

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1861
			break;
J
Jesse Barnes 已提交
1862 1863 1864

		ret = IRQ_HANDLED;

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1878
		I915_WRITE(VLV_MASTER_IER, 0);
1879 1880
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1881 1882 1883 1884 1885 1886

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1887
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1888
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1889

1890 1891
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1892
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1893 1894 1895 1896 1897 1898 1899

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1900

1901
		I915_WRITE(VLV_IER, ier);
1902 1903
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1904

1905
		if (gt_iir)
1906
			snb_gt_irq_handler(dev_priv, gt_iir);
1907 1908 1909
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1910
		if (hotplug_status)
1911
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1912

1913
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1914
	} while (0);
J
Jesse Barnes 已提交
1915

1916 1917
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1918 1919 1920
	return ret;
}

1921 1922
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1923
	struct drm_device *dev = arg;
1924
	struct drm_i915_private *dev_priv = to_i915(dev);
1925 1926
	irqreturn_t ret = IRQ_NONE;

1927 1928 1929
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1930 1931 1932
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1933
	do {
1934
		u32 master_ctl, iir;
1935
		u32 gt_iir[4] = {};
1936
		u32 pipe_stats[I915_MAX_PIPES] = {};
1937
		u32 hotplug_status = 0;
1938 1939
		u32 ier = 0;

1940 1941
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1942

1943 1944
		if (master_ctl == 0 && iir == 0)
			break;
1945

1946 1947
		ret = IRQ_HANDLED;

1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1961
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1962 1963
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1964

1965
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1966

1967
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1968
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1969

1970 1971
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1972
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1973

1974 1975 1976 1977 1978 1979 1980
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1981
		I915_WRITE(VLV_IER, ier);
1982
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1983
		POSTING_READ(GEN8_MASTER_IRQ);
1984

1985 1986
		gen8_gt_irq_handler(dev_priv, gt_iir);

1987
		if (hotplug_status)
1988
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1989

1990
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1991
	} while (0);
1992

1993 1994
	enable_rpm_wakeref_asserts(dev_priv);

1995 1996 1997
	return ret;
}

1998 1999
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2000 2001 2002 2003
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2004 2005 2006 2007 2008 2009
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2010
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2011 2012 2013 2014 2015 2016 2017 2018
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2019
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2020 2021
	if (!hotplug_trigger)
		return;
2022 2023 2024 2025 2026

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2027
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2028 2029
}

2030
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2031
{
2032
	int pipe;
2033
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2034

2035
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2036

2037 2038 2039
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2040
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2041 2042
				 port_name(port));
	}
2043

2044
	if (pch_iir & SDE_AUX_MASK)
2045
		dp_aux_irq_handler(dev_priv);
2046

2047
	if (pch_iir & SDE_GMBUS)
2048
		gmbus_irq_handler(dev_priv);
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2059
	if (pch_iir & SDE_FDI_MASK)
2060
		for_each_pipe(dev_priv, pipe)
2061 2062 2063
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2064 2065 2066 2067 2068 2069 2070 2071

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2072
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2073 2074

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2075
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2076 2077
}

2078
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2079 2080
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2081
	enum pipe pipe;
2082

2083 2084 2085
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2086
	for_each_pipe(dev_priv, pipe) {
2087 2088
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2089

D
Daniel Vetter 已提交
2090
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2091 2092
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2093
			else
2094
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2095 2096
		}
	}
2097

2098 2099 2100
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2101
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2102 2103 2104
{
	u32 serr_int = I915_READ(SERR_INT);

2105 2106 2107
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2108
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2109
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2110 2111

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2112
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2113 2114

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2115
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2116 2117

	I915_WRITE(SERR_INT, serr_int);
2118 2119
}

2120
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2121 2122
{
	int pipe;
2123
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2124

2125
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2126

2127 2128 2129 2130 2131 2132
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2133 2134

	if (pch_iir & SDE_AUX_MASK_CPT)
2135
		dp_aux_irq_handler(dev_priv);
2136 2137

	if (pch_iir & SDE_GMBUS_CPT)
2138
		gmbus_irq_handler(dev_priv);
2139 2140 2141 2142 2143 2144 2145 2146

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2147
		for_each_pipe(dev_priv, pipe)
2148 2149 2150
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2151 2152

	if (pch_iir & SDE_ERROR_CPT)
2153
		cpt_serr_int_handler(dev_priv);
2154 2155
}

2156
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2171
				   spt_port_hotplug_long_detect);
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2186
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2187 2188

	if (pch_iir & SDE_GMBUS_CPT)
2189
		gmbus_irq_handler(dev_priv);
2190 2191
}

2192 2193
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2205
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2206 2207
}

2208 2209
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2210
{
2211
	enum pipe pipe;
2212 2213
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2214
	if (hotplug_trigger)
2215
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2216 2217

	if (de_iir & DE_AUX_CHANNEL_A)
2218
		dp_aux_irq_handler(dev_priv);
2219 2220

	if (de_iir & DE_GSE)
2221
		intel_opregion_asle_intr(dev_priv);
2222 2223 2224 2225

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2226
	for_each_pipe(dev_priv, pipe) {
2227 2228 2229
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2230

2231
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2232
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2233

2234
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2235
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2236

2237
		/* plane/pipes map 1:1 on ilk+ */
2238
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2239
			intel_finish_page_flip_cs(dev_priv, pipe);
2240 2241 2242 2243 2244 2245
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2246 2247
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2248
		else
2249
			ibx_irq_handler(dev_priv, pch_iir);
2250 2251 2252 2253 2254

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2255 2256
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2257 2258
}

2259 2260
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2261
{
2262
	enum pipe pipe;
2263 2264
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2265
	if (hotplug_trigger)
2266
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2267 2268

	if (de_iir & DE_ERR_INT_IVB)
2269
		ivb_err_int_handler(dev_priv);
2270 2271

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2272
		dp_aux_irq_handler(dev_priv);
2273 2274

	if (de_iir & DE_GSE_IVB)
2275
		intel_opregion_asle_intr(dev_priv);
2276

2277
	for_each_pipe(dev_priv, pipe) {
2278 2279 2280
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2281 2282

		/* plane/pipes map 1:1 on ilk+ */
2283
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2284
			intel_finish_page_flip_cs(dev_priv, pipe);
2285 2286 2287
	}

	/* check event from PCH */
2288
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2289 2290
		u32 pch_iir = I915_READ(SDEIIR);

2291
		cpt_irq_handler(dev_priv, pch_iir);
2292 2293 2294 2295 2296 2297

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2298 2299 2300 2301 2302 2303 2304 2305
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2306
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2307
{
2308
	struct drm_device *dev = arg;
2309
	struct drm_i915_private *dev_priv = to_i915(dev);
2310
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2311
	irqreturn_t ret = IRQ_NONE;
2312

2313 2314 2315
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2316 2317 2318
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2319 2320 2321
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2322
	POSTING_READ(DEIER);
2323

2324 2325 2326 2327 2328
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2329
	if (!HAS_PCH_NOP(dev_priv)) {
2330 2331 2332 2333
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2334

2335 2336
	/* Find, clear, then process each source of interrupt */

2337
	gt_iir = I915_READ(GTIIR);
2338
	if (gt_iir) {
2339 2340
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2341
		if (INTEL_GEN(dev_priv) >= 6)
2342
			snb_gt_irq_handler(dev_priv, gt_iir);
2343
		else
2344
			ilk_gt_irq_handler(dev_priv, gt_iir);
2345 2346
	}

2347 2348
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2349 2350
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2351 2352
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2353
		else
2354
			ilk_display_irq_handler(dev_priv, de_iir);
2355 2356
	}

2357
	if (INTEL_GEN(dev_priv) >= 6) {
2358 2359 2360 2361
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2362
			gen6_rps_irq_handler(dev_priv, pm_iir);
2363
		}
2364
	}
2365 2366 2367

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2368
	if (!HAS_PCH_NOP(dev_priv)) {
2369 2370 2371
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2372

2373 2374 2375
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2376 2377 2378
	return ret;
}

2379 2380
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2381
				const u32 hpd[HPD_NUM_PINS])
2382
{
2383
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2384

2385 2386
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2387

2388
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2389
			   dig_hotplug_reg, hpd,
2390
			   bxt_port_hotplug_long_detect);
2391

2392
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2393 2394
}

2395 2396
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2397 2398
{
	irqreturn_t ret = IRQ_NONE;
2399
	u32 iir;
2400
	enum pipe pipe;
J
Jesse Barnes 已提交
2401

2402
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2403 2404 2405
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2406
			ret = IRQ_HANDLED;
2407
			if (iir & GEN8_DE_MISC_GSE)
2408
				intel_opregion_asle_intr(dev_priv);
2409 2410
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2411
		}
2412 2413
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2414 2415
	}

2416
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2417 2418 2419
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2420
			bool found = false;
2421

2422
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2423
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2424

2425 2426 2427 2428 2429 2430 2431
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2432
				dp_aux_irq_handler(dev_priv);
2433 2434 2435
				found = true;
			}

2436 2437 2438
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2439 2440
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2441 2442 2443 2444 2445
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2446 2447
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2448 2449
					found = true;
				}
2450 2451
			}

2452 2453
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2454 2455 2456
				found = true;
			}

2457
			if (!found)
2458
				DRM_ERROR("Unexpected DE Port interrupt\n");
2459
		}
2460 2461
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2462 2463
	}

2464
	for_each_pipe(dev_priv, pipe) {
2465
		u32 flip_done, fault_errors;
2466

2467 2468
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2469

2470 2471 2472 2473 2474
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2475

2476 2477
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2478

2479 2480 2481
		if (iir & GEN8_PIPE_VBLANK &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2482

2483 2484 2485 2486 2487
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2488

2489
		if (flip_done)
2490
			intel_finish_page_flip_cs(dev_priv, pipe);
2491

2492
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2493
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2494

2495 2496
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2497

2498 2499 2500 2501 2502
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2503

2504
		if (fault_errors)
2505
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2506 2507
				  pipe_name(pipe),
				  fault_errors);
2508 2509
	}

2510
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2511
	    master_ctl & GEN8_DE_PCH_IRQ) {
2512 2513 2514 2515 2516
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2517 2518 2519
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2520
			ret = IRQ_HANDLED;
2521

2522
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
2523
				spt_irq_handler(dev_priv, iir);
2524
			else
2525
				cpt_irq_handler(dev_priv, iir);
2526 2527 2528 2529 2530 2531 2532
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2533 2534
	}

2535 2536 2537 2538 2539 2540
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2541
	struct drm_i915_private *dev_priv = to_i915(dev);
2542
	u32 master_ctl;
2543
	u32 gt_iir[4] = {};
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2560 2561
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2562 2563
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2564 2565
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2566

2567 2568
	enable_rpm_wakeref_asserts(dev_priv);

2569 2570 2571
	return ret;
}

2572
static void i915_error_wake_up(struct drm_i915_private *dev_priv)
2573 2574 2575 2576 2577 2578 2579 2580 2581
{
	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2582
	wake_up_all(&dev_priv->gpu_error.wait_queue);
2583 2584 2585 2586 2587

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);
}

2588
/**
2589
 * i915_reset_and_wakeup - do process context error handling work
2590
 * @dev_priv: i915 device private
2591 2592 2593 2594
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2595
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2596
{
2597
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2598 2599 2600
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2601

2602
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2603

2604 2605 2606
	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

2607
	/*
2608 2609 2610 2611 2612
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugs, so get an RPM reference.
2613
	 */
2614 2615
	intel_runtime_pm_get(dev_priv);
	intel_prepare_reset(dev_priv);
2616

2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	do {
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
			i915_reset(dev_priv);
			mutex_unlock(&dev_priv->drm.struct_mutex);
		}
2628

2629 2630 2631 2632 2633
		/* We need to wait for anyone holding the lock to wakeup */
	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
				     I915_RESET_IN_PROGRESS,
				     TASK_UNINTERRUPTIBLE,
				     HZ));
2634

2635
	intel_finish_reset(dev_priv);
2636
	intel_runtime_pm_put(dev_priv);
2637

2638
	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2639 2640
		kobject_uevent_env(kobj,
				   KOBJ_CHANGE, reset_done_event);
2641

2642 2643 2644 2645 2646
	/*
	 * Note: The wake_up also serves as a memory barrier so that
	 * waiters see the updated value of the dev_priv->gpu_error.
	 */
	wake_up_all(&dev_priv->gpu_error.reset_queue);
2647 2648
}

2649 2650 2651 2652
static inline void
i915_err_print_instdone(struct drm_i915_private *dev_priv,
			struct intel_instdone *instdone)
{
2653 2654 2655
	int slice;
	int subslice;

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

2666 2667 2668 2669 2670 2671 2672
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->row[slice][subslice]);
2673 2674
}

2675
static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2676
{
2677
	u32 eir;
2678

2679 2680
	if (!IS_GEN2(dev_priv))
		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
2681

2682 2683 2684 2685
	if (INTEL_GEN(dev_priv) < 4)
		I915_WRITE(IPEIR, I915_READ(IPEIR));
	else
		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
2686

2687
	I915_WRITE(EIR, I915_READ(EIR));
2688 2689 2690 2691 2692 2693
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
2694
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
2695 2696 2697
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2698 2699 2700
}

/**
2701
 * i915_handle_error - handle a gpu error
2702
 * @dev_priv: i915 device private
2703
 * @engine_mask: mask representing engines that are hung
2704
 * Do some basic checking of register state at error time and
2705 2706 2707 2708
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
2709
 * @fmt: Error message format string
2710
 */
2711 2712
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2713
		       const char *fmt, ...)
2714
{
2715 2716
	va_list args;
	char error_msg[80];
2717

2718 2719 2720 2721
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2722
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2723
	i915_clear_error_registers(dev_priv);
2724

2725 2726
	if (!engine_mask)
		return;
2727

2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
			     &dev_priv->gpu_error.flags))
		return;

	/*
	 * Wakeup waiting processes so that the reset function
	 * i915_reset_and_wakeup doesn't deadlock trying to grab
	 * various locks. By bumping the reset counter first, the woken
	 * processes will see a reset in progress and back off,
	 * releasing their locks and then wait for the reset completion.
	 * We must do this for _all_ gpu waiters that might hold locks
	 * that the reset work needs to acquire.
	 *
	 * Note: The wake_up also provides a memory barrier to ensure that the
	 * waiters see the updated value of the reset flags.
	 */
	i915_error_wake_up(dev_priv);
2745

2746
	i915_reset_and_wakeup(dev_priv);
2747 2748
}

2749 2750 2751
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2752
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
2753
{
2754
	struct drm_i915_private *dev_priv = to_i915(dev);
2755
	unsigned long irqflags;
2756

2757
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2758
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2759
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2760

2761 2762 2763
	return 0;
}

2764
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2765
{
2766
	struct drm_i915_private *dev_priv = to_i915(dev);
2767 2768 2769
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2770 2771
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2772 2773 2774 2775 2776
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2777
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2778
{
2779
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2780
	unsigned long irqflags;
2781
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2782
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2783 2784

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2785
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2786 2787 2788 2789 2790
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2791
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2792
{
2793
	struct drm_i915_private *dev_priv = to_i915(dev);
2794 2795 2796
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2797
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2798
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2799

2800 2801 2802
	return 0;
}

2803 2804 2805
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2806
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2807
{
2808
	struct drm_i915_private *dev_priv = to_i915(dev);
2809
	unsigned long irqflags;
2810

2811
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2812
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2813 2814 2815
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2816
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
2817
{
2818
	struct drm_i915_private *dev_priv = to_i915(dev);
2819 2820 2821
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2822 2823
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2824 2825 2826
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2827
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2828
{
2829
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2830
	unsigned long irqflags;
2831
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2832
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2833 2834

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2835
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2836 2837 2838
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2839
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2840
{
2841
	struct drm_i915_private *dev_priv = to_i915(dev);
2842 2843 2844
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2845
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2846 2847 2848
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2849
static bool
2850
ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
2851
{
2852
	if (INTEL_GEN(engine->i915) >= 8) {
2853
		return (ipehr >> 23) == 0x1c;
2854 2855 2856 2857 2858 2859 2860
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2861
static struct intel_engine_cs *
2862 2863
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2864
{
2865
	struct drm_i915_private *dev_priv = engine->i915;
2866
	struct intel_engine_cs *signaller;
2867
	enum intel_engine_id id;
2868

2869
	if (INTEL_GEN(dev_priv) >= 8) {
2870
		for_each_engine(signaller, dev_priv, id) {
2871
			if (engine == signaller)
2872 2873
				continue;

2874
			if (offset == signaller->semaphore.signal_ggtt[engine->hw_id])
2875 2876
				return signaller;
		}
2877 2878 2879
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2880
		for_each_engine(signaller, dev_priv, id) {
2881
			if(engine == signaller)
2882 2883
				continue;

2884
			if (sync_bits == signaller->semaphore.mbox.wait[engine->hw_id])
2885 2886 2887 2888
				return signaller;
		}
	}

2889 2890
	DRM_DEBUG_DRIVER("No signaller ring found for %s, ipehr 0x%08x, offset 0x%016llx\n",
			 engine->name, ipehr, offset);
2891

2892
	return ERR_PTR(-ENODEV);
2893 2894
}

2895
static struct intel_engine_cs *
2896
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2897
{
2898
	struct drm_i915_private *dev_priv = engine->i915;
2899
	void __iomem *vaddr;
2900
	u32 cmd, ipehr, head;
2901 2902
	u64 offset = 0;
	int i, backwards;
2903

2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2921
	if (engine->buffer == NULL)
2922 2923
		return NULL;

2924
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2925
	if (!ipehr_is_semaphore_wait(engine, ipehr))
2926
		return NULL;
2927

2928 2929 2930
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2931 2932
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2933 2934
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2935
	 */
2936
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2937
	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
2938
	vaddr = (void __iomem *)engine->buffer->vaddr;
2939

2940
	for (i = backwards; i; --i) {
2941 2942 2943 2944 2945
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2946
		head &= engine->buffer->size - 1;
2947 2948

		/* This here seems to blow up */
2949
		cmd = ioread32(vaddr + head);
2950 2951 2952
		if (cmd == ipehr)
			break;

2953 2954
		head -= 4;
	}
2955

2956 2957
	if (!i)
		return NULL;
2958

2959
	*seqno = ioread32(vaddr + head + 4) + 1;
2960
	if (INTEL_GEN(dev_priv) >= 8) {
2961
		offset = ioread32(vaddr + head + 12);
2962
		offset <<= 32;
2963
		offset |= ioread32(vaddr + head + 8);
2964
	}
2965
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2966 2967
}

2968
static int semaphore_passed(struct intel_engine_cs *engine)
2969
{
2970
	struct drm_i915_private *dev_priv = engine->i915;
2971
	struct intel_engine_cs *signaller;
2972
	u32 seqno;
2973

2974
	engine->hangcheck.deadlock++;
2975

2976
	signaller = semaphore_waits_for(engine, &seqno);
2977 2978 2979
	if (signaller == NULL)
		return -1;

2980 2981 2982
	if (IS_ERR(signaller))
		return 0;

2983
	/* Prevent pathological recursion due to driver bugs */
2984
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2985 2986
		return -1;

2987
	if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
2988 2989
		return 1;

2990 2991 2992
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2993 2994 2995
		return -1;

	return 0;
2996 2997 2998 2999
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
3000
	struct intel_engine_cs *engine;
3001
	enum intel_engine_id id;
3002

3003
	for_each_engine(engine, dev_priv, id)
3004
		engine->hangcheck.deadlock = 0;
3005 3006
}

3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
static bool instdone_unchanged(u32 current_instdone, u32 *old_instdone)
{
	u32 tmp = current_instdone | *old_instdone;
	bool unchanged;

	unchanged = tmp == *old_instdone;
	*old_instdone |= tmp;

	return unchanged;
}

3018
static bool subunits_stuck(struct intel_engine_cs *engine)
3019
{
3020 3021 3022
	struct drm_i915_private *dev_priv = engine->i915;
	struct intel_instdone instdone;
	struct intel_instdone *accu_instdone = &engine->hangcheck.instdone;
3023
	bool stuck;
3024 3025
	int slice;
	int subslice;
3026

3027
	if (engine->id != RCS)
3028 3029
		return true;

3030
	intel_engine_get_instdone(engine, &instdone);
3031

3032 3033 3034 3035 3036
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
3037 3038 3039 3040
	stuck = instdone_unchanged(instdone.instdone,
				   &accu_instdone->instdone);
	stuck &= instdone_unchanged(instdone.slice_common,
				    &accu_instdone->slice_common);
3041 3042 3043 3044 3045 3046 3047

	for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
		stuck &= instdone_unchanged(instdone.sampler[slice][subslice],
					    &accu_instdone->sampler[slice][subslice]);
		stuck &= instdone_unchanged(instdone.row[slice][subslice],
					    &accu_instdone->row[slice][subslice]);
	}
3048 3049 3050 3051

	return stuck;
}

3052
static enum intel_engine_hangcheck_action
3053
head_stuck(struct intel_engine_cs *engine, u64 acthd)
3054
{
3055
	if (acthd != engine->hangcheck.acthd) {
3056 3057

		/* Clear subunit states on head movement */
3058
		memset(&engine->hangcheck.instdone, 0,
3059
		       sizeof(engine->hangcheck.instdone));
3060

3061
		return HANGCHECK_ACTIVE;
3062
	}
3063

3064
	if (!subunits_stuck(engine))
3065 3066 3067 3068 3069
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

3070 3071
static enum intel_engine_hangcheck_action
engine_stuck(struct intel_engine_cs *engine, u64 acthd)
3072
{
3073
	struct drm_i915_private *dev_priv = engine->i915;
3074
	enum intel_engine_hangcheck_action ha;
3075 3076
	u32 tmp;

3077
	ha = head_stuck(engine, acthd);
3078 3079 3080
	if (ha != HANGCHECK_HUNG)
		return ha;

3081
	if (IS_GEN2(dev_priv))
3082
		return HANGCHECK_HUNG;
3083 3084 3085 3086 3087 3088

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3089
	tmp = I915_READ_CTL(engine);
3090
	if (tmp & RING_WAIT) {
3091
		i915_handle_error(dev_priv, 0,
3092
				  "Kicking stuck wait on %s",
3093 3094
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3095
		return HANGCHECK_KICK;
3096 3097
	}

3098
	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3099
		switch (semaphore_passed(engine)) {
3100
		default:
3101
			return HANGCHECK_HUNG;
3102
		case 1:
3103
			i915_handle_error(dev_priv, 0,
3104
					  "Kicking stuck semaphore on %s",
3105 3106
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3107
			return HANGCHECK_KICK;
3108
		case 0:
3109
			return HANGCHECK_WAIT;
3110
		}
3111
	}
3112

3113
	return HANGCHECK_HUNG;
3114 3115
}

3116
/*
B
Ben Gamari 已提交
3117
 * This is called when the chip hasn't reported back with completed
3118 3119 3120 3121 3122
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3123
 */
3124
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3125
{
3126 3127 3128
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
3129
	struct intel_engine_cs *engine;
3130
	enum intel_engine_id id;
3131 3132
	unsigned int hung = 0, stuck = 0;
	int busy_count = 0;
3133 3134 3135
#define BUSY 1
#define KICK 5
#define HUNG 20
3136
#define ACTIVE_DECAY 15
3137

3138
	if (!i915.enable_hangcheck)
3139 3140
		return;

3141
	if (!READ_ONCE(dev_priv->gt.awake))
3142
		return;
3143

3144 3145 3146 3147 3148 3149
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3150
	for_each_engine(engine, dev_priv, id) {
3151
		bool busy = intel_engine_has_waiter(engine);
3152 3153
		u64 acthd;
		u32 seqno;
3154
		u32 submit;
3155

3156 3157
		semaphore_clear_deadlocks(dev_priv);

3158 3159 3160 3161 3162 3163 3164 3165 3166 3167
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3168
		acthd = intel_engine_get_active_head(engine);
3169
		seqno = intel_engine_get_seqno(engine);
3170
		submit = intel_engine_last_submit(engine);
3171

3172
		if (engine->hangcheck.seqno == seqno) {
3173
			if (i915_seqno_passed(seqno, submit)) {
3174
				engine->hangcheck.action = HANGCHECK_IDLE;
3175
			} else {
3176
				/* We always increment the hangcheck score
3177
				 * if the engine is busy and still processing
3178 3179 3180 3181
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
3182 3183
				 * engine is in a legitimate wait for another
				 * engine. In that case the waiting engine is a
3184 3185 3186 3187 3188 3189 3190
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3191 3192
				engine->hangcheck.action =
					engine_stuck(engine, acthd);
3193

3194
				switch (engine->hangcheck.action) {
3195
				case HANGCHECK_IDLE:
3196
				case HANGCHECK_WAIT:
3197
					break;
3198
				case HANGCHECK_ACTIVE:
3199
					engine->hangcheck.score += BUSY;
3200
					break;
3201
				case HANGCHECK_KICK:
3202
					engine->hangcheck.score += KICK;
3203
					break;
3204
				case HANGCHECK_HUNG:
3205
					engine->hangcheck.score += HUNG;
3206 3207
					break;
				}
3208
			}
3209 3210 3211 3212 3213 3214

			if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
				hung |= intel_engine_flag(engine);
				if (engine->hangcheck.action != HANGCHECK_HUNG)
					stuck |= intel_engine_flag(engine);
			}
3215
		} else {
3216
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3217

3218 3219 3220
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3221 3222 3223 3224
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3225

3226
			/* Clear head and subunit states on seqno movement */
3227
			acthd = 0;
3228

3229
			memset(&engine->hangcheck.instdone, 0,
3230
			       sizeof(engine->hangcheck.instdone));
3231 3232
		}

3233 3234
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3235
		busy_count += busy;
3236
	}
3237

3238 3239
	if (hung) {
		char msg[80];
3240
		unsigned int tmp;
3241
		int len;
3242

3243 3244 3245 3246 3247 3248 3249
		/* If some rings hung but others were still busy, only
		 * blame the hanging rings in the synopsis.
		 */
		if (stuck != hung)
			hung &= ~stuck;
		len = scnprintf(msg, sizeof(msg),
				"%s on ", stuck == hung ? "No progress" : "Hang");
3250
		for_each_engine_masked(engine, dev_priv, hung, tmp)
3251 3252 3253 3254 3255 3256
			len += scnprintf(msg + len, sizeof(msg) - len,
					 "%s, ", engine->name);
		msg[len-2] = '\0';

		return i915_handle_error(dev_priv, hung, msg);
	}
B
Ben Gamari 已提交
3257

3258
	/* Reset timer in case GPU hangs without another request being added */
3259
	if (busy_count)
3260
		i915_queue_hangcheck(dev_priv);
3261 3262
}

3263
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3264
{
3265
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3266

3267
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3268 3269
		return;

3270
	GEN5_IRQ_RESET(SDE);
3271

3272
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3273
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3274
}
3275

P
Paulo Zanoni 已提交
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
3286
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3287

3288
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3289 3290 3291
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3292 3293 3294 3295
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3296
static void gen5_gt_irq_reset(struct drm_device *dev)
3297
{
3298
	struct drm_i915_private *dev_priv = to_i915(dev);
3299

3300
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3301
	if (INTEL_INFO(dev)->gen >= 6)
3302
		GEN5_IRQ_RESET(GEN6_PM);
3303 3304
}

3305 3306 3307 3308
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3309 3310 3311 3312 3313
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3314
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3315 3316
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3317 3318 3319 3320 3321 3322
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3323 3324

	GEN5_IRQ_RESET(VLV_);
3325
	dev_priv->irq_mask = ~0;
3326 3327
}

3328 3329 3330
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3331
	u32 enable_mask;
3332 3333 3334 3335 3336 3337 3338 3339 3340
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3341 3342 3343
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3344
	if (IS_CHERRYVIEW(dev_priv))
3345
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3346 3347 3348

	WARN_ON(dev_priv->irq_mask != ~0);

3349 3350 3351
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3352 3353 3354 3355 3356 3357
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
3358
	struct drm_i915_private *dev_priv = to_i915(dev);
3359 3360 3361 3362

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
3363
	if (IS_GEN7(dev_priv))
3364 3365 3366 3367 3368 3369 3370
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3371 3372
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3373
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3374

3375 3376 3377
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3378
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3379

3380
	spin_lock_irq(&dev_priv->irq_lock);
3381 3382
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3383
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3384 3385
}

3386 3387 3388 3389 3390 3391 3392 3393
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3394
static void gen8_irq_reset(struct drm_device *dev)
3395
{
3396
	struct drm_i915_private *dev_priv = to_i915(dev);
3397 3398 3399 3400 3401
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3402
	gen8_gt_irq_reset(dev_priv);
3403

3404
	for_each_pipe(dev_priv, pipe)
3405 3406
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3407
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3408

3409 3410 3411
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3412

3413
	if (HAS_PCH_SPLIT(dev_priv))
3414
		ibx_irq_reset(dev);
3415
}
3416

3417 3418
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3419
{
3420
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3421
	enum pipe pipe;
3422

3423
	spin_lock_irq(&dev_priv->irq_lock);
3424 3425 3426 3427
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3428
	spin_unlock_irq(&dev_priv->irq_lock);
3429 3430
}

3431 3432 3433
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3434 3435
	enum pipe pipe;

3436
	spin_lock_irq(&dev_priv->irq_lock);
3437 3438
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3439 3440 3441
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3442
	synchronize_irq(dev_priv->drm.irq);
3443 3444
}

3445 3446
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3447
	struct drm_i915_private *dev_priv = to_i915(dev);
3448 3449 3450 3451

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3452
	gen8_gt_irq_reset(dev_priv);
3453 3454 3455

	GEN5_IRQ_RESET(GEN8_PCU_);

3456
	spin_lock_irq(&dev_priv->irq_lock);
3457 3458
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3459
	spin_unlock_irq(&dev_priv->irq_lock);
3460 3461
}

3462
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3463 3464 3465 3466 3467
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3468
	for_each_intel_encoder(&dev_priv->drm, encoder)
3469 3470 3471 3472 3473 3474
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3475
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3476
{
3477
	u32 hotplug_irqs, hotplug, enabled_irqs;
3478

3479
	if (HAS_PCH_IBX(dev_priv)) {
3480
		hotplug_irqs = SDE_HOTPLUG_MASK;
3481
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3482
	} else {
3483
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3484
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3485
	}
3486

3487
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3488 3489 3490

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3491 3492
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3493
	 */
3494 3495 3496 3497 3498
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3499 3500 3501 3502
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3503
	if (HAS_PCH_LPT_LP(dev_priv))
3504
		hotplug |= PORTA_HOTPLUG_ENABLE;
3505
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3506
}
X
Xiong Zhang 已提交
3507

3508
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3509 3510 3511 3512
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3513
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3514 3515 3516 3517 3518 3519

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3520
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3521 3522 3523 3524 3525
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3526 3527
}

3528
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3529 3530 3531
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3532
	if (INTEL_GEN(dev_priv) >= 8) {
3533
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3534
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3535 3536

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3537
	} else if (INTEL_GEN(dev_priv) >= 7) {
3538
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3539
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3540 3541

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3542 3543
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3544
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3545

3546 3547
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3548 3549 3550 3551

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3552
	 * The pulse duration bits are reserved on HSW+.
3553 3554 3555 3556 3557 3558
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3559
	ibx_hpd_irq_setup(dev_priv);
3560 3561
}

3562
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3563
{
3564
	u32 hotplug_irqs, hotplug, enabled_irqs;
3565

3566
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3567
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3568

3569
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3570

3571 3572 3573
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3594
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3595 3596
}

P
Paulo Zanoni 已提交
3597 3598
static void ibx_irq_postinstall(struct drm_device *dev)
{
3599
	struct drm_i915_private *dev_priv = to_i915(dev);
3600
	u32 mask;
3601

3602
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3603 3604
		return;

3605
	if (HAS_PCH_IBX(dev_priv))
3606
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3607
	else
3608
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3609

3610
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3611 3612 3613
	I915_WRITE(SDEIMR, ~mask);
}

3614 3615
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3616
	struct drm_i915_private *dev_priv = to_i915(dev);
3617 3618 3619 3620 3621
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3622
	if (HAS_L3_DPF(dev_priv)) {
3623
		/* L3 parity interrupt is always unmasked. */
3624 3625
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3626 3627 3628
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3629
	if (IS_GEN5(dev_priv)) {
3630
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3631 3632 3633 3634
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3635
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3636 3637

	if (INTEL_INFO(dev)->gen >= 6) {
3638 3639 3640 3641
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3642
		if (HAS_VEBOX(dev_priv)) {
3643
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3644 3645
			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
		}
3646

3647 3648
		dev_priv->pm_imr = 0xffffffff;
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
3649 3650 3651
	}
}

3652
static int ironlake_irq_postinstall(struct drm_device *dev)
3653
{
3654
	struct drm_i915_private *dev_priv = to_i915(dev);
3655 3656 3657 3658 3659 3660
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3661
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3662
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3663 3664
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3665 3666 3667
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3668 3669 3670
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3671 3672 3673
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3674
	}
3675

3676
	dev_priv->irq_mask = ~display_mask;
3677

3678 3679
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3680 3681
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3682
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3683

3684
	gen5_gt_irq_postinstall(dev);
3685

P
Paulo Zanoni 已提交
3686
	ibx_irq_postinstall(dev);
3687

3688
	if (IS_IRONLAKE_M(dev_priv)) {
3689 3690 3691
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3692 3693
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3694
		spin_lock_irq(&dev_priv->irq_lock);
3695
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3696
		spin_unlock_irq(&dev_priv->irq_lock);
3697 3698
	}

3699 3700 3701
	return 0;
}

3702 3703 3704 3705 3706 3707 3708 3709 3710
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3711 3712
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3713
		vlv_display_irq_postinstall(dev_priv);
3714
	}
3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3726
	if (intel_irqs_enabled(dev_priv))
3727
		vlv_display_irq_reset(dev_priv);
3728 3729
}

3730 3731 3732

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3733
	struct drm_i915_private *dev_priv = to_i915(dev);
3734

3735
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3736

3737
	spin_lock_irq(&dev_priv->irq_lock);
3738 3739
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3740 3741
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3742
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3743
	POSTING_READ(VLV_MASTER_IER);
3744 3745 3746 3747

	return 0;
}

3748 3749 3750 3751 3752
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3753 3754 3755
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3756
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3757 3758 3759
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3760
		0,
3761 3762
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3763 3764
		};

3765 3766 3767
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3768 3769
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
3770 3771
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3772 3773
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
3774
	 * is enabled/disabled. Same wil be the case for GuC interrupts.
3775
	 */
3776
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
3777
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3778 3779 3780 3781
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3782 3783
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3784 3785
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3786
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3787
	enum pipe pipe;
3788

3789
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3790 3791
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3792 3793
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3794
		if (IS_BROXTON(dev_priv))
3795 3796
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3797 3798
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3799
	}
3800 3801 3802 3803

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3804
	de_port_enables = de_port_masked;
3805 3806 3807
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3808 3809
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3810 3811 3812
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3813

3814
	for_each_pipe(dev_priv, pipe)
3815
		if (intel_display_power_is_enabled(dev_priv,
3816 3817 3818 3819
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3820

3821
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3822
	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3823 3824 3825 3826
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3827
	struct drm_i915_private *dev_priv = to_i915(dev);
3828

3829
	if (HAS_PCH_SPLIT(dev_priv))
3830
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3831

3832 3833 3834
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3835
	if (HAS_PCH_SPLIT(dev_priv))
3836
		ibx_irq_postinstall(dev);
3837

3838
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3839 3840 3841 3842 3843
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3844 3845
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3846
	struct drm_i915_private *dev_priv = to_i915(dev);
3847 3848 3849

	gen8_gt_irq_postinstall(dev_priv);

3850
	spin_lock_irq(&dev_priv->irq_lock);
3851 3852
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3853 3854
	spin_unlock_irq(&dev_priv->irq_lock);

3855
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3856 3857 3858 3859 3860
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3861 3862
static void gen8_irq_uninstall(struct drm_device *dev)
{
3863
	struct drm_i915_private *dev_priv = to_i915(dev);
3864 3865 3866 3867

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3868
	gen8_irq_reset(dev);
3869 3870
}

J
Jesse Barnes 已提交
3871 3872
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3873
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3874 3875 3876 3877

	if (!dev_priv)
		return;

3878
	I915_WRITE(VLV_MASTER_IER, 0);
3879
	POSTING_READ(VLV_MASTER_IER);
3880

3881 3882
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3883
	I915_WRITE(HWSTAM, 0xffffffff);
3884

3885
	spin_lock_irq(&dev_priv->irq_lock);
3886 3887
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3888
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3889 3890
}

3891 3892
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3893
	struct drm_i915_private *dev_priv = to_i915(dev);
3894 3895 3896 3897 3898 3899 3900

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3901
	gen8_gt_irq_reset(dev_priv);
3902

3903
	GEN5_IRQ_RESET(GEN8_PCU_);
3904

3905
	spin_lock_irq(&dev_priv->irq_lock);
3906 3907
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3908
	spin_unlock_irq(&dev_priv->irq_lock);
3909 3910
}

3911
static void ironlake_irq_uninstall(struct drm_device *dev)
3912
{
3913
	struct drm_i915_private *dev_priv = to_i915(dev);
3914 3915 3916 3917

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3918
	ironlake_irq_reset(dev);
3919 3920
}

3921
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3922
{
3923
	struct drm_i915_private *dev_priv = to_i915(dev);
3924
	int pipe;
3925

3926
	for_each_pipe(dev_priv, pipe)
3927
		I915_WRITE(PIPESTAT(pipe), 0);
3928 3929 3930
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3931 3932 3933 3934
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3935
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3936 3937 3938 3939 3940 3941 3942 3943 3944

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3945
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3946 3947 3948 3949 3950 3951 3952 3953
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3954 3955
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3956
	spin_lock_irq(&dev_priv->irq_lock);
3957 3958
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3959
	spin_unlock_irq(&dev_priv->irq_lock);
3960

C
Chris Wilson 已提交
3961 3962 3963
	return 0;
}

3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3995
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3996
{
3997
	struct drm_device *dev = arg;
3998
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3999 4000 4001 4002 4003 4004
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4005
	irqreturn_t ret;
C
Chris Wilson 已提交
4006

4007 4008 4009
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4010 4011 4012 4013
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
4014 4015
	iir = I915_READ16(IIR);
	if (iir == 0)
4016
		goto out;
C
Chris Wilson 已提交
4017 4018 4019 4020 4021 4022 4023

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4024
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4025
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4026
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
4027

4028
		for_each_pipe(dev_priv, pipe) {
4029
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
4030 4031 4032 4033 4034
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4035
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4036 4037
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4038
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4039 4040 4041 4042 4043

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4044
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4045

4046
		for_each_pipe(dev_priv, pipe) {
4047 4048 4049 4050 4051 4052 4053
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4054

4055
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4056
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4057

4058 4059 4060
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4061
		}
C
Chris Wilson 已提交
4062 4063 4064

		iir = new_iir;
	}
4065 4066 4067 4068
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4069

4070
	return ret;
C
Chris Wilson 已提交
4071 4072 4073 4074
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4075
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
4076 4077
	int pipe;

4078
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4079 4080 4081 4082 4083 4084 4085 4086 4087
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4088 4089
static void i915_irq_preinstall(struct drm_device * dev)
{
4090
	struct drm_i915_private *dev_priv = to_i915(dev);
4091 4092 4093
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4094
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4095 4096 4097
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4098
	I915_WRITE16(HWSTAM, 0xeffe);
4099
	for_each_pipe(dev_priv, pipe)
4100 4101 4102 4103 4104 4105 4106 4107
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4108
	struct drm_i915_private *dev_priv = to_i915(dev);
4109
	u32 enable_mask;
4110

4111 4112 4113 4114 4115 4116 4117 4118
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4119
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4120 4121 4122 4123 4124 4125 4126

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4127
	if (I915_HAS_HOTPLUG(dev)) {
4128
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4129 4130
		POSTING_READ(PORT_HOTPLUG_EN);

4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4141
	i915_enable_asle_pipestat(dev_priv);
4142

4143 4144
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4145
	spin_lock_irq(&dev_priv->irq_lock);
4146 4147
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4148
	spin_unlock_irq(&dev_priv->irq_lock);
4149

4150 4151 4152
	return 0;
}

4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

4184
static irqreturn_t i915_irq_handler(int irq, void *arg)
4185
{
4186
	struct drm_device *dev = arg;
4187
	struct drm_i915_private *dev_priv = to_i915(dev);
4188
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4189 4190 4191 4192
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4193

4194 4195 4196
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4197 4198 4199
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4200
	iir = I915_READ(IIR);
4201 4202
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4203
		bool blc_event = false;
4204 4205 4206 4207 4208 4209

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4210
		spin_lock(&dev_priv->irq_lock);
4211
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4212
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4213

4214
		for_each_pipe(dev_priv, pipe) {
4215
			i915_reg_t reg = PIPESTAT(pipe);
4216 4217
			pipe_stats[pipe] = I915_READ(reg);

4218
			/* Clear the PIPE*STAT regs before the IIR */
4219 4220
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4221
				irq_received = true;
4222 4223
			}
		}
4224
		spin_unlock(&dev_priv->irq_lock);
4225 4226 4227 4228 4229

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4230
		if (I915_HAS_HOTPLUG(dev_priv) &&
4231 4232 4233
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4234
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4235
		}
4236

4237
		I915_WRITE(IIR, iir & ~flip_mask);
4238 4239 4240
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4241
			notify_ring(dev_priv->engine[RCS]);
4242

4243
		for_each_pipe(dev_priv, pipe) {
4244 4245 4246 4247 4248 4249 4250
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4251 4252 4253

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4254 4255

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4256
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4257

4258 4259 4260
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4261 4262 4263
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4264
			intel_opregion_asle_intr(dev_priv);
4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4281
		ret = IRQ_HANDLED;
4282
		iir = new_iir;
4283
	} while (iir & ~flip_mask);
4284

4285 4286
	enable_rpm_wakeref_asserts(dev_priv);

4287 4288 4289 4290 4291
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4292
	struct drm_i915_private *dev_priv = to_i915(dev);
4293 4294 4295
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4296
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4297 4298 4299
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4300
	I915_WRITE16(HWSTAM, 0xffff);
4301
	for_each_pipe(dev_priv, pipe) {
4302
		/* Clear enable bits; then clear status bits */
4303
		I915_WRITE(PIPESTAT(pipe), 0);
4304 4305
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4306 4307 4308 4309 4310 4311 4312 4313
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4314
	struct drm_i915_private *dev_priv = to_i915(dev);
4315 4316
	int pipe;

4317
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4318
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4319 4320

	I915_WRITE(HWSTAM, 0xeffe);
4321
	for_each_pipe(dev_priv, pipe)
4322 4323 4324 4325 4326 4327 4328 4329
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4330
	struct drm_i915_private *dev_priv = to_i915(dev);
4331
	u32 enable_mask;
4332 4333 4334
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4335
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4336
			       I915_DISPLAY_PORT_INTERRUPT |
4337 4338 4339 4340 4341 4342 4343
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4344 4345
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4346 4347
	enable_mask |= I915_USER_INTERRUPT;

4348
	if (IS_G4X(dev_priv))
4349
		enable_mask |= I915_BSD_USER_INTERRUPT;
4350

4351 4352
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4353
	spin_lock_irq(&dev_priv->irq_lock);
4354 4355 4356
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4357
	spin_unlock_irq(&dev_priv->irq_lock);
4358 4359 4360 4361 4362

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4363
	if (IS_G4X(dev_priv)) {
4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4378
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4379 4380
	POSTING_READ(PORT_HOTPLUG_EN);

4381
	i915_enable_asle_pipestat(dev_priv);
4382 4383 4384 4385

	return 0;
}

4386
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4387 4388 4389
{
	u32 hotplug_en;

4390 4391
	assert_spin_locked(&dev_priv->irq_lock);

4392 4393
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4394
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4395 4396 4397 4398
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4399
	if (IS_G4X(dev_priv))
4400 4401 4402 4403
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4404
	i915_hotplug_interrupt_update_locked(dev_priv,
4405 4406 4407 4408
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4409 4410
}

4411
static irqreturn_t i965_irq_handler(int irq, void *arg)
4412
{
4413
	struct drm_device *dev = arg;
4414
	struct drm_i915_private *dev_priv = to_i915(dev);
4415 4416 4417
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4418 4419 4420
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4421

4422 4423 4424
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4425 4426 4427
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4428 4429 4430
	iir = I915_READ(IIR);

	for (;;) {
4431
		bool irq_received = (iir & ~flip_mask) != 0;
4432 4433
		bool blc_event = false;

4434 4435 4436 4437 4438
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4439
		spin_lock(&dev_priv->irq_lock);
4440
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4441
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4442

4443
		for_each_pipe(dev_priv, pipe) {
4444
			i915_reg_t reg = PIPESTAT(pipe);
4445 4446 4447 4448 4449 4450 4451
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4452
				irq_received = true;
4453 4454
			}
		}
4455
		spin_unlock(&dev_priv->irq_lock);
4456 4457 4458 4459 4460 4461 4462

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4463 4464 4465
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4466
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4467
		}
4468

4469
		I915_WRITE(IIR, iir & ~flip_mask);
4470 4471 4472
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4473
			notify_ring(dev_priv->engine[RCS]);
4474
		if (iir & I915_BSD_USER_INTERRUPT)
4475
			notify_ring(dev_priv->engine[VCS]);
4476

4477
		for_each_pipe(dev_priv, pipe) {
4478 4479 4480
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4481 4482 4483

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4484 4485

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4486
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4487

4488 4489
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4490
		}
4491 4492

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4493
			intel_opregion_asle_intr(dev_priv);
4494

4495
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4496
			gmbus_irq_handler(dev_priv);
4497

4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4516 4517
	enable_rpm_wakeref_asserts(dev_priv);

4518 4519 4520 4521 4522
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4523
	struct drm_i915_private *dev_priv = to_i915(dev);
4524 4525 4526 4527 4528
	int pipe;

	if (!dev_priv)
		return;

4529
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4530
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4531 4532

	I915_WRITE(HWSTAM, 0xffffffff);
4533
	for_each_pipe(dev_priv, pipe)
4534 4535 4536 4537
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4538
	for_each_pipe(dev_priv, pipe)
4539 4540 4541 4542 4543
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4544 4545 4546 4547 4548 4549 4550
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4551
void intel_irq_init(struct drm_i915_private *dev_priv)
4552
{
4553
	struct drm_device *dev = &dev_priv->drm;
4554

4555 4556
	intel_hpd_init_work(dev_priv);

4557
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4558
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4559

4560 4561 4562
	if (HAS_GUC_SCHED(dev))
		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;

4563
	/* Let's track the enabled rps events */
4564
	if (IS_VALLEYVIEW(dev_priv))
4565
		/* WaGsvRC0ResidencyMethod:vlv */
4566
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4567 4568
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4569

4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581
	dev_priv->rps.pm_intr_keep = 0;

	/*
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
4582
		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
4583

4584 4585
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4586

4587
	if (IS_GEN2(dev_priv)) {
4588
		/* Gen2 doesn't have a hardware frame counter */
4589
		dev->max_vblank_count = 0;
4590
		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4591
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4592
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4593
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4594 4595 4596
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4597 4598
	}

4599 4600 4601 4602 4603
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4604
	if (!IS_GEN2(dev_priv))
4605 4606
		dev->vblank_disable_immediate = true;

4607 4608
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4609

4610
	if (IS_CHERRYVIEW(dev_priv)) {
4611 4612 4613 4614
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
4615 4616
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4617
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4618
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4619 4620 4621 4622
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
4623 4624
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4625
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4626
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4627
		dev->driver->irq_handler = gen8_irq_handler;
4628
		dev->driver->irq_preinstall = gen8_irq_reset;
4629 4630 4631 4632
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4633
		if (IS_BROXTON(dev_priv))
4634
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4635
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
4636 4637
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4638
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4639
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4640
		dev->driver->irq_handler = ironlake_irq_handler;
4641
		dev->driver->irq_preinstall = ironlake_irq_reset;
4642 4643 4644 4645
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4646
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4647
	} else {
4648
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4649 4650 4651 4652
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4653 4654
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4655
		} else if (IS_GEN3(dev_priv)) {
4656 4657 4658 4659
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4660 4661
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4662
		} else {
4663 4664 4665 4666
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4667 4668
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4669
		}
4670 4671
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4672 4673
	}
}
4674

4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4686 4687 4688 4689 4690 4691 4692 4693 4694
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4695
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4696 4697
}

4698 4699 4700 4701 4702 4703 4704
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4705 4706
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4707
	drm_irq_uninstall(&dev_priv->drm);
4708 4709 4710 4711
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4712 4713 4714 4715 4716 4717 4718
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4719
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4720
{
4721
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4722
	dev_priv->pm.irqs_enabled = false;
4723
	synchronize_irq(dev_priv->drm.irq);
4724 4725
}

4726 4727 4728 4729 4730 4731 4732
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4733
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4734
{
4735
	dev_priv->pm.irqs_enabled = true;
4736 4737
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4738
}