i915_irq.c 131.7 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
218 219 220
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

P
Paulo Zanoni 已提交
242 243 244 245 246 247 248 249 250 251 252 253
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

254 255
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

256
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257 258
		return;

P
Paulo Zanoni 已提交
259 260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267 268 269
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

270
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
271 272 273 274
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

275
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276 277 278 279
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

280
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281 282 283 284
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

285
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
290
/**
291 292 293 294 295
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
296 297 298 299
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
300
	uint32_t new_val;
P
Paulo Zanoni 已提交
301

302 303
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
304 305
	assert_spin_locked(&dev_priv->irq_lock);

306
	new_val = dev_priv->pm_irq_mask;
307 308 309
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

310 311
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
312 313
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
314
	}
P
Paulo Zanoni 已提交
315 316
}

317
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
318
{
319 320 321
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
322 323 324
	snb_update_pm_irq(dev_priv, mask, mask);
}

325 326
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331 332 333 334 335 336 337 338
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
339 340 341
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
342
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
343 344 345 346 347

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
348
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
349 350 351
	spin_unlock_irq(&dev_priv->irq_lock);
}

352
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
353 354
{
	spin_lock_irq(&dev_priv->irq_lock);
355

356
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
357
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
358
	dev_priv->rps.interrupts_enabled = true;
359 360
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
361
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
362

363 364 365
	spin_unlock_irq(&dev_priv->irq_lock);
}

366 367 368
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
369
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
370
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
371 372
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
373 374 375 376 377 378 379 380 381 382
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

383
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
384
{
I
Imre Deak 已提交
385 386 387 388 389 390
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

391 392
	spin_lock_irq(&dev_priv->irq_lock);

393
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
394 395

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
396 397
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
398 399 400

	spin_unlock_irq(&dev_priv->irq_lock);

401
	synchronize_irq(dev_priv->dev->irq);
402 403
}

404
/**
405 406 407 408 409
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

468 469 470 471 472 473
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
474 475 476
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
477 478 479 480 481
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

482 483
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

484 485
	assert_spin_locked(&dev_priv->irq_lock);

486
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
487 488
		return;

489 490 491
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
492

D
Daniel Vetter 已提交
493
static void
494 495
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
496
{
497
	i915_reg_t reg = PIPESTAT(pipe);
498
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
499

500
	assert_spin_locked(&dev_priv->irq_lock);
501
	WARN_ON(!intel_irqs_enabled(dev_priv));
502

503 504 505 506
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
507 508 509
		return;

	if ((pipestat & enable_mask) == enable_mask)
510 511
		return;

512 513
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

514
	/* Enable the interrupt, clear any pending status */
515
	pipestat |= enable_mask | status_mask;
516 517
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
518 519
}

D
Daniel Vetter 已提交
520
static void
521 522
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
523
{
524
	i915_reg_t reg = PIPESTAT(pipe);
525
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
526

527
	assert_spin_locked(&dev_priv->irq_lock);
528
	WARN_ON(!intel_irqs_enabled(dev_priv));
529

530 531 532 533
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
534 535
		return;

536 537 538
	if ((pipestat & enable_mask) == 0)
		return;

539 540
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

541
	pipestat &= ~enable_mask;
542 543
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
544 545
}

546 547 548 549 550
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
551 552
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
553 554 555
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
556 557 558 559 560 561
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
562 563 564 565 566 567 568 569 570 571 572 573

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

574 575 576 577 578 579
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

580
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
581 582 583 584
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
585 586 587 588 589 590 591 592 593
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

594
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 596 597 598
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
599 600 601
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

602
/**
603
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
604
 * @dev: drm device
605
 */
606
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
607
{
608
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
609 610
		return;

611
	spin_lock_irq(&dev_priv->irq_lock);
612

613
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
614
	if (INTEL_GEN(dev_priv) >= 4)
615
		i915_enable_pipestat(dev_priv, PIPE_A,
616
				     PIPE_LEGACY_BLC_EVENT_STATUS);
617

618
	spin_unlock_irq(&dev_priv->irq_lock);
619 620
}

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

671
static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
672 673 674 675 676
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

677 678 679
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
680
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
681
{
682
	struct drm_i915_private *dev_priv = dev->dev_private;
683
	i915_reg_t high_frame, low_frame;
684
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
685 686
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
687
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
688

689 690 691 692 693
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
694

695 696 697 698 699 700
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

701 702
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
703

704 705 706 707 708 709
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
710
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
711
		low   = I915_READ(low_frame);
712
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
713 714
	} while (high1 != high2);

715
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
716
	pixel = low & PIPE_PIXEL_MASK;
717
	low >>= PIPE_FRAME_LOW_SHIFT;
718 719 720 721 722 723

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
724
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
725 726
}

727
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
728
{
729
	struct drm_i915_private *dev_priv = dev->dev_private;
730

731
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
732 733
}

734
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
735 736 737 738
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
739
	const struct drm_display_mode *mode = &crtc->base.hwmode;
740
	enum pipe pipe = crtc->pipe;
741
	int position, vtotal;
742

743
	vtotal = mode->crtc_vtotal;
744 745 746
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

747
	if (IS_GEN2(dev_priv))
748
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
749
	else
750
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
751

752 753 754 755 756 757 758 759 760 761 762 763
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
764
	if (HAS_DDI(dev_priv) && !position) {
765 766 767 768 769 770 771 772 773 774 775 776 777
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

778
	/*
779 780
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
781
	 */
782
	return (position + crtc->scanline_offset) % vtotal;
783 784
}

785
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
786
				    unsigned int flags, int *vpos, int *hpos,
787 788
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
789
{
790 791 792
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
793
	int position;
794
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
795 796
	bool in_vbl = true;
	int ret = 0;
797
	unsigned long irqflags;
798

799
	if (WARN_ON(!mode->crtc_clock)) {
800
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
801
				 "pipe %c\n", pipe_name(pipe));
802 803 804
		return 0;
	}

805
	htotal = mode->crtc_htotal;
806
	hsync_start = mode->crtc_hsync_start;
807 808 809
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
810

811 812 813 814 815 816
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

817 818
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

819 820 821 822 823 824
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
825

826 827 828 829 830 831
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

832
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
833 834 835
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
836
		position = __intel_get_crtc_scanline(intel_crtc);
837 838 839 840 841
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
842
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
843

844 845 846 847
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
848

849 850 851 852 853 854 855 856 857 858 859 860
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

861 862 863 864 865 866 867 868 869 870
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
871 872
	}

873 874 875 876 877 878 879 880
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

881 882 883 884 885 886 887 888 889 890 891 892
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
893

894
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
895 896 897 898 899 900
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
901 902 903

	/* In vblank? */
	if (in_vbl)
904
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
905 906 907 908

	return ret;
}

909 910 911 912 913 914 915 916 917 918 919 920 921
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

922
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
923 924 925 926
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
927
	struct drm_crtc *crtc;
928

929 930
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
931 932 933 934
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
935 936
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
937
		DRM_ERROR("Invalid crtc %u\n", pipe);
938 939 940
		return -EINVAL;
	}

941
	if (!crtc->hwmode.crtc_clock) {
942
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
943 944
		return -EBUSY;
	}
945 946

	/* Helper routine in DRM core does all the work: */
947 948
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
949
						     &crtc->hwmode);
950 951
}

952
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
953
{
954
	u32 busy_up, busy_down, max_avg, min_avg;
955 956
	u8 new_delay;

957
	spin_lock(&mchdev_lock);
958

959 960
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

961
	new_delay = dev_priv->ips.cur_delay;
962

963
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
964 965
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
966 967 968 969
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
970
	if (busy_up > max_avg) {
971 972 973 974
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
975
	} else if (busy_down < min_avg) {
976 977 978 979
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
980 981
	}

982
	if (ironlake_set_drps(dev_priv, new_delay))
983
		dev_priv->ips.cur_delay = new_delay;
984

985
	spin_unlock(&mchdev_lock);
986

987 988 989
	return;
}

990
static void notify_ring(struct intel_engine_cs *engine)
991
{
992
	if (!intel_engine_initialized(engine))
993 994
		return;

995
	trace_i915_gem_request_notify(engine);
996
	engine->user_interrupts++;
997

998
	wake_up_all(&engine->irq_queue);
999 1000
}

1001 1002
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1003
{
1004 1005 1006 1007
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1008

1009 1010 1011 1012 1013 1014
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1015
	unsigned int mul = 100;
1016

1017 1018
	if (old->cz_clock == 0)
		return false;
1019

1020 1021 1022
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1023
	time = now->cz_clock - old->cz_clock;
1024
	time *= threshold * dev_priv->czclk_freq;
1025

1026 1027 1028
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1029
	 */
1030 1031
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1032
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1033

1034
	return c0 >= time;
1035 1036
}

1037
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1038
{
1039 1040 1041
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1042

1043 1044 1045 1046
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1047

1048
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1049
		return 0;
1050

1051 1052 1053
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1054

1055 1056 1057
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1058
				  dev_priv->rps.down_threshold))
1059 1060 1061
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1062

1063 1064 1065
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1066
				 dev_priv->rps.up_threshold))
1067 1068
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1069 1070
	}

1071
	return events;
1072 1073
}

1074 1075
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1076
	struct intel_engine_cs *engine;
1077

1078
	for_each_engine(engine, dev_priv)
1079
		if (engine->irq_refcount)
1080 1081 1082 1083 1084
			return true;

	return false;
}

1085
static void gen6_pm_rps_work(struct work_struct *work)
1086
{
1087 1088
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1089 1090
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1091
	u32 pm_iir;
1092

1093
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1094 1095 1096 1097 1098
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1099 1100 1101 1102 1103 1104 1105 1106

	/*
	 * The RPS work is synced during runtime suspend, we don't require a
	 * wakeref. TODO: instead of disabling the asserts make sure that we
	 * always hold an RPM reference while the work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

1107 1108
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1109 1110
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1111 1112
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1113
	spin_unlock_irq(&dev_priv->irq_lock);
1114

1115
	/* Make sure we didn't queue anything we're not going to process. */
1116
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1117

1118
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1119
		goto out;
1120

1121
	mutex_lock(&dev_priv->rps.hw_lock);
1122

1123 1124
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1125
	adj = dev_priv->rps.last_adj;
1126
	new_delay = dev_priv->rps.cur_freq;
1127 1128 1129 1130 1131 1132 1133
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1134 1135
		if (adj > 0)
			adj *= 2;
1136 1137
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1138 1139 1140 1141
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1142
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1143
			new_delay = dev_priv->rps.efficient_freq;
1144 1145
			adj = 0;
		}
1146 1147
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1148
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1149 1150
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1151
		else
1152
			new_delay = dev_priv->rps.min_freq_softlimit;
1153 1154 1155 1156
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1157 1158
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1159
	} else { /* unknown event */
1160
		adj = 0;
1161
	}
1162

1163 1164
	dev_priv->rps.last_adj = adj;

1165 1166 1167
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1168
	new_delay += adj;
1169
	new_delay = clamp_t(int, new_delay, min, max);
1170

1171
	intel_set_rps(dev_priv->dev, new_delay);
1172

1173
	mutex_unlock(&dev_priv->rps.hw_lock);
1174 1175
out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1176 1177
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1190 1191
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1192
	u32 error_status, row, bank, subbank;
1193
	char *parity_event[6];
1194
	uint32_t misccpctl;
1195
	uint8_t slice = 0;
1196 1197 1198 1199 1200 1201 1202

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1203 1204 1205 1206
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1207 1208 1209 1210
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1211
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1212
		i915_reg_t reg;
1213

1214
		slice--;
1215
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1216
			break;
1217

1218
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1219

1220
		reg = GEN7_L3CDERRST1(slice);
1221

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1237
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1238
				   KOBJ_CHANGE, parity_event);
1239

1240 1241
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1242

1243 1244 1245 1246 1247
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1248

1249
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1250

1251 1252
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1253
	spin_lock_irq(&dev_priv->irq_lock);
1254
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1255
	spin_unlock_irq(&dev_priv->irq_lock);
1256 1257

	mutex_unlock(&dev_priv->dev->struct_mutex);
1258 1259
}

1260 1261
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1262
{
1263
	if (!HAS_L3_DPF(dev_priv))
1264 1265
		return;

1266
	spin_lock(&dev_priv->irq_lock);
1267
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1268
	spin_unlock(&dev_priv->irq_lock);
1269

1270
	iir &= GT_PARITY_ERROR(dev_priv);
1271 1272 1273 1274 1275 1276
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1277
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1278 1279
}

1280
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1281 1282 1283 1284
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1285
		notify_ring(&dev_priv->engine[RCS]);
1286
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1287
		notify_ring(&dev_priv->engine[VCS]);
1288 1289
}

1290
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1291 1292 1293
			       u32 gt_iir)
{

1294 1295
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1296
		notify_ring(&dev_priv->engine[RCS]);
1297
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1298
		notify_ring(&dev_priv->engine[VCS]);
1299
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1300
		notify_ring(&dev_priv->engine[BCS]);
1301

1302 1303
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1304 1305
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1306

1307 1308
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1309 1310
}

1311
static __always_inline void
1312
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1313 1314
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1315
		notify_ring(engine);
1316
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1317
		tasklet_schedule(&engine->irq_tasklet);
1318 1319
}

1320 1321 1322
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1323 1324 1325 1326
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1327 1328 1329
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1330 1331 1332 1333 1334
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1335
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1336 1337 1338
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1339
			ret = IRQ_HANDLED;
1340
		} else
1341
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1342 1343
	}

1344
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1345 1346 1347
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1348 1349 1350 1351 1352
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1353
	if (master_ctl & GEN8_GT_PM_IRQ) {
1354 1355
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
		if (gt_iir[2] & dev_priv->pm_rps_events) {
1356
			I915_WRITE_FW(GEN8_GT_IIR(2),
1357
				      gt_iir[2] & dev_priv->pm_rps_events);
1358
			ret = IRQ_HANDLED;
1359 1360 1361 1362
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1363 1364 1365
	return ret;
}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
		gen8_cs_irq_handler(&dev_priv->engine[RCS],
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[BCS],
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
		gen8_cs_irq_handler(&dev_priv->engine[VCS],
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
		gen8_cs_irq_handler(&dev_priv->engine[VECS],
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
}

1391 1392 1393 1394
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1395
		return val & PORTA_HOTPLUG_LONG_DETECT;
1396 1397 1398 1399 1400 1401 1402 1403 1404
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1441
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1442 1443 1444
{
	switch (port) {
	case PORT_B:
1445
		return val & PORTB_HOTPLUG_LONG_DETECT;
1446
	case PORT_C:
1447
		return val & PORTC_HOTPLUG_LONG_DETECT;
1448
	case PORT_D:
1449 1450 1451
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1452 1453 1454
	}
}

1455
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1456 1457 1458
{
	switch (port) {
	case PORT_B:
1459
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1460
	case PORT_C:
1461
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1462
	case PORT_D:
1463 1464 1465
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1466 1467 1468
	}
}

1469 1470 1471 1472 1473 1474 1475
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1476
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1477
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1478 1479
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1480
{
1481
	enum port port;
1482 1483 1484
	int i;

	for_each_hpd_pin(i) {
1485 1486
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1487

1488 1489
		*pin_mask |= BIT(i);

1490 1491 1492
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1493
		if (long_pulse_detect(port, dig_hotplug_reg))
1494
			*long_mask |= BIT(i);
1495 1496 1497 1498 1499 1500 1501
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1502
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1503
{
1504
	wake_up_all(&dev_priv->gmbus_wait_queue);
1505 1506
}

1507
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1508
{
1509
	wake_up_all(&dev_priv->gmbus_wait_queue);
1510 1511
}

1512
#if defined(CONFIG_DEBUG_FS)
1513 1514
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1515 1516 1517
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1518 1519 1520
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1521
	int head, tail;
1522

1523 1524
	spin_lock(&pipe_crc->lock);

1525
	if (!pipe_crc->entries) {
1526
		spin_unlock(&pipe_crc->lock);
1527
		DRM_DEBUG_KMS("spurious interrupt\n");
1528 1529 1530
		return;
	}

1531 1532
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1533 1534

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1535
		spin_unlock(&pipe_crc->lock);
1536 1537 1538 1539 1540
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1541

1542 1543
	entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
								 pipe);
1544 1545 1546 1547 1548
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1549 1550

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1551 1552 1553
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1554 1555

	wake_up_interruptible(&pipe_crc->wq);
1556
}
1557 1558
#else
static inline void
1559 1560
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1561 1562 1563 1564 1565
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1566

1567 1568
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1569
{
1570
	display_pipe_crc_irq_handler(dev_priv, pipe,
1571 1572
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1573 1574
}

1575 1576
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1577
{
1578
	display_pipe_crc_irq_handler(dev_priv, pipe,
1579 1580 1581 1582 1583
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1584
}
1585

1586 1587
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1588
{
1589 1590
	uint32_t res1, res2;

1591
	if (INTEL_GEN(dev_priv) >= 3)
1592 1593 1594 1595
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1596
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1597 1598 1599
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1600

1601
	display_pipe_crc_irq_handler(dev_priv, pipe,
1602 1603 1604 1605
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1606
}
1607

1608 1609 1610 1611
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1612
{
1613
	if (pm_iir & dev_priv->pm_rps_events) {
1614
		spin_lock(&dev_priv->irq_lock);
1615
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1616 1617 1618 1619
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1620
		spin_unlock(&dev_priv->irq_lock);
1621 1622
	}

1623 1624 1625
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1626
	if (HAS_VEBOX(dev_priv)) {
1627
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1628
			notify_ring(&dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1629

1630 1631
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1632
	}
1633 1634
}

1635 1636
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1637
{
1638
	return drm_handle_vblank(dev_priv->dev, pipe);
1639 1640
}

1641 1642
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1643 1644 1645
{
	int pipe;

1646
	spin_lock(&dev_priv->irq_lock);
1647 1648 1649 1650 1651 1652

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1653
	for_each_pipe(dev_priv, pipe) {
1654
		i915_reg_t reg;
1655
		u32 mask, iir_bit = 0;
1656

1657 1658 1659 1660 1661 1662 1663
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1664 1665 1666

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1667 1668 1669 1670 1671 1672 1673 1674

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1675 1676 1677
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1678 1679 1680 1681 1682
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1683 1684 1685
			continue;

		reg = PIPESTAT(pipe);
1686 1687
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1688 1689 1690 1691

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1692 1693
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1694 1695
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1696
	spin_unlock(&dev_priv->irq_lock);
1697 1698
}

1699
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1700 1701 1702
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1703

1704
	for_each_pipe(dev_priv, pipe) {
1705
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1706 1707
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1708

1709
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1710 1711
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip(dev_priv, pipe);
1712 1713 1714
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1715
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1716

1717 1718
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1719 1720 1721
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1722
		gmbus_irq_handler(dev_priv);
1723 1724
}

1725
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1726 1727 1728
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1729 1730
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1731

1732 1733 1734
	return hotplug_status;
}

1735
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1736 1737 1738
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1739

1740 1741
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1742
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1743

1744 1745 1746 1747 1748
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1749
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1750
		}
1751 1752

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1753
			dp_aux_irq_handler(dev_priv);
1754 1755
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1756

1757 1758
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1759
					   hotplug_trigger, hpd_status_i915,
1760
					   i9xx_port_hotplug_long_detect);
1761
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1762
		}
1763
	}
1764 1765
}

1766
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1767
{
1768
	struct drm_device *dev = arg;
1769
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1770 1771
	irqreturn_t ret = IRQ_NONE;

1772 1773 1774
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1775 1776 1777
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1778
	do {
1779
		u32 iir, gt_iir, pm_iir;
1780
		u32 pipe_stats[I915_MAX_PIPES] = {};
1781
		u32 hotplug_status = 0;
1782
		u32 ier = 0;
1783

J
Jesse Barnes 已提交
1784 1785
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1786
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1787 1788

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1789
			break;
J
Jesse Barnes 已提交
1790 1791 1792

		ret = IRQ_HANDLED;

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1806
		I915_WRITE(VLV_MASTER_IER, 0);
1807 1808
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1809 1810 1811 1812 1813 1814

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1815
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1816
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1817

1818 1819
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1820
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1821 1822 1823 1824 1825 1826 1827

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1828

1829
		I915_WRITE(VLV_IER, ier);
1830 1831
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1832

1833
		if (gt_iir)
1834
			snb_gt_irq_handler(dev_priv, gt_iir);
1835 1836 1837
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1838
		if (hotplug_status)
1839
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1840

1841
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1842
	} while (0);
J
Jesse Barnes 已提交
1843

1844 1845
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1846 1847 1848
	return ret;
}

1849 1850
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1851
	struct drm_device *dev = arg;
1852 1853 1854
	struct drm_i915_private *dev_priv = dev->dev_private;
	irqreturn_t ret = IRQ_NONE;

1855 1856 1857
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1858 1859 1860
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1861
	do {
1862
		u32 master_ctl, iir;
1863
		u32 gt_iir[4] = {};
1864
		u32 pipe_stats[I915_MAX_PIPES] = {};
1865
		u32 hotplug_status = 0;
1866 1867
		u32 ier = 0;

1868 1869
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1870

1871 1872
		if (master_ctl == 0 && iir == 0)
			break;
1873

1874 1875
		ret = IRQ_HANDLED;

1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1889
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1890 1891
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1892

1893
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1894

1895
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1896
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1897

1898 1899
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1900
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1901

1902 1903 1904 1905 1906 1907 1908
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1909
		I915_WRITE(VLV_IER, ier);
1910
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1911
		POSTING_READ(GEN8_MASTER_IRQ);
1912

1913 1914
		gen8_gt_irq_handler(dev_priv, gt_iir);

1915
		if (hotplug_status)
1916
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1917

1918
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1919
	} while (0);
1920

1921 1922
	enable_rpm_wakeref_asserts(dev_priv);

1923 1924 1925
	return ret;
}

1926 1927
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1928 1929 1930 1931
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1932 1933 1934 1935 1936 1937
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1938
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1939 1940 1941 1942 1943 1944 1945 1946
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1947
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1948 1949
	if (!hotplug_trigger)
		return;
1950 1951 1952 1953 1954

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1955
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1956 1957
}

1958
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1959
{
1960
	int pipe;
1961
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1962

1963
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1964

1965 1966 1967
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1968
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1969 1970
				 port_name(port));
	}
1971

1972
	if (pch_iir & SDE_AUX_MASK)
1973
		dp_aux_irq_handler(dev_priv);
1974

1975
	if (pch_iir & SDE_GMBUS)
1976
		gmbus_irq_handler(dev_priv);
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1987
	if (pch_iir & SDE_FDI_MASK)
1988
		for_each_pipe(dev_priv, pipe)
1989 1990 1991
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1992 1993 1994 1995 1996 1997 1998 1999

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2000
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2001 2002

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2003
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2004 2005
}

2006
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2007 2008
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2009
	enum pipe pipe;
2010

2011 2012 2013
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2014
	for_each_pipe(dev_priv, pipe) {
2015 2016
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2017

D
Daniel Vetter 已提交
2018
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2019 2020
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2021
			else
2022
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2023 2024
		}
	}
2025

2026 2027 2028
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2029
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2030 2031 2032
{
	u32 serr_int = I915_READ(SERR_INT);

2033 2034 2035
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2036
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2037
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2038 2039

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2040
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2041 2042

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2043
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2044 2045

	I915_WRITE(SERR_INT, serr_int);
2046 2047
}

2048
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2049 2050
{
	int pipe;
2051
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2052

2053
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2054

2055 2056 2057 2058 2059 2060
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2061 2062

	if (pch_iir & SDE_AUX_MASK_CPT)
2063
		dp_aux_irq_handler(dev_priv);
2064 2065

	if (pch_iir & SDE_GMBUS_CPT)
2066
		gmbus_irq_handler(dev_priv);
2067 2068 2069 2070 2071 2072 2073 2074

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2075
		for_each_pipe(dev_priv, pipe)
2076 2077 2078
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2079 2080

	if (pch_iir & SDE_ERROR_CPT)
2081
		cpt_serr_int_handler(dev_priv);
2082 2083
}

2084
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2099
				   spt_port_hotplug_long_detect);
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2114
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2115 2116

	if (pch_iir & SDE_GMBUS_CPT)
2117
		gmbus_irq_handler(dev_priv);
2118 2119
}

2120 2121
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2133
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2134 2135
}

2136 2137
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2138
{
2139
	enum pipe pipe;
2140 2141
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2142
	if (hotplug_trigger)
2143
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2144 2145

	if (de_iir & DE_AUX_CHANNEL_A)
2146
		dp_aux_irq_handler(dev_priv);
2147 2148

	if (de_iir & DE_GSE)
2149
		intel_opregion_asle_intr(dev_priv);
2150 2151 2152 2153

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2154
	for_each_pipe(dev_priv, pipe) {
2155
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2156 2157
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2158

2159
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2160
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2161

2162
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2163
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2164

2165 2166
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2167 2168
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip_plane(dev_priv, pipe);
2169
		}
2170 2171 2172 2173 2174 2175
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2176 2177
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2178
		else
2179
			ibx_irq_handler(dev_priv, pch_iir);
2180 2181 2182 2183 2184

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2185 2186
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2187 2188
}

2189 2190
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2191
{
2192
	enum pipe pipe;
2193 2194
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2195
	if (hotplug_trigger)
2196
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2197 2198

	if (de_iir & DE_ERR_INT_IVB)
2199
		ivb_err_int_handler(dev_priv);
2200 2201

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2202
		dp_aux_irq_handler(dev_priv);
2203 2204

	if (de_iir & DE_GSE_IVB)
2205
		intel_opregion_asle_intr(dev_priv);
2206

2207
	for_each_pipe(dev_priv, pipe) {
2208
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2209 2210
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2211 2212

		/* plane/pipes map 1:1 on ilk+ */
2213
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2214 2215
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip_plane(dev_priv, pipe);
2216 2217 2218 2219
		}
	}

	/* check event from PCH */
2220
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2221 2222
		u32 pch_iir = I915_READ(SDEIIR);

2223
		cpt_irq_handler(dev_priv, pch_iir);
2224 2225 2226 2227 2228 2229

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2230 2231 2232 2233 2234 2235 2236 2237
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2238
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2239
{
2240
	struct drm_device *dev = arg;
2241
	struct drm_i915_private *dev_priv = dev->dev_private;
2242
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2243
	irqreturn_t ret = IRQ_NONE;
2244

2245 2246 2247
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2248 2249 2250
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2251 2252 2253
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2254
	POSTING_READ(DEIER);
2255

2256 2257 2258 2259 2260
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2261
	if (!HAS_PCH_NOP(dev_priv)) {
2262 2263 2264 2265
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2266

2267 2268
	/* Find, clear, then process each source of interrupt */

2269
	gt_iir = I915_READ(GTIIR);
2270
	if (gt_iir) {
2271 2272
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2273
		if (INTEL_GEN(dev_priv) >= 6)
2274
			snb_gt_irq_handler(dev_priv, gt_iir);
2275
		else
2276
			ilk_gt_irq_handler(dev_priv, gt_iir);
2277 2278
	}

2279 2280
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2281 2282
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2283 2284
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2285
		else
2286
			ilk_display_irq_handler(dev_priv, de_iir);
2287 2288
	}

2289
	if (INTEL_GEN(dev_priv) >= 6) {
2290 2291 2292 2293
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2294
			gen6_rps_irq_handler(dev_priv, pm_iir);
2295
		}
2296
	}
2297 2298 2299

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2300
	if (!HAS_PCH_NOP(dev_priv)) {
2301 2302 2303
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2304

2305 2306 2307
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2308 2309 2310
	return ret;
}

2311 2312
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2313
				const u32 hpd[HPD_NUM_PINS])
2314
{
2315
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2316

2317 2318
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2319

2320
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2321
			   dig_hotplug_reg, hpd,
2322
			   bxt_port_hotplug_long_detect);
2323

2324
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2325 2326
}

2327 2328
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2329 2330
{
	irqreturn_t ret = IRQ_NONE;
2331
	u32 iir;
2332
	enum pipe pipe;
J
Jesse Barnes 已提交
2333

2334
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2335 2336 2337
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2338
			ret = IRQ_HANDLED;
2339
			if (iir & GEN8_DE_MISC_GSE)
2340
				intel_opregion_asle_intr(dev_priv);
2341 2342
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2343
		}
2344 2345
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2346 2347
	}

2348
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2349 2350 2351
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2352
			bool found = false;
2353

2354
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2355
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2356

2357 2358 2359 2360 2361 2362 2363
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2364
				dp_aux_irq_handler(dev_priv);
2365 2366 2367
				found = true;
			}

2368 2369 2370
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2371 2372
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2373 2374 2375 2376 2377
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2378 2379
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2380 2381
					found = true;
				}
2382 2383
			}

2384 2385
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2386 2387 2388
				found = true;
			}

2389
			if (!found)
2390
				DRM_ERROR("Unexpected DE Port interrupt\n");
2391
		}
2392 2393
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2394 2395
	}

2396
	for_each_pipe(dev_priv, pipe) {
2397
		u32 flip_done, fault_errors;
2398

2399 2400
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2401

2402 2403 2404 2405 2406
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2407

2408 2409
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2410

2411
		if (iir & GEN8_PIPE_VBLANK &&
2412 2413
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2414

2415 2416 2417 2418 2419
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2420

2421
		if (flip_done) {
2422 2423
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip_plane(dev_priv, pipe);
2424
		}
2425

2426
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2427
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2428

2429 2430
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2431

2432 2433 2434 2435 2436
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2437

2438 2439 2440 2441
		if (fault_errors)
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  fault_errors);
2442 2443
	}

2444
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2445
	    master_ctl & GEN8_DE_PCH_IRQ) {
2446 2447 2448 2449 2450
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2451 2452 2453
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2454
			ret = IRQ_HANDLED;
2455 2456

			if (HAS_PCH_SPT(dev_priv))
2457
				spt_irq_handler(dev_priv, iir);
2458
			else
2459
				cpt_irq_handler(dev_priv, iir);
2460 2461 2462 2463 2464 2465 2466
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2467 2468
	}

2469 2470 2471 2472 2473 2474 2475 2476
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
2477
	u32 gt_iir[4] = {};
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2494 2495
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2496 2497
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2498 2499
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2500

2501 2502
	enable_rpm_wakeref_asserts(dev_priv);

2503 2504 2505
	return ret;
}

2506 2507 2508
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2509
	struct intel_engine_cs *engine;
2510 2511 2512 2513 2514 2515 2516 2517 2518

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2519
	for_each_engine(engine, dev_priv)
2520
		wake_up_all(&engine->irq_queue);
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2533
/**
2534
 * i915_reset_and_wakeup - do process context error handling work
2535
 * @dev: drm device
2536 2537 2538 2539
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2540
static void i915_reset_and_wakeup(struct drm_device *dev)
2541
{
2542
	struct drm_i915_private *dev_priv = to_i915(dev);
2543 2544 2545
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2546
	int ret;
2547

2548
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2549

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
2560
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
2561
		DRM_DEBUG_DRIVER("resetting chip\n");
2562
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2563
				   reset_event);
2564

2565 2566 2567 2568 2569 2570 2571 2572
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2573 2574 2575

		intel_prepare_reset(dev);

2576 2577 2578 2579 2580 2581
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2582 2583
		ret = i915_reset(dev);

2584
		intel_finish_reset(dev);
2585

2586 2587
		intel_runtime_pm_put(dev_priv);

2588
		if (ret == 0)
2589
			kobject_uevent_env(&dev->primary->kdev->kobj,
2590
					   KOBJ_CHANGE, reset_done_event);
2591

2592 2593 2594 2595 2596
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2597
	}
2598 2599
}

2600
static void i915_report_and_clear_eir(struct drm_device *dev)
2601 2602
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2603
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2604
	u32 eir = I915_READ(EIR);
2605
	int pipe, i;
2606

2607 2608
	if (!eir)
		return;
2609

2610
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2611

2612 2613
	i915_get_extra_instdone(dev, instdone);

2614 2615 2616 2617
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2618 2619
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2620 2621
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2622 2623
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2624
			I915_WRITE(IPEIR_I965, ipeir);
2625
			POSTING_READ(IPEIR_I965);
2626 2627 2628
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2629 2630
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2631
			I915_WRITE(PGTBL_ER, pgtbl_err);
2632
			POSTING_READ(PGTBL_ER);
2633 2634 2635
		}
	}

2636
	if (!IS_GEN2(dev)) {
2637 2638
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2639 2640
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2641
			I915_WRITE(PGTBL_ER, pgtbl_err);
2642
			POSTING_READ(PGTBL_ER);
2643 2644 2645 2646
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2647
		pr_err("memory refresh error:\n");
2648
		for_each_pipe(dev_priv, pipe)
2649
			pr_err("pipe %c stat: 0x%08x\n",
2650
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2651 2652 2653
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2654 2655
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2656 2657
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2658
		if (INTEL_INFO(dev)->gen < 4) {
2659 2660
			u32 ipeir = I915_READ(IPEIR);

2661 2662 2663
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2664
			I915_WRITE(IPEIR, ipeir);
2665
			POSTING_READ(IPEIR);
2666 2667 2668
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2669 2670 2671 2672
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2673
			I915_WRITE(IPEIR_I965, ipeir);
2674
			POSTING_READ(IPEIR_I965);
2675 2676 2677 2678
		}
	}

	I915_WRITE(EIR, eir);
2679
	POSTING_READ(EIR);
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2690 2691 2692
}

/**
2693
 * i915_handle_error - handle a gpu error
2694
 * @dev: drm device
2695
 * @engine_mask: mask representing engines that are hung
2696
 * Do some basic checking of register state at error time and
2697 2698 2699 2700 2701
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2702
void i915_handle_error(struct drm_device *dev, u32 engine_mask,
2703
		       const char *fmt, ...)
2704 2705
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2706 2707
	va_list args;
	char error_msg[80];
2708

2709 2710 2711 2712
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2713
	i915_capture_error_state(dev, engine_mask, error_msg);
2714
	i915_report_and_clear_eir(dev);
2715

2716
	if (engine_mask) {
2717
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2718
				&dev_priv->gpu_error.reset_counter);
2719

2720
		/*
2721 2722 2723
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2724 2725 2726 2727 2728 2729 2730 2731
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2732
		 */
2733
		i915_error_wake_up(dev_priv, false);
2734 2735
	}

2736
	i915_reset_and_wakeup(dev);
2737 2738
}

2739 2740 2741
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2742
static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
2743
{
2744
	struct drm_i915_private *dev_priv = dev->dev_private;
2745
	unsigned long irqflags;
2746

2747
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2748
	if (INTEL_INFO(dev)->gen >= 4)
2749
		i915_enable_pipestat(dev_priv, pipe,
2750
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2751
	else
2752
		i915_enable_pipestat(dev_priv, pipe,
2753
				     PIPE_VBLANK_INTERRUPT_STATUS);
2754
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2755

2756 2757 2758
	return 0;
}

2759
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2760
{
2761
	struct drm_i915_private *dev_priv = dev->dev_private;
2762
	unsigned long irqflags;
2763
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2764
						     DE_PIPE_VBLANK(pipe);
2765 2766

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2767
	ilk_enable_display_irq(dev_priv, bit);
2768 2769 2770 2771 2772
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2773
static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2774
{
2775
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2776 2777 2778
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2779
	i915_enable_pipestat(dev_priv, pipe,
2780
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2781 2782 2783 2784 2785
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2786
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2787 2788 2789 2790 2791
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2792
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2793
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2794

2795 2796 2797
	return 0;
}

2798 2799 2800
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2801
static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
2802
{
2803
	struct drm_i915_private *dev_priv = dev->dev_private;
2804
	unsigned long irqflags;
2805

2806
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2807
	i915_disable_pipestat(dev_priv, pipe,
2808 2809
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2810 2811 2812
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2813
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2814
{
2815
	struct drm_i915_private *dev_priv = dev->dev_private;
2816
	unsigned long irqflags;
2817
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2818
						     DE_PIPE_VBLANK(pipe);
2819 2820

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2821
	ilk_disable_display_irq(dev_priv, bit);
2822 2823 2824
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2825
static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2826
{
2827
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2828 2829 2830
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2831
	i915_disable_pipestat(dev_priv, pipe,
2832
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2833 2834 2835
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2836
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2837 2838 2839 2840 2841
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2842
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2843 2844 2845
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2846
static bool
2847
ring_idle(struct intel_engine_cs *engine, u32 seqno)
2848
{
2849 2850
	return i915_seqno_passed(seqno,
				 READ_ONCE(engine->last_submitted_seqno));
B
Ben Gamari 已提交
2851 2852
}

2853 2854 2855 2856
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2857
		return (ipehr >> 23) == 0x1c;
2858 2859 2860 2861 2862 2863 2864
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2865
static struct intel_engine_cs *
2866 2867
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2868
{
2869
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2870
	struct intel_engine_cs *signaller;
2871

2872
	if (INTEL_INFO(dev_priv)->gen >= 8) {
2873
		for_each_engine(signaller, dev_priv) {
2874
			if (engine == signaller)
2875 2876
				continue;

2877
			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2878 2879
				return signaller;
		}
2880 2881 2882
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2883
		for_each_engine(signaller, dev_priv) {
2884
			if(engine == signaller)
2885 2886
				continue;

2887
			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2888 2889 2890 2891
				return signaller;
		}
	}

2892
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2893
		  engine->id, ipehr, offset);
2894 2895 2896 2897

	return NULL;
}

2898
static struct intel_engine_cs *
2899
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2900
{
2901
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2902
	u32 cmd, ipehr, head;
2903 2904
	u64 offset = 0;
	int i, backwards;
2905

2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2923
	if (engine->buffer == NULL)
2924 2925
		return NULL;

2926 2927
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
	if (!ipehr_is_semaphore_wait(engine->dev, ipehr))
2928
		return NULL;
2929

2930 2931 2932
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2933 2934
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2935 2936
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2937
	 */
2938 2939
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
	backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4;
2940

2941
	for (i = backwards; i; --i) {
2942 2943 2944 2945 2946
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2947
		head &= engine->buffer->size - 1;
2948 2949

		/* This here seems to blow up */
2950
		cmd = ioread32(engine->buffer->virtual_start + head);
2951 2952 2953
		if (cmd == ipehr)
			break;

2954 2955
		head -= 4;
	}
2956

2957 2958
	if (!i)
		return NULL;
2959

2960 2961 2962
	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
	if (INTEL_INFO(engine->dev)->gen >= 8) {
		offset = ioread32(engine->buffer->virtual_start + head + 12);
2963
		offset <<= 32;
2964
		offset = ioread32(engine->buffer->virtual_start + head + 8);
2965
	}
2966
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2967 2968
}

2969
static int semaphore_passed(struct intel_engine_cs *engine)
2970
{
2971
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2972
	struct intel_engine_cs *signaller;
2973
	u32 seqno;
2974

2975
	engine->hangcheck.deadlock++;
2976

2977
	signaller = semaphore_waits_for(engine, &seqno);
2978 2979 2980 2981
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
2982
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2983 2984
		return -1;

2985
	if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
2986 2987
		return 1;

2988 2989 2990
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2991 2992 2993
		return -1;

	return 0;
2994 2995 2996 2997
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2998
	struct intel_engine_cs *engine;
2999

3000
	for_each_engine(engine, dev_priv)
3001
		engine->hangcheck.deadlock = 0;
3002 3003
}

3004
static bool subunits_stuck(struct intel_engine_cs *engine)
3005
{
3006 3007 3008 3009
	u32 instdone[I915_NUM_INSTDONE_REG];
	bool stuck;
	int i;

3010
	if (engine->id != RCS)
3011 3012
		return true;

3013
	i915_get_extra_instdone(engine->dev, instdone);
3014

3015 3016 3017 3018 3019 3020 3021
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
	stuck = true;
	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
3022
		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
3023

3024
		if (tmp != engine->hangcheck.instdone[i])
3025 3026
			stuck = false;

3027
		engine->hangcheck.instdone[i] |= tmp;
3028 3029 3030 3031 3032 3033
	}

	return stuck;
}

static enum intel_ring_hangcheck_action
3034
head_stuck(struct intel_engine_cs *engine, u64 acthd)
3035
{
3036
	if (acthd != engine->hangcheck.acthd) {
3037 3038

		/* Clear subunit states on head movement */
3039 3040
		memset(engine->hangcheck.instdone, 0,
		       sizeof(engine->hangcheck.instdone));
3041

3042
		return HANGCHECK_ACTIVE;
3043
	}
3044

3045
	if (!subunits_stuck(engine))
3046 3047 3048 3049 3050 3051
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

static enum intel_ring_hangcheck_action
3052
ring_stuck(struct intel_engine_cs *engine, u64 acthd)
3053
{
3054
	struct drm_device *dev = engine->dev;
3055 3056 3057 3058
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_ring_hangcheck_action ha;
	u32 tmp;

3059
	ha = head_stuck(engine, acthd);
3060 3061 3062
	if (ha != HANGCHECK_HUNG)
		return ha;

3063
	if (IS_GEN2(dev))
3064
		return HANGCHECK_HUNG;
3065 3066 3067 3068 3069 3070

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3071
	tmp = I915_READ_CTL(engine);
3072
	if (tmp & RING_WAIT) {
3073
		i915_handle_error(dev, 0,
3074
				  "Kicking stuck wait on %s",
3075 3076
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3077
		return HANGCHECK_KICK;
3078 3079 3080
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3081
		switch (semaphore_passed(engine)) {
3082
		default:
3083
			return HANGCHECK_HUNG;
3084
		case 1:
3085
			i915_handle_error(dev, 0,
3086
					  "Kicking stuck semaphore on %s",
3087 3088
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3089
			return HANGCHECK_KICK;
3090
		case 0:
3091
			return HANGCHECK_WAIT;
3092
		}
3093
	}
3094

3095
	return HANGCHECK_HUNG;
3096 3097
}

3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115
static unsigned kick_waiters(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = to_i915(engine->dev);
	unsigned user_interrupts = READ_ONCE(engine->user_interrupts);

	if (engine->hangcheck.user_interrupts == user_interrupts &&
	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
		if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  engine->name);
		else
			DRM_INFO("Fake missed irq on %s\n",
				 engine->name);
		wake_up_all(&engine->irq_queue);
	}

	return user_interrupts;
}
3116
/*
B
Ben Gamari 已提交
3117
 * This is called when the chip hasn't reported back with completed
3118 3119 3120 3121 3122
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3123
 */
3124
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3125
{
3126 3127 3128 3129
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
3130
	struct intel_engine_cs *engine;
3131
	enum intel_engine_id id;
3132
	int busy_count = 0, rings_hung = 0;
3133
	bool stuck[I915_NUM_ENGINES] = { 0 };
3134 3135 3136
#define BUSY 1
#define KICK 5
#define HUNG 20
3137
#define ACTIVE_DECAY 15
3138

3139
	if (!i915.enable_hangcheck)
3140 3141
		return;

3142 3143 3144 3145 3146 3147 3148
	/*
	 * The hangcheck work is synced during runtime suspend, we don't
	 * require a wakeref. TODO: instead of disabling the asserts make
	 * sure that we hold a reference when this work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

3149 3150 3151 3152 3153 3154
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3155
	for_each_engine_id(engine, dev_priv, id) {
3156 3157
		u64 acthd;
		u32 seqno;
3158
		unsigned user_interrupts;
3159
		bool busy = true;
3160

3161 3162
		semaphore_clear_deadlocks(dev_priv);

3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3173
		acthd = intel_ring_get_active_head(engine);
3174
		seqno = engine->get_seqno(engine);
3175

3176 3177 3178
		/* Reset stuck interrupts between batch advances */
		user_interrupts = 0;

3179 3180 3181 3182
		if (engine->hangcheck.seqno == seqno) {
			if (ring_idle(engine, seqno)) {
				engine->hangcheck.action = HANGCHECK_IDLE;
				if (waitqueue_active(&engine->irq_queue)) {
3183
					/* Safeguard against driver failure */
3184
					user_interrupts = kick_waiters(engine);
3185
					engine->hangcheck.score += BUSY;
3186 3187
				} else
					busy = false;
3188
			} else {
3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3204 3205
				engine->hangcheck.action = ring_stuck(engine,
								      acthd);
3206

3207
				switch (engine->hangcheck.action) {
3208
				case HANGCHECK_IDLE:
3209
				case HANGCHECK_WAIT:
3210
					break;
3211
				case HANGCHECK_ACTIVE:
3212
					engine->hangcheck.score += BUSY;
3213
					break;
3214
				case HANGCHECK_KICK:
3215
					engine->hangcheck.score += KICK;
3216
					break;
3217
				case HANGCHECK_HUNG:
3218
					engine->hangcheck.score += HUNG;
3219
					stuck[id] = true;
3220 3221
					break;
				}
3222
			}
3223
		} else {
3224
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3225

3226 3227 3228
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3229 3230 3231 3232
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3233

3234
			/* Clear head and subunit states on seqno movement */
3235
			acthd = 0;
3236

3237 3238
			memset(engine->hangcheck.instdone, 0,
			       sizeof(engine->hangcheck.instdone));
3239 3240
		}

3241 3242
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3243
		engine->hangcheck.user_interrupts = user_interrupts;
3244
		busy_count += busy;
3245
	}
3246

3247
	for_each_engine_id(engine, dev_priv, id) {
3248
		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3249
			DRM_INFO("%s on %s\n",
3250
				 stuck[id] ? "stuck" : "no progress",
3251
				 engine->name);
3252
			rings_hung |= intel_engine_flag(engine);
3253 3254 3255
		}
	}

3256
	if (rings_hung) {
3257
		i915_handle_error(dev, rings_hung, "Engine(s) hung");
3258 3259
		goto out;
	}
B
Ben Gamari 已提交
3260

3261 3262 3263
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3264
		i915_queue_hangcheck(dev);
3265 3266 3267

out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3268 3269 3270 3271
}

void i915_queue_hangcheck(struct drm_device *dev)
{
3272
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3273

3274
	if (!i915.enable_hangcheck)
3275 3276
		return;

3277 3278 3279 3280 3281 3282 3283
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3284 3285
}

3286
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3287 3288 3289 3290 3291 3292
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3293
	GEN5_IRQ_RESET(SDE);
3294 3295 3296

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3297
}
3298

P
Paulo Zanoni 已提交
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3315 3316 3317 3318
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3319
static void gen5_gt_irq_reset(struct drm_device *dev)
3320 3321 3322
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3323
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3324
	if (INTEL_INFO(dev)->gen >= 6)
3325
		GEN5_IRQ_RESET(GEN6_PM);
3326 3327
}

3328 3329 3330 3331
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3332 3333 3334 3335 3336
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3337
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3338 3339
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3340 3341 3342 3343 3344 3345
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3346 3347

	GEN5_IRQ_RESET(VLV_);
3348
	dev_priv->irq_mask = ~0;
3349 3350
}

3351 3352 3353
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3354
	u32 enable_mask;
3355 3356 3357 3358 3359 3360 3361 3362 3363
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3364 3365 3366
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3367
	if (IS_CHERRYVIEW(dev_priv))
3368
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3369 3370 3371

	WARN_ON(dev_priv->irq_mask != ~0);

3372 3373 3374
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3394 3395
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3396
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3397

3398 3399 3400
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3401
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3402

3403
	spin_lock_irq(&dev_priv->irq_lock);
3404 3405
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3406
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3407 3408
}

3409 3410 3411 3412 3413 3414 3415 3416
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3417
static void gen8_irq_reset(struct drm_device *dev)
3418 3419 3420 3421 3422 3423 3424
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3425
	gen8_gt_irq_reset(dev_priv);
3426

3427
	for_each_pipe(dev_priv, pipe)
3428 3429
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3430
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3431

3432 3433 3434
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3435

3436 3437
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3438
}
3439

3440 3441
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3442
{
3443
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3444
	enum pipe pipe;
3445

3446
	spin_lock_irq(&dev_priv->irq_lock);
3447 3448 3449 3450
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3451
	spin_unlock_irq(&dev_priv->irq_lock);
3452 3453
}

3454 3455 3456
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3457 3458
	enum pipe pipe;

3459
	spin_lock_irq(&dev_priv->irq_lock);
3460 3461
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3462 3463 3464 3465 3466 3467
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
	synchronize_irq(dev_priv->dev->irq);
}

3468 3469 3470 3471 3472 3473 3474
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3475
	gen8_gt_irq_reset(dev_priv);
3476 3477 3478

	GEN5_IRQ_RESET(GEN8_PCU_);

3479
	spin_lock_irq(&dev_priv->irq_lock);
3480 3481
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3482
	spin_unlock_irq(&dev_priv->irq_lock);
3483 3484
}

3485
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3486 3487 3488 3489 3490
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3491
	for_each_intel_encoder(dev_priv->dev, encoder)
3492 3493 3494 3495 3496 3497
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3498
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3499
{
3500
	u32 hotplug_irqs, hotplug, enabled_irqs;
3501

3502
	if (HAS_PCH_IBX(dev_priv)) {
3503
		hotplug_irqs = SDE_HOTPLUG_MASK;
3504
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3505
	} else {
3506
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3507
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3508
	}
3509

3510
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3511 3512 3513

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3514 3515
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3516
	 */
3517 3518 3519 3520 3521
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3522 3523 3524 3525
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3526
	if (HAS_PCH_LPT_LP(dev_priv))
3527
		hotplug |= PORTA_HOTPLUG_ENABLE;
3528
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3529
}
X
Xiong Zhang 已提交
3530

3531
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3532 3533 3534 3535
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3536
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3537 3538 3539 3540 3541 3542

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3543
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3544 3545 3546 3547 3548
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3549 3550
}

3551
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3552 3553 3554
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3555
	if (INTEL_GEN(dev_priv) >= 8) {
3556
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3557
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3558 3559

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3560
	} else if (INTEL_GEN(dev_priv) >= 7) {
3561
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3562
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3563 3564

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3565 3566
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3567
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3568

3569 3570
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3571 3572 3573 3574

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3575
	 * The pulse duration bits are reserved on HSW+.
3576 3577 3578 3579 3580 3581
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3582
	ibx_hpd_irq_setup(dev_priv);
3583 3584
}

3585
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3586
{
3587
	u32 hotplug_irqs, hotplug, enabled_irqs;
3588

3589
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3590
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3591

3592
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3593

3594 3595 3596
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3617
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3618 3619
}

P
Paulo Zanoni 已提交
3620 3621
static void ibx_irq_postinstall(struct drm_device *dev)
{
3622
	struct drm_i915_private *dev_priv = dev->dev_private;
3623
	u32 mask;
3624

D
Daniel Vetter 已提交
3625 3626 3627
	if (HAS_PCH_NOP(dev))
		return;

3628
	if (HAS_PCH_IBX(dev))
3629
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3630
	else
3631
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3632

3633
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3634 3635 3636
	I915_WRITE(SDEIMR, ~mask);
}

3637 3638 3639 3640 3641 3642 3643 3644
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3645
	if (HAS_L3_DPF(dev)) {
3646
		/* L3 parity interrupt is always unmasked. */
3647 3648
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3659
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3660 3661

	if (INTEL_INFO(dev)->gen >= 6) {
3662 3663 3664 3665
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3666 3667 3668
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3669
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3670
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3671 3672 3673
	}
}

3674
static int ironlake_irq_postinstall(struct drm_device *dev)
3675
{
3676
	struct drm_i915_private *dev_priv = dev->dev_private;
3677 3678 3679 3680 3681 3682
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3683
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3684
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3685 3686
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3687 3688 3689
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3690 3691 3692
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3693 3694 3695
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3696
	}
3697

3698
	dev_priv->irq_mask = ~display_mask;
3699

3700 3701
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3702 3703
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3704
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3705

3706
	gen5_gt_irq_postinstall(dev);
3707

P
Paulo Zanoni 已提交
3708
	ibx_irq_postinstall(dev);
3709

3710
	if (IS_IRONLAKE_M(dev)) {
3711 3712 3713
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3714 3715
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3716
		spin_lock_irq(&dev_priv->irq_lock);
3717
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3718
		spin_unlock_irq(&dev_priv->irq_lock);
3719 3720
	}

3721 3722 3723
	return 0;
}

3724 3725 3726 3727 3728 3729 3730 3731 3732
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3733 3734
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3735
		vlv_display_irq_postinstall(dev_priv);
3736
	}
3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3748
	if (intel_irqs_enabled(dev_priv))
3749
		vlv_display_irq_reset(dev_priv);
3750 3751
}

3752 3753 3754 3755 3756

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3757
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3758

3759
	spin_lock_irq(&dev_priv->irq_lock);
3760 3761
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3762 3763
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3764
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3765
	POSTING_READ(VLV_MASTER_IER);
3766 3767 3768 3769

	return 0;
}

3770 3771 3772 3773 3774
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3775 3776 3777
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3778
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3779 3780 3781
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3782
		0,
3783 3784
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3785 3786
		};

3787 3788 3789
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3790
	dev_priv->pm_irq_mask = 0xffffffff;
3791 3792
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3793 3794 3795 3796 3797
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3798
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3799 3800 3801 3802
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3803 3804
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3805 3806 3807
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
	enum pipe pipe;
3808

3809
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3810 3811
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3812 3813
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3814
		if (IS_BROXTON(dev_priv))
3815 3816
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3817 3818
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3819
	}
3820 3821 3822 3823

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3824
	de_port_enables = de_port_masked;
3825 3826 3827
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3828 3829
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3830 3831 3832
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3833

3834
	for_each_pipe(dev_priv, pipe)
3835
		if (intel_display_power_is_enabled(dev_priv,
3836 3837 3838 3839
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3840

3841
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3842 3843 3844 3845 3846 3847
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3848 3849
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3850

3851 3852 3853
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3854 3855
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3856

3857
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3858 3859 3860 3861 3862
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3863 3864 3865 3866 3867 3868
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	gen8_gt_irq_postinstall(dev_priv);

3869
	spin_lock_irq(&dev_priv->irq_lock);
3870 3871
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3872 3873
	spin_unlock_irq(&dev_priv->irq_lock);

3874
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3875 3876 3877 3878 3879
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3880 3881 3882 3883 3884 3885 3886
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3887
	gen8_irq_reset(dev);
3888 3889
}

J
Jesse Barnes 已提交
3890 3891
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3892
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3893 3894 3895 3896

	if (!dev_priv)
		return;

3897
	I915_WRITE(VLV_MASTER_IER, 0);
3898
	POSTING_READ(VLV_MASTER_IER);
3899

3900 3901
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3902
	I915_WRITE(HWSTAM, 0xffffffff);
3903

3904
	spin_lock_irq(&dev_priv->irq_lock);
3905 3906
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3907
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3908 3909
}

3910 3911 3912 3913 3914 3915 3916 3917 3918 3919
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3920
	gen8_gt_irq_reset(dev_priv);
3921

3922
	GEN5_IRQ_RESET(GEN8_PCU_);
3923

3924
	spin_lock_irq(&dev_priv->irq_lock);
3925 3926
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3927
	spin_unlock_irq(&dev_priv->irq_lock);
3928 3929
}

3930
static void ironlake_irq_uninstall(struct drm_device *dev)
3931
{
3932
	struct drm_i915_private *dev_priv = dev->dev_private;
3933 3934 3935 3936

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3937
	ironlake_irq_reset(dev);
3938 3939
}

3940
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3941
{
3942
	struct drm_i915_private *dev_priv = dev->dev_private;
3943
	int pipe;
3944

3945
	for_each_pipe(dev_priv, pipe)
3946
		I915_WRITE(PIPESTAT(pipe), 0);
3947 3948 3949
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3950 3951 3952 3953
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3954
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3955 3956 3957 3958 3959 3960 3961 3962 3963

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3964
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3965 3966 3967 3968 3969 3970 3971 3972
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3973 3974
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3975
	spin_lock_irq(&dev_priv->irq_lock);
3976 3977
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3978
	spin_unlock_irq(&dev_priv->irq_lock);
3979

C
Chris Wilson 已提交
3980 3981 3982
	return 0;
}

3983 3984 3985
/*
 * Returns true when a page flip has completed.
 */
3986
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3987
			       int plane, int pipe, u32 iir)
3988
{
3989
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3990

3991
	if (!intel_pipe_handle_vblank(dev_priv, pipe))
3992 3993 3994
		return false;

	if ((iir & flip_pending) == 0)
3995
		goto check_page_flip;
3996 3997 3998 3999 4000 4001 4002 4003

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
4004
		goto check_page_flip;
4005

4006 4007
	intel_prepare_page_flip(dev_priv, plane);
	intel_finish_page_flip(dev_priv, pipe);
4008
	return true;
4009 4010

check_page_flip:
4011
	intel_check_page_flip(dev_priv, pipe);
4012
	return false;
4013 4014
}

4015
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4016
{
4017
	struct drm_device *dev = arg;
4018
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4019 4020 4021 4022 4023 4024
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4025
	irqreturn_t ret;
C
Chris Wilson 已提交
4026

4027 4028 4029
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4030 4031 4032 4033
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
4034 4035
	iir = I915_READ16(IIR);
	if (iir == 0)
4036
		goto out;
C
Chris Wilson 已提交
4037 4038 4039 4040 4041 4042 4043

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4044
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4045
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4046
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
4047

4048
		for_each_pipe(dev_priv, pipe) {
4049
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
4050 4051 4052 4053 4054
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4055
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4056 4057
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4058
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4059 4060 4061 4062 4063

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4064
			notify_ring(&dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4065

4066
		for_each_pipe(dev_priv, pipe) {
4067
			int plane = pipe;
4068
			if (HAS_FBC(dev_priv))
4069 4070
				plane = !plane;

4071
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4072
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
4073
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4074

4075
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4076
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4077

4078 4079 4080
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4081
		}
C
Chris Wilson 已提交
4082 4083 4084

		iir = new_iir;
	}
4085 4086 4087 4088
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4089

4090
	return ret;
C
Chris Wilson 已提交
4091 4092 4093 4094
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4095
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4096 4097
	int pipe;

4098
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4099 4100 4101 4102 4103 4104 4105 4106 4107
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4108 4109
static void i915_irq_preinstall(struct drm_device * dev)
{
4110
	struct drm_i915_private *dev_priv = dev->dev_private;
4111 4112 4113
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4114
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4115 4116 4117
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4118
	I915_WRITE16(HWSTAM, 0xeffe);
4119
	for_each_pipe(dev_priv, pipe)
4120 4121 4122 4123 4124 4125 4126 4127
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4128
	struct drm_i915_private *dev_priv = dev->dev_private;
4129
	u32 enable_mask;
4130

4131 4132 4133 4134 4135 4136 4137 4138
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4139
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4140 4141 4142 4143 4144 4145 4146

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4147
	if (I915_HAS_HOTPLUG(dev)) {
4148
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4149 4150
		POSTING_READ(PORT_HOTPLUG_EN);

4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4161
	i915_enable_asle_pipestat(dev_priv);
4162

4163 4164
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4165
	spin_lock_irq(&dev_priv->irq_lock);
4166 4167
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4168
	spin_unlock_irq(&dev_priv->irq_lock);
4169

4170 4171 4172
	return 0;
}

4173 4174 4175
/*
 * Returns true when a page flip has completed.
 */
4176
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
4177 4178 4179 4180
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4181
	if (!intel_pipe_handle_vblank(dev_priv, pipe))
4182 4183 4184
		return false;

	if ((iir & flip_pending) == 0)
4185
		goto check_page_flip;
4186 4187 4188 4189 4190 4191 4192 4193

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4194
		goto check_page_flip;
4195

4196 4197
	intel_prepare_page_flip(dev_priv, plane);
	intel_finish_page_flip(dev_priv, pipe);
4198
	return true;
4199 4200

check_page_flip:
4201
	intel_check_page_flip(dev_priv, pipe);
4202
	return false;
4203 4204
}

4205
static irqreturn_t i915_irq_handler(int irq, void *arg)
4206
{
4207
	struct drm_device *dev = arg;
4208
	struct drm_i915_private *dev_priv = dev->dev_private;
4209
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4210 4211 4212 4213
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4214

4215 4216 4217
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4218 4219 4220
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4221
	iir = I915_READ(IIR);
4222 4223
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4224
		bool blc_event = false;
4225 4226 4227 4228 4229 4230

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4231
		spin_lock(&dev_priv->irq_lock);
4232
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4233
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4234

4235
		for_each_pipe(dev_priv, pipe) {
4236
			i915_reg_t reg = PIPESTAT(pipe);
4237 4238
			pipe_stats[pipe] = I915_READ(reg);

4239
			/* Clear the PIPE*STAT regs before the IIR */
4240 4241
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4242
				irq_received = true;
4243 4244
			}
		}
4245
		spin_unlock(&dev_priv->irq_lock);
4246 4247 4248 4249 4250

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4251
		if (I915_HAS_HOTPLUG(dev_priv) &&
4252 4253 4254
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4255
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4256
		}
4257

4258
		I915_WRITE(IIR, iir & ~flip_mask);
4259 4260 4261
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4262
			notify_ring(&dev_priv->engine[RCS]);
4263

4264
		for_each_pipe(dev_priv, pipe) {
4265
			int plane = pipe;
4266
			if (HAS_FBC(dev_priv))
4267
				plane = !plane;
4268

4269
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4270
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
4271
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4272 4273 4274

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4275 4276

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4277
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4278

4279 4280 4281
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4282 4283 4284
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4285
			intel_opregion_asle_intr(dev_priv);
4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4302
		ret = IRQ_HANDLED;
4303
		iir = new_iir;
4304
	} while (iir & ~flip_mask);
4305

4306 4307
	enable_rpm_wakeref_asserts(dev_priv);

4308 4309 4310 4311 4312
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4313
	struct drm_i915_private *dev_priv = dev->dev_private;
4314 4315 4316
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4317
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4318 4319 4320
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4321
	I915_WRITE16(HWSTAM, 0xffff);
4322
	for_each_pipe(dev_priv, pipe) {
4323
		/* Clear enable bits; then clear status bits */
4324
		I915_WRITE(PIPESTAT(pipe), 0);
4325 4326
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4327 4328 4329 4330 4331 4332 4333 4334
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4335
	struct drm_i915_private *dev_priv = dev->dev_private;
4336 4337
	int pipe;

4338
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4339
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4340 4341

	I915_WRITE(HWSTAM, 0xeffe);
4342
	for_each_pipe(dev_priv, pipe)
4343 4344 4345 4346 4347 4348 4349 4350
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4351
	struct drm_i915_private *dev_priv = dev->dev_private;
4352
	u32 enable_mask;
4353 4354 4355
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4356
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4357
			       I915_DISPLAY_PORT_INTERRUPT |
4358 4359 4360 4361 4362 4363 4364
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4365 4366
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4367 4368
	enable_mask |= I915_USER_INTERRUPT;

4369
	if (IS_G4X(dev_priv))
4370
		enable_mask |= I915_BSD_USER_INTERRUPT;
4371

4372 4373
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4374
	spin_lock_irq(&dev_priv->irq_lock);
4375 4376 4377
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4378
	spin_unlock_irq(&dev_priv->irq_lock);
4379 4380 4381 4382 4383

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4384
	if (IS_G4X(dev_priv)) {
4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4399
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4400 4401
	POSTING_READ(PORT_HOTPLUG_EN);

4402
	i915_enable_asle_pipestat(dev_priv);
4403 4404 4405 4406

	return 0;
}

4407
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4408 4409 4410
{
	u32 hotplug_en;

4411 4412
	assert_spin_locked(&dev_priv->irq_lock);

4413 4414
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4415
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4416 4417 4418 4419
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4420
	if (IS_G4X(dev_priv))
4421 4422 4423 4424
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4425
	i915_hotplug_interrupt_update_locked(dev_priv,
4426 4427 4428 4429
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4430 4431
}

4432
static irqreturn_t i965_irq_handler(int irq, void *arg)
4433
{
4434
	struct drm_device *dev = arg;
4435
	struct drm_i915_private *dev_priv = dev->dev_private;
4436 4437 4438
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4439 4440 4441
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4442

4443 4444 4445
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4446 4447 4448
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4449 4450 4451
	iir = I915_READ(IIR);

	for (;;) {
4452
		bool irq_received = (iir & ~flip_mask) != 0;
4453 4454
		bool blc_event = false;

4455 4456 4457 4458 4459
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4460
		spin_lock(&dev_priv->irq_lock);
4461
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4462
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4463

4464
		for_each_pipe(dev_priv, pipe) {
4465
			i915_reg_t reg = PIPESTAT(pipe);
4466 4467 4468 4469 4470 4471 4472
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4473
				irq_received = true;
4474 4475
			}
		}
4476
		spin_unlock(&dev_priv->irq_lock);
4477 4478 4479 4480 4481 4482 4483

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4484 4485 4486
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4487
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4488
		}
4489

4490
		I915_WRITE(IIR, iir & ~flip_mask);
4491 4492 4493
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4494
			notify_ring(&dev_priv->engine[RCS]);
4495
		if (iir & I915_BSD_USER_INTERRUPT)
4496
			notify_ring(&dev_priv->engine[VCS]);
4497

4498
		for_each_pipe(dev_priv, pipe) {
4499
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4500
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
4501
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4502 4503 4504

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4505 4506

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4507
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4508

4509 4510
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4511
		}
4512 4513

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4514
			intel_opregion_asle_intr(dev_priv);
4515

4516
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4517
			gmbus_irq_handler(dev_priv);
4518

4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4537 4538
	enable_rpm_wakeref_asserts(dev_priv);

4539 4540 4541 4542 4543
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4544
	struct drm_i915_private *dev_priv = dev->dev_private;
4545 4546 4547 4548 4549
	int pipe;

	if (!dev_priv)
		return;

4550
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4551
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4552 4553

	I915_WRITE(HWSTAM, 0xffffffff);
4554
	for_each_pipe(dev_priv, pipe)
4555 4556 4557 4558
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4559
	for_each_pipe(dev_priv, pipe)
4560 4561 4562 4563 4564
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4565 4566 4567 4568 4569 4570 4571
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4572
void intel_irq_init(struct drm_i915_private *dev_priv)
4573
{
4574
	struct drm_device *dev = dev_priv->dev;
4575

4576 4577
	intel_hpd_init_work(dev_priv);

4578
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4579
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4580

4581
	/* Let's track the enabled rps events */
4582
	if (IS_VALLEYVIEW(dev_priv))
4583
		/* WaGsvRC0ResidencyMethod:vlv */
4584
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4585 4586
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4587

4588 4589
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4590

4591
	if (IS_GEN2(dev_priv)) {
4592 4593
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4594
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4595
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4596
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4597 4598 4599
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4600 4601
	}

4602 4603 4604 4605 4606
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4607
	if (!IS_GEN2(dev_priv))
4608 4609
		dev->vblank_disable_immediate = true;

4610 4611
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4612

4613
	if (IS_CHERRYVIEW(dev_priv)) {
4614 4615 4616 4617 4618 4619 4620
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4621
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4622 4623 4624 4625 4626 4627
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4628
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4629
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4630
		dev->driver->irq_handler = gen8_irq_handler;
4631
		dev->driver->irq_preinstall = gen8_irq_reset;
4632 4633 4634 4635
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4636
		if (IS_BROXTON(dev))
4637
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4638 4639 4640
		else if (HAS_PCH_SPT(dev))
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4641
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4642 4643
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4644
		dev->driver->irq_preinstall = ironlake_irq_reset;
4645 4646 4647 4648
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4649
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4650
	} else {
4651
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4652 4653 4654 4655
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4656
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4657 4658 4659 4660
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4661
		} else {
4662 4663 4664 4665
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4666
		}
4667 4668
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4669 4670 4671 4672
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4673

4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4697 4698 4699 4700 4701 4702 4703
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4704 4705 4706 4707 4708 4709 4710
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4711 4712 4713 4714 4715 4716 4717
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4718
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4719
{
4720
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4721
	dev_priv->pm.irqs_enabled = false;
4722
	synchronize_irq(dev_priv->dev->irq);
4723 4724
}

4725 4726 4727 4728 4729 4730 4731
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4732
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4733
{
4734
	dev_priv->pm.irqs_enabled = true;
4735 4736
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4737
}