i915_irq.c 118.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83 84 85 86 87 88 89 90 91 92 93
/* IIR can theoretically queue up two events. Be paranoid. */
#define GEN8_IRQ_INIT_NDX(type, which) do { \
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

P
Paulo Zanoni 已提交
94 95
#define GEN5_IRQ_INIT(type) do { \
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

P
Paulo Zanoni 已提交
104 105 106 107 108 109
#define GEN5_IRQ_FINI(type) do { \
	I915_WRITE(type##IMR, 0xffffffff); \
	I915_WRITE(type##IER, 0); \
	I915_WRITE(type##IIR, I915_READ(type##IIR)); \
} while (0)

110
/* For display hotplug interrupt */
111
static void
112
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
113
{
114 115
	assert_spin_locked(&dev_priv->irq_lock);

116
	if (dev_priv->pm.irqs_disabled) {
117
		WARN(1, "IRQs disabled\n");
118
		dev_priv->pm.regsave.deimr &= ~mask;
119 120 121
		return;
	}

122 123 124
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
125
		POSTING_READ(DEIMR);
126 127 128
	}
}

129
static void
130
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
131
{
132 133
	assert_spin_locked(&dev_priv->irq_lock);

134
	if (dev_priv->pm.irqs_disabled) {
135
		WARN(1, "IRQs disabled\n");
136
		dev_priv->pm.regsave.deimr |= mask;
137 138 139
		return;
	}

140 141 142
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
143
		POSTING_READ(DEIMR);
144 145 146
	}
}

P
Paulo Zanoni 已提交
147 148 149 150 151 152 153 154 155 156 157 158
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

159
	if (dev_priv->pm.irqs_disabled) {
160
		WARN(1, "IRQs disabled\n");
161 162
		dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
		dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
163 164 165 166
						interrupt_mask);
		return;
	}

P
Paulo Zanoni 已提交
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
183 184 185 186 187 188 189 190 191 192
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
193
	uint32_t new_val;
P
Paulo Zanoni 已提交
194 195 196

	assert_spin_locked(&dev_priv->irq_lock);

197
	if (dev_priv->pm.irqs_disabled) {
198
		WARN(1, "IRQs disabled\n");
199 200
		dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
		dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
201 202 203 204
						     interrupt_mask);
		return;
	}

205
	new_val = dev_priv->pm_irq_mask;
206 207 208
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

209 210 211
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
212 213
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
214 215 216 217 218 219 220 221 222 223 224 225
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

226 227 228 229 230 231
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

232 233
	assert_spin_locked(&dev_priv->irq_lock);

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

250 251
	assert_spin_locked(&dev_priv->irq_lock);

252 253 254 255 256 257 258 259 260 261
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

262 263 264 265 266 267 268 269 270 271 272 273
static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;

	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
	POSTING_READ(reg);
}

274 275 276 277 278 279 280 281 282 283 284 285 286 287
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
288
						  enum pipe pipe, bool enable)
289 290 291
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
292 293
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

294 295 296 297 298
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
299 300 301
		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);

		/* Change the state _after_ we've read out the current one. */
302
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
303 304 305 306 307 308

		if (!was_enabled &&
		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
				      pipe_name(pipe));
		}
309 310 311
	}
}

312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

343
	if (dev_priv->pm.irqs_disabled &&
344 345
	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
		WARN(1, "IRQs disabled\n");
346 347
		dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
		dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
348 349 350 351
						 interrupt_mask);
		return;
	}

352 353 354 355 356 357 358 359
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

360 361
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
362 363 364
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
365 366
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
367 368

	if (enable)
369
		ibx_enable_display_interrupt(dev_priv, bit);
370
	else
371
		ibx_disable_display_interrupt(dev_priv, bit);
372 373 374 375 376 377 378 379 380
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
381 382 383
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

384 385 386
		if (!cpt_can_enable_serr_int(dev))
			return;

387
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
388
	} else {
389 390 391 392
		uint32_t tmp = I915_READ(SERR_INT);
		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);

		/* Change the state _after_ we've read out the current one. */
393
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
394 395 396 397 398 399

		if (!was_enabled &&
		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
				      transcoder_name(pch_transcoder));
		}
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
417 418
bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					     enum pipe pipe, bool enable)
419 420 421 422 423 424
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool ret;

425 426
	assert_spin_locked(&dev_priv->irq_lock);

427 428 429 430 431 432 433
	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

434 435 436
	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
		i9xx_clear_fifo_underrun(dev, pipe);
	else if (IS_GEN5(dev) || IS_GEN6(dev))
437 438
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
439
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
440 441
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
442 443

done:
444 445 446 447 448 449 450 451 452 453 454 455
	return ret;
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
456
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
457

458 459 460
	return ret;
}

461 462 463 464 465 466 467 468 469 470
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
490 491
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
492 493 494
	unsigned long flags;
	bool ret;

495 496 497 498 499 500 501 502
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
503 504 505 506 507 508 509 510 511 512 513

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
514
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
515 516 517 518 519 520 521 522 523
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


D
Daniel Vetter 已提交
524
static void
525 526
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
527
{
528
	u32 reg = PIPESTAT(pipe);
529
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
530

531 532
	assert_spin_locked(&dev_priv->irq_lock);

533 534 535 536 537
	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
		return;

	if ((pipestat & enable_mask) == enable_mask)
538 539
		return;

540 541
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

542
	/* Enable the interrupt, clear any pending status */
543
	pipestat |= enable_mask | status_mask;
544 545
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
546 547
}

D
Daniel Vetter 已提交
548
static void
549 550
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
551
{
552
	u32 reg = PIPESTAT(pipe);
553
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
554

555 556
	assert_spin_locked(&dev_priv->irq_lock);

557 558
	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
559 560
		return;

561 562 563
	if ((pipestat & enable_mask) == 0)
		return;

564 565
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

566
	pipestat &= ~enable_mask;
567 568
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
569 570
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
	 * same bit MBZ.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

593 594 595 596 597 598
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

599 600 601 602 603
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
604 605 606 607 608 609 610 611 612
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

613 614 615 616 617
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
618 619 620
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

621
/**
622
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
623
 */
624
static void i915_enable_asle_pipestat(struct drm_device *dev)
625
{
626
	struct drm_i915_private *dev_priv = dev->dev_private;
627 628
	unsigned long irqflags;

629 630 631
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

632
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
633

634
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
635
	if (INTEL_INFO(dev)->gen >= 4)
636
		i915_enable_pipestat(dev_priv, PIPE_A,
637
				     PIPE_LEGACY_BLC_EVENT_STATUS);
638 639

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
640 641
}

642 643 644 645 646 647 648 649 650 651 652 653
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
654
	struct drm_i915_private *dev_priv = dev->dev_private;
655

656 657 658 659
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
660

661 662 663 664
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
665 666
}

667 668 669 670 671 672
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

673 674 675
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
676
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
677
{
678
	struct drm_i915_private *dev_priv = dev->dev_private;
679 680
	unsigned long high_frame;
	unsigned long low_frame;
681
	u32 high1, high2, low, pixel, vbl_start;
682 683

	if (!i915_pipe_enabled(dev, pipe)) {
684
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
685
				"pipe %c\n", pipe_name(pipe));
686 687 688
		return 0;
	}

689 690 691 692 693 694 695 696
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
	} else {
697
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
698 699 700 701 702 703 704 705
		u32 htotal;

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;

		vbl_start *= htotal;
	}

706 707
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
708

709 710 711 712 713 714
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
715
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
716
		low   = I915_READ(low_frame);
717
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
718 719
	} while (high1 != high2);

720
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
721
	pixel = low & PIPE_PIXEL_MASK;
722
	low >>= PIPE_FRAME_LOW_SHIFT;
723 724 725 726 727 728

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
729
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
730 731
}

732
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
733
{
734
	struct drm_i915_private *dev_priv = dev->dev_private;
735
	int reg = PIPE_FRMCOUNT_GM45(pipe);
736 737

	if (!i915_pipe_enabled(dev, pipe)) {
738
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
739
				 "pipe %c\n", pipe_name(pipe));
740 741 742 743 744 745
		return 0;
	}

	return I915_READ(reg);
}

746 747 748
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

749
static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
750 751 752
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t status;
753 754 755 756 757 758 759 760
	int reg;

	if (INTEL_INFO(dev)->gen >= 8) {
		status = GEN8_PIPE_VBLANK;
		reg = GEN8_DE_PIPE_ISR(pipe);
	} else if (INTEL_INFO(dev)->gen >= 7) {
		status = DE_PIPE_VBLANK_IVB(pipe);
		reg = DEISR;
761
	} else {
762 763
		status = DE_PIPE_VBLANK(pipe);
		reg = DEISR;
764
	}
765

766
	return __raw_i915_read32(dev_priv, reg) & status;
767 768
}

769
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
770 771
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
772
{
773 774 775 776
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
777
	int position;
778 779 780
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
781
	unsigned long irqflags;
782

783
	if (!intel_crtc->active) {
784
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
785
				 "pipe %c\n", pipe_name(pipe));
786 787 788
		return 0;
	}

789 790 791 792
	htotal = mode->crtc_htotal;
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
793

794 795 796 797 798 799
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

800 801
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

802 803 804 805 806 807 808 809 810 811 812 813 814
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

815
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
816 817 818
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
819
		if (IS_GEN2(dev))
820
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
821
		else
822
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
823

824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
		if (HAS_DDI(dev)) {
			/*
			 * On HSW HDMI outputs there seems to be a 2 line
			 * difference, whereas eDP has the normal 1 line
			 * difference that earlier platforms have. External
			 * DP is unknown. For now just check for the 2 line
			 * difference case on all output types on HSW+.
			 *
			 * This might misinterpret the scanline counter being
			 * one line too far along on eDP, but that's less
			 * dangerous than the alternative since that would lead
			 * the vblank timestamp code astray when it sees a
			 * scanline count before vblank_start during a vblank
			 * interrupt.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && (position == vbl_start - 2 ||
					position == vbl_start - 1)) ||
			    (!in_vbl && (position == vbl_end - 2 ||
					 position == vbl_end - 1)))
				position = (position + 2) % vtotal;
		} else if (HAS_PCH_SPLIT(dev)) {
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
			/*
			 * The scanline counter increments at the leading edge
			 * of hsync, ie. it completely misses the active portion
			 * of the line. Fix up the counter at both edges of vblank
			 * to get a more accurate picture whether we're in vblank
			 * or not.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && position == vbl_start - 1) ||
			    (!in_vbl && position == vbl_end - 1))
				position = (position + 1) % vtotal;
		} else {
			/*
			 * ISR vblank status bits don't work the way we'd want
			 * them to work on non-PCH platforms (for
			 * ilk_pipe_in_vblank_locked()), and there doesn't
			 * appear any other way to determine if we're currently
			 * in vblank.
			 *
			 * Instead let's assume that we're already in vblank if
			 * we got called from the vblank interrupt and the
			 * scanline counter value indicates that we're on the
			 * line just prior to vblank start. This should result
			 * in the correct answer, unless the vblank interrupt
			 * delivery really got delayed for almost exactly one
			 * full frame/field.
			 */
			if (flags & DRM_CALLED_FROM_VBLIRQ &&
			    position == vbl_start - 1) {
				position = (position + 1) % vtotal;

				/* Signal this correction as "applied". */
				ret |= 0x8;
			}
		}
881 882 883 884 885
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
886
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
887

888 889 890 891
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
892 893
	}

894 895 896 897 898 899 900 901
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

902 903 904 905 906 907 908 909 910 911 912 913
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
914

915
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
916 917 918 919 920 921
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
922 923 924 925 926 927 928 929

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

930
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
931 932 933 934
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
935
	struct drm_crtc *crtc;
936

937
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
938
		DRM_ERROR("Invalid crtc %d\n", pipe);
939 940 941 942
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
943 944 945 946 947 948 949 950 951 952
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
953 954

	/* Helper routine in DRM core does all the work: */
955 956
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
957 958
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
959 960
}

961 962
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
963 964 965 966 967 968 969
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
970 971 972 973
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
974 975
		      connector->base.id,
		      drm_get_connector_name(connector),
976 977 978 979
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
980 981
}

982 983 984
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
985 986
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

987 988
static void i915_hotplug_work_func(struct work_struct *work)
{
989 990
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
991
	struct drm_device *dev = dev_priv->dev;
992
	struct drm_mode_config *mode_config = &dev->mode_config;
993 994 995 996 997
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
998
	bool changed = false;
999
	u32 hpd_event_bits;
1000

1001 1002 1003 1004
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

1005
	mutex_lock(&mode_config->mutex);
1006 1007
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1008
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1009 1010 1011

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1026 1027 1028 1029
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
1030 1031 1032 1033
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1034
	if (hpd_disabled) {
1035
		drm_kms_helper_poll_enable(dev);
1036 1037 1038
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1039 1040 1041

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1052 1053
	mutex_unlock(&mode_config->mutex);

1054 1055
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1056 1057
}

1058 1059 1060 1061 1062
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1063
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1064
{
1065
	struct drm_i915_private *dev_priv = dev->dev_private;
1066
	u32 busy_up, busy_down, max_avg, min_avg;
1067 1068
	u8 new_delay;

1069
	spin_lock(&mchdev_lock);
1070

1071 1072
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1073
	new_delay = dev_priv->ips.cur_delay;
1074

1075
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1076 1077
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1078 1079 1080 1081
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1082
	if (busy_up > max_avg) {
1083 1084 1085 1086
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1087
	} else if (busy_down < min_avg) {
1088 1089 1090 1091
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1092 1093
	}

1094
	if (ironlake_set_drps(dev, new_delay))
1095
		dev_priv->ips.cur_delay = new_delay;
1096

1097
	spin_unlock(&mchdev_lock);
1098

1099 1100 1101
	return;
}

1102 1103 1104
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
1105 1106 1107
	if (ring->obj == NULL)
		return;

1108
	trace_i915_gem_request_complete(ring);
1109

1110
	wake_up_all(&ring->irq_queue);
1111
	i915_queue_hangcheck(dev);
1112 1113
}

1114
static void gen6_pm_rps_work(struct work_struct *work)
1115
{
1116 1117
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1118
	u32 pm_iir;
1119
	int new_delay, adj;
1120

1121
	spin_lock_irq(&dev_priv->irq_lock);
1122 1123
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1124
	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1125
	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1126
	spin_unlock_irq(&dev_priv->irq_lock);
1127

1128
	/* Make sure we didn't queue anything we're not going to process. */
1129
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1130

1131
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1132 1133
		return;

1134
	mutex_lock(&dev_priv->rps.hw_lock);
1135

1136
	adj = dev_priv->rps.last_adj;
1137
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1138 1139 1140 1141
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;
1142
		new_delay = dev_priv->rps.cur_freq + adj;
1143 1144 1145 1146 1147

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1148 1149
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1150
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1151 1152
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1153
		else
1154
			new_delay = dev_priv->rps.min_freq_softlimit;
1155 1156 1157 1158 1159 1160
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
1161
		new_delay = dev_priv->rps.cur_freq + adj;
1162
	} else { /* unknown event */
1163
		new_delay = dev_priv->rps.cur_freq;
1164
	}
1165

1166 1167 1168
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1169
	new_delay = clamp_t(int, new_delay,
1170 1171
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1172

1173
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1174 1175 1176 1177 1178

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1179

1180
	mutex_unlock(&dev_priv->rps.hw_lock);
1181 1182
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1195 1196
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1197
	u32 error_status, row, bank, subbank;
1198
	char *parity_event[6];
1199 1200
	uint32_t misccpctl;
	unsigned long flags;
1201
	uint8_t slice = 0;
1202 1203 1204 1205 1206 1207 1208

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1209 1210 1211 1212
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1213 1214 1215 1216
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1217 1218
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1219

1220 1221 1222
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1223

1224
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1225

1226
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1227

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1243
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1244
				   KOBJ_CHANGE, parity_event);
1245

1246 1247
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1248

1249 1250 1251 1252 1253
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1254

1255
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1256

1257 1258 1259 1260 1261 1262 1263
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1264 1265
}

1266
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1267
{
1268
	struct drm_i915_private *dev_priv = dev->dev_private;
1269

1270
	if (!HAS_L3_DPF(dev))
1271 1272
		return;

1273
	spin_lock(&dev_priv->irq_lock);
1274
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1275
	spin_unlock(&dev_priv->irq_lock);
1276

1277 1278 1279 1280 1281 1282 1283
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1284
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1285 1286
}

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1298 1299 1300 1301 1302
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1303 1304
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1305
		notify_ring(dev, &dev_priv->ring[RCS]);
1306
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1307
		notify_ring(dev, &dev_priv->ring[VCS]);
1308
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1309 1310
		notify_ring(dev, &dev_priv->ring[BCS]);

1311 1312 1313
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1314 1315
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1316
	}
1317

1318 1319
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1320 1321
}

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
			I915_WRITE(GEN8_GT_IIR(0), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

	if (master_ctl & GEN8_GT_VCS1_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
			I915_WRITE(GEN8_GT_IIR(1), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
			I915_WRITE(GEN8_GT_IIR(3), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1372 1373 1374
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1375
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1376 1377
					 u32 hotplug_trigger,
					 const u32 *hpd)
1378
{
1379
	struct drm_i915_private *dev_priv = dev->dev_private;
1380
	int i;
1381
	bool storm_detected = false;
1382

1383 1384 1385
	if (!hotplug_trigger)
		return;

1386 1387 1388
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
			  hotplug_trigger);

1389
	spin_lock(&dev_priv->irq_lock);
1390
	for (i = 1; i < HPD_NUM_PINS; i++) {
1391

1392
		WARN_ONCE(hpd[i] & hotplug_trigger &&
1393
			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1394 1395
			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
			  hotplug_trigger, i, hpd[i]);
1396

1397 1398 1399 1400
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1401
		dev_priv->hpd_event_bits |= (1 << i);
1402 1403 1404 1405 1406
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1407
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1408 1409
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1410
			dev_priv->hpd_event_bits &= ~(1 << i);
1411
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1412
			storm_detected = true;
1413 1414
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1415 1416
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1417 1418 1419
		}
	}

1420 1421
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1422
	spin_unlock(&dev_priv->irq_lock);
1423

1424 1425 1426 1427 1428 1429 1430
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
	schedule_work(&dev_priv->hotplug_work);
1431 1432
}

1433 1434
static void gmbus_irq_handler(struct drm_device *dev)
{
1435
	struct drm_i915_private *dev_priv = dev->dev_private;
1436 1437

	wake_up_all(&dev_priv->gmbus_wait_queue);
1438 1439
}

1440 1441
static void dp_aux_irq_handler(struct drm_device *dev)
{
1442
	struct drm_i915_private *dev_priv = dev->dev_private;
1443 1444

	wake_up_all(&dev_priv->gmbus_wait_queue);
1445 1446
}

1447
#if defined(CONFIG_DEBUG_FS)
1448 1449 1450 1451
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1452 1453 1454 1455
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1456
	int head, tail;
1457

1458 1459
	spin_lock(&pipe_crc->lock);

1460
	if (!pipe_crc->entries) {
1461
		spin_unlock(&pipe_crc->lock);
1462 1463 1464 1465
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1466 1467
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1468 1469

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1470
		spin_unlock(&pipe_crc->lock);
1471 1472 1473 1474 1475
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1476

1477
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1478 1479 1480 1481 1482
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1483 1484

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1485 1486 1487
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1488 1489

	wake_up_interruptible(&pipe_crc->wq);
1490
}
1491 1492 1493 1494 1495 1496 1497 1498
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1499

1500
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1501 1502 1503
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1504 1505 1506
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1507 1508
}

1509
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1510 1511 1512
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1513 1514 1515 1516 1517 1518
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1519
}
1520

1521
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1522 1523
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1535

1536 1537 1538 1539 1540
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1541
}
1542

1543 1544 1545 1546
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1547
{
1548
	if (pm_iir & dev_priv->pm_rps_events) {
1549
		spin_lock(&dev_priv->irq_lock);
1550 1551
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1552
		spin_unlock(&dev_priv->irq_lock);
1553 1554

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1555 1556
	}

1557 1558 1559
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1560

1561
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1562 1563 1564
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1565
		}
B
Ben Widawsky 已提交
1566
	}
1567 1568
}

1569 1570 1571
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1572
	u32 pipe_stats[I915_MAX_PIPES] = { };
1573 1574
	int pipe;

1575
	spin_lock(&dev_priv->irq_lock);
1576
	for_each_pipe(pipe) {
1577
		int reg;
1578
		u32 mask, iir_bit = 0;
1579

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1603 1604 1605
			continue;

		reg = PIPESTAT(pipe);
1606 1607
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1608 1609 1610 1611

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1612 1613
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1614 1615
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1616
	spin_unlock(&dev_priv->irq_lock);
1617 1618 1619 1620 1621

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(dev, pipe);

1622
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

	if (IS_G4X(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
	}

	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev);

	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
}

1666
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1667 1668
{
	struct drm_device *dev = (struct drm_device *) arg;
1669
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1683
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1684

1685
		valleyview_pipestat_irq_handler(dev, iir);
1686

J
Jesse Barnes 已提交
1687
		/* Consume port.  Then clear IIR or we'll miss events */
1688 1689
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
J
Jesse Barnes 已提交
1690

1691
		if (pm_iir)
1692
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1703
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1704
{
1705
	struct drm_i915_private *dev_priv = dev->dev_private;
1706
	int pipe;
1707
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1708

1709 1710
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1711 1712 1713
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1714
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1715 1716
				 port_name(port));
	}
1717

1718 1719 1720
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1721
	if (pch_iir & SDE_GMBUS)
1722
		gmbus_irq_handler(dev);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1733 1734 1735 1736 1737
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1738 1739 1740 1741 1742 1743 1744 1745

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1746 1747
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1748
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1749 1750 1751 1752

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1753
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1754 1755 1756 1757 1758 1759
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1760
	enum pipe pipe;
1761

1762 1763 1764
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
1765 1766 1767 1768
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
1769 1770
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
1771
		}
1772

D
Daniel Vetter 已提交
1773 1774
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1775
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1776
			else
1777
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1778 1779
		}
	}
1780

1781 1782 1783 1784 1785 1786 1787 1788
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1789 1790 1791
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1792 1793 1794
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1795
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1796 1797 1798 1799

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1800
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1801 1802 1803 1804

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
1805
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
1806 1807

	I915_WRITE(SERR_INT, serr_int);
1808 1809
}

1810 1811
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1812
	struct drm_i915_private *dev_priv = dev->dev_private;
1813
	int pipe;
1814
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1815

1816 1817
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

1818 1819 1820 1821 1822 1823
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1824 1825

	if (pch_iir & SDE_AUX_MASK_CPT)
1826
		dp_aux_irq_handler(dev);
1827 1828

	if (pch_iir & SDE_GMBUS_CPT)
1829
		gmbus_irq_handler(dev);
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1842 1843 1844

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1845 1846
}

1847 1848 1849
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1850
	enum pipe pipe;
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1861 1862 1863
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(dev, pipe);
1864

1865 1866
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1867 1868
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
1869

1870 1871
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1872

1873 1874 1875 1876 1877
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1897 1898 1899
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1900
	enum pipe pipe;
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1911 1912 1913
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(dev, pipe);
1914 1915

		/* plane/pipes map 1:1 on ilk+ */
1916 1917 1918
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1933
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1934 1935
{
	struct drm_device *dev = (struct drm_device *) arg;
1936
	struct drm_i915_private *dev_priv = dev->dev_private;
1937
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1938
	irqreturn_t ret = IRQ_NONE;
1939

1940 1941
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1942
	intel_uncore_check_errors(dev);
1943

1944 1945 1946
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1947
	POSTING_READ(DEIER);
1948

1949 1950 1951 1952 1953
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1954 1955 1956 1957 1958
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1959

1960
	gt_iir = I915_READ(GTIIR);
1961
	if (gt_iir) {
1962
		if (INTEL_INFO(dev)->gen >= 6)
1963
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1964 1965
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1966 1967
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1968 1969
	}

1970 1971
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1972 1973 1974 1975
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1976 1977
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1978 1979
	}

1980 1981 1982
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
1983
			gen6_rps_irq_handler(dev_priv, pm_iir);
1984 1985 1986
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
		}
1987
	}
1988 1989 1990

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1991 1992 1993 1994
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1995 1996 1997 1998

	return ret;
}

1999 2000 2001 2002 2003 2004 2005
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2006
	enum pipe pipe;
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp & GEN8_DE_MISC_GSE)
			intel_opregion_asle_intr(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Misc interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp & GEN8_AUX_CHANNEL_A)
			dp_aux_irq_handler(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Port interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2048 2049
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2050

2051 2052
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2053

2054 2055 2056
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(dev, pipe);
2057

2058 2059 2060
		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2061
		}
2062

2063 2064 2065
		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
			hsw_pipe_crc_irq_handler(dev, pipe);

2066 2067 2068
		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2069 2070
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2071 2072
		}

2073 2074 2075 2076 2077
		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
		}
2078 2079 2080 2081 2082

		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
		} else
2083 2084 2085
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
		}
	}

2102 2103 2104 2105 2106 2107
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
	struct intel_ring_buffer *ring;
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2136 2137 2138 2139 2140 2141 2142 2143 2144
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2145 2146
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2147 2148
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2149
	struct drm_device *dev = dev_priv->dev;
2150 2151 2152
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2153
	int ret;
2154

2155
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2156

2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2168
		DRM_DEBUG_DRIVER("resetting chip\n");
2169
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2170
				   reset_event);
2171

2172 2173 2174 2175 2176 2177
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2178 2179
		ret = i915_reset(dev);

2180 2181
		intel_display_handle_reset(dev);

2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2196
			kobject_uevent_env(&dev->primary->kdev->kobj,
2197
					   KOBJ_CHANGE, reset_done_event);
2198
		} else {
M
Mika Kuoppala 已提交
2199
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2200
		}
2201

2202 2203 2204 2205 2206
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2207
	}
2208 2209
}

2210
static void i915_report_and_clear_eir(struct drm_device *dev)
2211 2212
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2213
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2214
	u32 eir = I915_READ(EIR);
2215
	int pipe, i;
2216

2217 2218
	if (!eir)
		return;
2219

2220
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2221

2222 2223
	i915_get_extra_instdone(dev, instdone);

2224 2225 2226 2227
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2228 2229
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2230 2231
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2232 2233
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2234
			I915_WRITE(IPEIR_I965, ipeir);
2235
			POSTING_READ(IPEIR_I965);
2236 2237 2238
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2239 2240
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2241
			I915_WRITE(PGTBL_ER, pgtbl_err);
2242
			POSTING_READ(PGTBL_ER);
2243 2244 2245
		}
	}

2246
	if (!IS_GEN2(dev)) {
2247 2248
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2249 2250
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2251
			I915_WRITE(PGTBL_ER, pgtbl_err);
2252
			POSTING_READ(PGTBL_ER);
2253 2254 2255 2256
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2257
		pr_err("memory refresh error:\n");
2258
		for_each_pipe(pipe)
2259
			pr_err("pipe %c stat: 0x%08x\n",
2260
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2261 2262 2263
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2264 2265
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2266 2267
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2268
		if (INTEL_INFO(dev)->gen < 4) {
2269 2270
			u32 ipeir = I915_READ(IPEIR);

2271 2272 2273
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2274
			I915_WRITE(IPEIR, ipeir);
2275
			POSTING_READ(IPEIR);
2276 2277 2278
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2279 2280 2281 2282
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2283
			I915_WRITE(IPEIR_I965, ipeir);
2284
			POSTING_READ(IPEIR_I965);
2285 2286 2287 2288
		}
	}

	I915_WRITE(EIR, eir);
2289
	POSTING_READ(EIR);
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2312 2313
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2314 2315
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2316 2317
	va_list args;
	char error_msg[80];
2318

2319 2320 2321 2322 2323
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2324
	i915_report_and_clear_eir(dev);
2325

2326
	if (wedged) {
2327 2328
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2329

2330
		/*
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2342
		 */
2343
		i915_error_wake_up(dev_priv, false);
2344 2345
	}

2346 2347 2348 2349 2350 2351 2352
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2353 2354
}

2355
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2356
{
2357
	struct drm_i915_private *dev_priv = dev->dev_private;
2358 2359
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2360
	struct drm_i915_gem_object *obj;
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2372 2373 2374
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2375 2376 2377 2378 2379 2380
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2381
	obj = work->pending_flip_obj;
2382
	if (INTEL_INFO(dev)->gen >= 4) {
2383
		int dspsurf = DSPSURF(intel_crtc->plane);
2384
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2385
					i915_gem_obj_ggtt_offset(obj);
2386
	} else {
2387
		int dspaddr = DSPADDR(intel_crtc->plane);
2388
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2389
							crtc->y * crtc->fb->pitches[0] +
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2401 2402 2403
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2404
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2405
{
2406
	struct drm_i915_private *dev_priv = dev->dev_private;
2407
	unsigned long irqflags;
2408

2409
	if (!i915_pipe_enabled(dev, pipe))
2410
		return -EINVAL;
2411

2412
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2413
	if (INTEL_INFO(dev)->gen >= 4)
2414
		i915_enable_pipestat(dev_priv, pipe,
2415
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2416
	else
2417
		i915_enable_pipestat(dev_priv, pipe,
2418
				     PIPE_VBLANK_INTERRUPT_STATUS);
2419 2420

	/* maintain vblank delivery even in deep C-states */
2421
	if (INTEL_INFO(dev)->gen == 3)
2422
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2423
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2424

2425 2426 2427
	return 0;
}

2428
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2429
{
2430
	struct drm_i915_private *dev_priv = dev->dev_private;
2431
	unsigned long irqflags;
2432
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2433
						     DE_PIPE_VBLANK(pipe);
2434 2435 2436 2437 2438

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2439
	ironlake_enable_display_irq(dev_priv, bit);
2440 2441 2442 2443 2444
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2445 2446
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2447
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2448 2449 2450 2451 2452 2453
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2454
	i915_enable_pipestat(dev_priv, pipe,
2455
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2456 2457 2458 2459 2460
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2461 2462 2463 2464 2465 2466 2467 2468 2469
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2470 2471 2472
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2473 2474 2475 2476
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2477 2478 2479
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2480
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2481
{
2482
	struct drm_i915_private *dev_priv = dev->dev_private;
2483
	unsigned long irqflags;
2484

2485
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2486
	if (INTEL_INFO(dev)->gen == 3)
2487
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2488

2489
	i915_disable_pipestat(dev_priv, pipe,
2490 2491
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2492 2493 2494
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2495
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2496
{
2497
	struct drm_i915_private *dev_priv = dev->dev_private;
2498
	unsigned long irqflags;
2499
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2500
						     DE_PIPE_VBLANK(pipe);
2501 2502

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2503
	ironlake_disable_display_irq(dev_priv, bit);
2504 2505 2506
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2507 2508
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2509
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2510 2511 2512
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2513
	i915_disable_pipestat(dev_priv, pipe,
2514
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2515 2516 2517
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2518 2519 2520 2521 2522 2523 2524 2525 2526
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2527 2528 2529
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2530 2531 2532
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2533 2534
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2535
{
2536 2537 2538 2539
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2540 2541 2542 2543 2544
static bool
ring_idle(struct intel_ring_buffer *ring, u32 seqno)
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2545 2546
}

2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return false;
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
static struct intel_ring_buffer *
semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return NULL;
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

			if (sync_bits ==
			    signaller->semaphore_register[ring->id])
				return signaller;
		}
	}

	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
		  ring->id, ipehr);

	return NULL;
}

2597 2598
static struct intel_ring_buffer *
semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2599 2600
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2601 2602
	u32 cmd, ipehr, head;
	int i;
2603 2604

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2605
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2606
		return NULL;
2607

2608 2609 2610 2611 2612 2613
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2614
	 */
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
		head &= ring->size - 1;

		/* This here seems to blow up */
		cmd = ioread32(ring->virtual_start + head);
2627 2628 2629
		if (cmd == ipehr)
			break;

2630 2631 2632 2633 2634
		head -= 4;
	}

	if (!i)
		return NULL;
2635

2636
	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2637
	return semaphore_wait_to_signaller_ring(ring, ipehr);
2638 2639
}

2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
static int semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

2669
static enum intel_ring_hangcheck_action
2670
ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
2671 2672 2673
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2674 2675
	u32 tmp;

2676
	if (ring->hangcheck.acthd != acthd)
2677
		return HANGCHECK_ACTIVE;
2678

2679
	if (IS_GEN2(dev))
2680
		return HANGCHECK_HUNG;
2681 2682 2683 2684 2685 2686 2687

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2688
	if (tmp & RING_WAIT) {
2689 2690 2691
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2692
		I915_WRITE_CTL(ring, tmp);
2693
		return HANGCHECK_KICK;
2694 2695 2696 2697 2698
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2699
			return HANGCHECK_HUNG;
2700
		case 1:
2701 2702 2703
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2704
			I915_WRITE_CTL(ring, tmp);
2705
			return HANGCHECK_KICK;
2706
		case 0:
2707
			return HANGCHECK_WAIT;
2708
		}
2709
	}
2710

2711
	return HANGCHECK_HUNG;
2712 2713
}

B
Ben Gamari 已提交
2714 2715
/**
 * This is called when the chip hasn't reported back with completed
2716 2717 2718 2719 2720
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2721
 */
2722
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2723 2724
{
	struct drm_device *dev = (struct drm_device *)data;
2725
	struct drm_i915_private *dev_priv = dev->dev_private;
2726 2727
	struct intel_ring_buffer *ring;
	int i;
2728
	int busy_count = 0, rings_hung = 0;
2729 2730 2731 2732
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2733

2734
	if (!i915.enable_hangcheck)
2735 2736
		return;

2737
	for_each_ring(ring, dev_priv, i) {
2738 2739
		u64 acthd;
		u32 seqno;
2740
		bool busy = true;
2741

2742 2743
		semaphore_clear_deadlocks(dev_priv);

2744 2745
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2746

2747 2748
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2749 2750
				ring->hangcheck.action = HANGCHECK_IDLE;

2751 2752
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2753
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2754 2755 2756 2757 2758 2759
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2760 2761 2762 2763
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2764 2765
				} else
					busy = false;
2766
			} else {
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2782 2783 2784 2785
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2786
				case HANGCHECK_IDLE:
2787
				case HANGCHECK_WAIT:
2788
					break;
2789
				case HANGCHECK_ACTIVE:
2790
					ring->hangcheck.score += BUSY;
2791
					break;
2792
				case HANGCHECK_KICK:
2793
					ring->hangcheck.score += KICK;
2794
					break;
2795
				case HANGCHECK_HUNG:
2796
					ring->hangcheck.score += HUNG;
2797 2798 2799
					stuck[i] = true;
					break;
				}
2800
			}
2801
		} else {
2802 2803
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2804 2805 2806 2807 2808
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2809 2810
		}

2811 2812
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2813
		busy_count += busy;
2814
	}
2815

2816
	for_each_ring(ring, dev_priv, i) {
2817
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2818 2819 2820
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2821
			rings_hung++;
2822 2823 2824
		}
	}

2825
	if (rings_hung)
2826
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2827

2828 2829 2830
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2831 2832 2833 2834 2835 2836
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2837
	if (!i915.enable_hangcheck)
2838 2839 2840 2841
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2842 2843
}

P
Paulo Zanoni 已提交
2844 2845 2846 2847 2848 2849 2850
static void ibx_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2851
	GEN5_IRQ_INIT(SDE);
P
Paulo Zanoni 已提交
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
	/*
	 * SDEIER is also touched by the interrupt handler to work around missed
	 * PCH interrupts. Hence we can't update it after the interrupt handler
	 * is enabled - instead we unconditionally enable all PCH interrupt
	 * sources here, but then only unmask them as needed with SDEIMR.
	 */
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2862 2863 2864 2865
static void gen5_gt_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
2866 2867 2868
	GEN5_IRQ_INIT(GT);
	if (INTEL_INFO(dev)->gen >= 6)
		GEN5_IRQ_INIT(GEN6_PM);
2869 2870
}

L
Linus Torvalds 已提交
2871 2872
/* drm_dma.h hooks
*/
2873
static void ironlake_irq_preinstall(struct drm_device *dev)
2874
{
2875
	struct drm_i915_private *dev_priv = dev->dev_private;
2876 2877

	I915_WRITE(HWSTAM, 0xeffe);
2878

P
Paulo Zanoni 已提交
2879
	GEN5_IRQ_INIT(DE);
2880

2881
	gen5_gt_irq_preinstall(dev);
2882

P
Paulo Zanoni 已提交
2883
	ibx_irq_preinstall(dev);
2884 2885
}

J
Jesse Barnes 已提交
2886 2887
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2888
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2900 2901

	gen5_gt_irq_preinstall(dev);
J
Jesse Barnes 已提交
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
static void gen8_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	GEN8_IRQ_INIT_NDX(GT, 0);
	GEN8_IRQ_INIT_NDX(GT, 1);
	GEN8_IRQ_INIT_NDX(GT, 2);
	GEN8_IRQ_INIT_NDX(GT, 3);

	for_each_pipe(pipe) {
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
	}

2932 2933 2934
	GEN5_IRQ_INIT(GEN8_DE_PORT_);
	GEN5_IRQ_INIT(GEN8_DE_MISC_);
	GEN5_IRQ_INIT(GEN8_PCU_);
2935 2936

	ibx_irq_preinstall(dev);
2937 2938
}

2939
static void ibx_hpd_irq_setup(struct drm_device *dev)
2940
{
2941
	struct drm_i915_private *dev_priv = dev->dev_private;
2942 2943
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
2944
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2945 2946

	if (HAS_PCH_IBX(dev)) {
2947
		hotplug_irqs = SDE_HOTPLUG_MASK;
2948
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2949
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2950
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2951
	} else {
2952
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2953
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2954
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2955
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2956
	}
2957

2958
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
2959 2960 2961 2962 2963 2964 2965

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2966 2967 2968 2969 2970 2971 2972 2973
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
2974 2975
static void ibx_irq_postinstall(struct drm_device *dev)
{
2976
	struct drm_i915_private *dev_priv = dev->dev_private;
2977
	u32 mask;
2978

D
Daniel Vetter 已提交
2979 2980 2981
	if (HAS_PCH_NOP(dev))
		return;

2982
	if (HAS_PCH_IBX(dev)) {
2983
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
2984
	} else {
2985
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
2986 2987 2988

		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
	}
2989

P
Paulo Zanoni 已提交
2990 2991 2992 2993
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, ~mask);
}

2994 2995 2996 2997 2998 2999 3000 3001
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3002
	if (HAS_L3_DPF(dev)) {
3003
		/* L3 parity interrupt is always unmasked. */
3004 3005
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	I915_WRITE(GTIER, gt_irqs);
	POSTING_READ(GTIER);

	if (INTEL_INFO(dev)->gen >= 6) {
3022
		pm_irqs |= dev_priv->pm_rps_events;
3023 3024 3025 3026

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3027
		dev_priv->pm_irq_mask = 0xffffffff;
3028
		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
3029
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
3030 3031 3032 3033 3034
		I915_WRITE(GEN6_PMIER, pm_irqs);
		POSTING_READ(GEN6_PMIER);
	}
}

3035
static int ironlake_irq_postinstall(struct drm_device *dev)
3036
{
3037
	unsigned long irqflags;
3038
	struct drm_i915_private *dev_priv = dev->dev_private;
3039 3040 3041 3042 3043 3044
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3045
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3046
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3047
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3048 3049 3050 3051 3052

		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3053 3054 3055
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3056 3057
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3058
	}
3059

3060
	dev_priv->irq_mask = ~display_mask;
3061 3062 3063

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
3064
	I915_WRITE(DEIMR, dev_priv->irq_mask);
3065
	I915_WRITE(DEIER, display_mask | extra_mask);
3066
	POSTING_READ(DEIER);
3067

3068
	gen5_gt_irq_postinstall(dev);
3069

P
Paulo Zanoni 已提交
3070
	ibx_irq_postinstall(dev);
3071

3072
	if (IS_IRONLAKE_M(dev)) {
3073 3074 3075
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3076 3077 3078
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3079
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3080
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3081 3082
	}

3083 3084 3085
	return 0;
}

3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3124
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3173 3174
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3175
	struct drm_i915_private *dev_priv = dev->dev_private;
3176
	unsigned long irqflags;
J
Jesse Barnes 已提交
3177

3178
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3179

3180 3181 3182
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3183
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3184
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3185 3186 3187
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3188 3189 3190
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3191 3192
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3193
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3194

J
Jesse Barnes 已提交
3195 3196 3197
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3198
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3199 3200 3201 3202 3203 3204 3205 3206

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3207 3208 3209 3210

	return 0;
}

3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
		u32 tmp = I915_READ(GEN8_GT_IIR(i));
		if (tmp)
			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
				  i, tmp);
		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
	}
	POSTING_READ(GEN8_GT_IER(0));
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3240 3241 3242
	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3243 3244
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3245
	int pipe;
3246 3247 3248
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259

	for_each_pipe(pipe) {
		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (tmp)
			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
				  pipe, tmp);
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
	}
	POSTING_READ(GEN8_DE_PIPE_ISR(0));

3260 3261
	I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
	I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
	POSTING_READ(GEN8_DE_PORT_IER);
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);

#define GEN8_IRQ_FINI_NDX(type, which) do { \
		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
		I915_WRITE(GEN8_##type##_IER(which), 0); \
		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	} while (0)

#define GEN8_IRQ_FINI(type) do { \
		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
		I915_WRITE(GEN8_##type##_IER, 0); \
		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
	} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	for_each_pipe(pipe) {
		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
	}

	GEN8_IRQ_FINI(DE_PORT);
	GEN8_IRQ_FINI(DE_MISC);
	GEN8_IRQ_FINI(PCU);
#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	POSTING_READ(GEN8_PCU_IIR);
}

J
Jesse Barnes 已提交
3320 3321
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3322
	struct drm_i915_private *dev_priv = dev->dev_private;
3323
	unsigned long irqflags;
J
Jesse Barnes 已提交
3324 3325 3326 3327 3328
	int pipe;

	if (!dev_priv)
		return;

3329
	intel_hpd_irq_uninstall(dev_priv);
3330

J
Jesse Barnes 已提交
3331 3332 3333 3334 3335 3336
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3337 3338 3339 3340 3341 3342 3343 3344

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3345 3346 3347 3348 3349 3350
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3351
static void ironlake_irq_uninstall(struct drm_device *dev)
3352
{
3353
	struct drm_i915_private *dev_priv = dev->dev_private;
3354 3355 3356 3357

	if (!dev_priv)
		return;

3358
	intel_hpd_irq_uninstall(dev_priv);
3359

3360 3361
	I915_WRITE(HWSTAM, 0xffffffff);

P
Paulo Zanoni 已提交
3362
	GEN5_IRQ_FINI(DE);
3363 3364
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3365

P
Paulo Zanoni 已提交
3366
	GEN5_IRQ_FINI(GT);
3367 3368
	if (INTEL_INFO(dev)->gen >= 6)
		GEN5_IRQ_FINI(GEN6_PM);
3369

3370 3371 3372
	if (HAS_PCH_NOP(dev))
		return;

P
Paulo Zanoni 已提交
3373
	GEN5_IRQ_FINI(SDE);
3374 3375
	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3376 3377
}

3378
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3379
{
3380
	struct drm_i915_private *dev_priv = dev->dev_private;
3381
	int pipe;
3382

3383 3384
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3385 3386 3387
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3388 3389 3390 3391
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3392
	struct drm_i915_private *dev_priv = dev->dev_private;
3393
	unsigned long irqflags;
C
Chris Wilson 已提交
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3414 3415 3416
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3417 3418
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3419 3420
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3421 3422 3423
	return 0;
}

3424 3425 3426 3427
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3428
			       int plane, int pipe, u32 iir)
3429
{
3430
	struct drm_i915_private *dev_priv = dev->dev_private;
3431
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3432 3433 3434 3435 3436 3437 3438

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3439
	intel_prepare_page_flip(dev, plane);
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3455
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3456 3457
{
	struct drm_device *dev = (struct drm_device *) arg;
3458
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3479 3480 3481
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3482 3483 3484 3485 3486 3487 3488 3489

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3490
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3491 3492 3493 3494 3495 3496 3497
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3498
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3499 3500 3501 3502

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3503
		for_each_pipe(pipe) {
3504
			int plane = pipe;
3505
			if (HAS_FBC(dev))
3506 3507
				plane = !plane;

3508
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3509 3510
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3511

3512
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3513
				i9xx_pipe_crc_irq_handler(dev, pipe);
3514 3515 3516

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3517
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3518
		}
C
Chris Wilson 已提交
3519 3520 3521 3522 3523 3524 3525 3526 3527

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3528
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3541 3542
static void i915_irq_preinstall(struct drm_device * dev)
{
3543
	struct drm_i915_private *dev_priv = dev->dev_private;
3544 3545 3546 3547 3548 3549 3550
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3551
	I915_WRITE16(HWSTAM, 0xeffe);
3552 3553 3554 3555 3556 3557 3558 3559 3560
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3561
	struct drm_i915_private *dev_priv = dev->dev_private;
3562
	u32 enable_mask;
3563
	unsigned long irqflags;
3564

3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3583
	if (I915_HAS_HOTPLUG(dev)) {
3584 3585 3586
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3597
	i915_enable_asle_pipestat(dev);
3598

3599 3600 3601
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3602 3603
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3604 3605
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3606 3607 3608
	return 0;
}

3609 3610 3611 3612 3613 3614
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3615
	struct drm_i915_private *dev_priv = dev->dev_private;
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3640
static irqreturn_t i915_irq_handler(int irq, void *arg)
3641 3642
{
	struct drm_device *dev = (struct drm_device *) arg;
3643
	struct drm_i915_private *dev_priv = dev->dev_private;
3644
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3645
	unsigned long irqflags;
3646 3647 3648 3649
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3650 3651

	iir = I915_READ(IIR);
3652 3653
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3654
		bool blc_event = false;
3655 3656 3657 3658 3659 3660 3661 3662

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3663 3664 3665
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3666 3667 3668 3669 3670

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3671
			/* Clear the PIPE*STAT regs before the IIR */
3672 3673
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3674
				irq_received = true;
3675 3676 3677 3678 3679 3680 3681 3682
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3683 3684 3685
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3686

3687
		I915_WRITE(IIR, iir & ~flip_mask);
3688 3689 3690 3691 3692 3693
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3694
			int plane = pipe;
3695
			if (HAS_FBC(dev))
3696
				plane = !plane;
3697

3698
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3699 3700
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3701 3702 3703

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3704 3705

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3706
				i9xx_pipe_crc_irq_handler(dev, pipe);
3707 3708 3709

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3710
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3731
		ret = IRQ_HANDLED;
3732
		iir = new_iir;
3733
	} while (iir & ~flip_mask);
3734

3735
	i915_update_dri1_breadcrumb(dev);
3736

3737 3738 3739 3740 3741
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3742
	struct drm_i915_private *dev_priv = dev->dev_private;
3743 3744
	int pipe;

3745
	intel_hpd_irq_uninstall(dev_priv);
3746

3747 3748 3749 3750 3751
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3752
	I915_WRITE16(HWSTAM, 0xffff);
3753 3754
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3755
		I915_WRITE(PIPESTAT(pipe), 0);
3756 3757
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3758 3759 3760 3761 3762 3763 3764 3765
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3766
	struct drm_i915_private *dev_priv = dev->dev_private;
3767 3768
	int pipe;

3769 3770
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3782
	struct drm_i915_private *dev_priv = dev->dev_private;
3783
	u32 enable_mask;
3784
	u32 error_mask;
3785
	unsigned long irqflags;
3786 3787

	/* Unmask the interrupts that we always want on. */
3788
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3789
			       I915_DISPLAY_PORT_INTERRUPT |
3790 3791 3792 3793 3794 3795 3796
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3797 3798
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3799 3800 3801 3802
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3803

3804 3805 3806
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3807 3808 3809
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3810
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3831 3832 3833
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3834
	i915_enable_asle_pipestat(dev);
3835 3836 3837 3838

	return 0;
}

3839
static void i915_hpd_irq_setup(struct drm_device *dev)
3840
{
3841
	struct drm_i915_private *dev_priv = dev->dev_private;
3842
	struct drm_mode_config *mode_config = &dev->mode_config;
3843
	struct intel_encoder *intel_encoder;
3844 3845
	u32 hotplug_en;

3846 3847
	assert_spin_locked(&dev_priv->irq_lock);

3848 3849 3850 3851
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
3852
		/* enable bits are the same for all generations */
3853 3854 3855
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3856 3857 3858 3859 3860 3861
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3862
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3863
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3864

3865 3866 3867
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
3868 3869
}

3870
static irqreturn_t i965_irq_handler(int irq, void *arg)
3871 3872
{
	struct drm_device *dev = (struct drm_device *) arg;
3873
	struct drm_i915_private *dev_priv = dev->dev_private;
3874 3875 3876 3877
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
3878 3879 3880
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3881 3882 3883 3884

	iir = I915_READ(IIR);

	for (;;) {
3885
		bool irq_received = (iir & ~flip_mask) != 0;
3886 3887
		bool blc_event = false;

3888 3889 3890 3891 3892 3893 3894
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3895 3896 3897
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3908
				irq_received = true;
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3919 3920
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3921

3922
		I915_WRITE(IIR, iir & ~flip_mask);
3923 3924 3925 3926 3927 3928 3929 3930
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
3931
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3932 3933
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3934 3935 3936

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3937 3938

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3939
				i9xx_pipe_crc_irq_handler(dev, pipe);
3940

3941 3942
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3943
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3944
		}
3945 3946 3947 3948

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3949 3950 3951
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3970
	i915_update_dri1_breadcrumb(dev);
3971

3972 3973 3974 3975 3976
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
3977
	struct drm_i915_private *dev_priv = dev->dev_private;
3978 3979 3980 3981 3982
	int pipe;

	if (!dev_priv)
		return;

3983
	intel_hpd_irq_uninstall(dev_priv);
3984

3985 3986
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4000
static void intel_hpd_irq_reenable(unsigned long data)
4001
{
4002
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4035 4036
void intel_irq_init(struct drm_device *dev)
{
4037 4038 4039
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4040
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4041
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4042
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4043

4044 4045 4046
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4047 4048
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4049
		    (unsigned long) dev);
4050
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4051
		    (unsigned long) dev_priv);
4052

4053
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4054

4055 4056 4057 4058
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4059 4060
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4061 4062 4063
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4064 4065
	}

4066
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4067
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4068 4069
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4070

J
Jesse Barnes 已提交
4071 4072 4073 4074 4075 4076 4077
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4078
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4079 4080 4081 4082 4083 4084 4085 4086
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
		dev->driver->irq_preinstall = gen8_irq_preinstall;
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4087 4088 4089 4090 4091 4092 4093
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4094
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4095
	} else {
C
Chris Wilson 已提交
4096 4097 4098 4099 4100
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4101 4102 4103 4104 4105
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4106
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4107
		} else {
4108 4109 4110 4111
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4112
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4113
		}
4114 4115 4116 4117
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4118 4119 4120 4121

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4122 4123
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4124
	unsigned long irqflags;
4125
	int i;
4126

4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4137 4138 4139 4140

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4141 4142
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4143
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4144
}
4145

4146 4147
/* Disable interrupts so we can allow runtime PM. */
void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
4148 4149 4150 4151 4152 4153
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);

4154 4155 4156 4157 4158
	dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
	dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
	dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
	dev_priv->pm.regsave.gtier = I915_READ(GTIER);
	dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4159

4160 4161
	ironlake_disable_display_irq(dev_priv, 0xffffffff);
	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
4162 4163 4164
	ilk_disable_gt_irq(dev_priv, 0xffffffff);
	snb_disable_pm_irq(dev_priv, 0xffffffff);

4165
	dev_priv->pm.irqs_disabled = true;
4166 4167 4168 4169

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4170 4171
/* Restore interrupts so we can recover from runtime PM. */
void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
4172 4173 4174
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;
4175
	uint32_t val;
4176 4177 4178 4179

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);

	val = I915_READ(DEIMR);
4180
	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
4181

4182 4183
	val = I915_READ(SDEIMR);
	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
4184 4185

	val = I915_READ(GTIMR);
4186
	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
4187 4188

	val = I915_READ(GEN6_PMIMR);
4189
	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
4190

4191
	dev_priv->pm.irqs_disabled = false;
4192

4193 4194 4195 4196 4197
	ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
	ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
	snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
	I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
4198 4199 4200

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}