i915_irq.c 98.6 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
35
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
J
Jesse Barnes 已提交
37
#include "intel_drv.h"
L
Linus Torvalds 已提交
38

39 40 41 42 43 44 45 46 47 48
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
49
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

static const u32 hpd_status_gen4[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i965[] = {
	 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
	 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
	 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91 92
static void ibx_hpd_irq_setup(struct drm_device *dev);
static void i915_hpd_irq_setup(struct drm_device *dev);
93

94
/* For display hotplug interrupt */
95
static void
96
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97
{
98 99 100
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
101
		POSTING_READ(DEIMR);
102 103 104
	}
}

105
static void
106
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
107
{
108 109 110
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
111
		POSTING_READ(DEIMR);
112 113 114
	}
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
						  bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
		if (!ivb_can_enable_err_int(dev))
			return;

		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
					 ERR_INT_FIFO_UNDERRUN_B |
					 ERR_INT_FIFO_UNDERRUN_C);

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
	}
}

static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
					    bool enable)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
						SDE_TRANSB_FIFO_UNDER;

	if (enable)
		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
	else
		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);

	POSTING_READ(SDEIMR);
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
		if (!cpt_can_enable_serr_int(dev))
			return;

		I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
				     SERR_INT_TRANS_B_FIFO_UNDERRUN |
				     SERR_INT_TRANS_C_FIFO_UNDERRUN);

		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
	} else {
		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
	}

	POSTING_READ(SDEIMR);
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

	if (IS_GEN5(dev) || IS_GEN6(dev))
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
		ivybridge_set_fifo_underrun_reporting(dev, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}

/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe p;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;
	unsigned long flags;
	bool ret;

	if (HAS_PCH_LPT(dev)) {
		crtc = NULL;
		for_each_pipe(p) {
			struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
			if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
				crtc = c;
				break;
			}
		}
		if (!crtc) {
			DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
			return false;
		}
	} else {
		crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	}
	intel_crtc = to_intel_crtc(crtc);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
		ibx_set_fifo_underrun_reporting(intel_crtc, enable);
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


322 323 324
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
325 326
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
327

328 329 330 331 332 333 334
	if ((pipestat & mask) == mask)
		return;

	/* Enable the interrupt, clear any pending status */
	pipestat |= mask | (mask >> 16);
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
335 336 337 338 339
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
340 341
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
342

343 344 345 346 347 348
	if ((pipestat & mask) == 0)
		return;

	pipestat &= ~mask;
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
349 350
}

351
/**
352
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
353
 */
354
static void i915_enable_asle_pipestat(struct drm_device *dev)
355
{
356 357 358
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

359 360 361
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

362
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
363

364 365 366
	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
	if (INTEL_INFO(dev)->gen >= 4)
		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
367 368

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
369 370
}

371 372 373 374 375 376 377 378 379 380 381 382 383
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
384

385 386 387 388
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
389

390 391 392 393
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
394 395
}

396 397 398
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
399
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
400 401 402 403
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
404
	u32 high1, high2, low;
405 406

	if (!i915_pipe_enabled(dev, pipe)) {
407
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
408
				"pipe %c\n", pipe_name(pipe));
409 410 411
		return 0;
	}

412 413
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
414

415 416 417 418 419 420
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
421 422 423
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
424 425
	} while (high1 != high2);

426 427 428
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
429 430
}

431
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
432 433
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
434
	int reg = PIPE_FRMCOUNT_GM45(pipe);
435 436

	if (!i915_pipe_enabled(dev, pipe)) {
437
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
438
				 "pipe %c\n", pipe_name(pipe));
439 440 441 442 443 444
		return 0;
	}

	return I915_READ(reg);
}

445
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
446 447 448 449 450 451 452
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
453 454
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
455 456 457

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
458
				 "pipe %c\n", pipe_name(pipe));
459 460 461 462
		return 0;
	}

	/* Get vtotal. */
463
	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

483
		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
484 485 486 487 488
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
489
	vbl = I915_READ(VBLANK(cpu_transcoder));
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

513
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
514 515 516 517
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
518
	struct drm_crtc *crtc;
519

520
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
521
		DRM_ERROR("Invalid crtc %d\n", pipe);
522 523 524 525
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
526 527 528 529 530 531 532 533 534 535
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
536 537

	/* Helper routine in DRM core does all the work: */
538 539 540
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
						     crtc);
541 542
}

543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
		      connector->base.id,
		      drm_get_connector_name(connector),
		      old_status, connector->status);
	return (old_status != connector->status);
}

558 559 560
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
561 562
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

563 564 565 566 567
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
568
	struct drm_mode_config *mode_config = &dev->mode_config;
569 570 571 572 573
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
574
	bool changed = false;
575
	u32 hpd_event_bits;
576

577 578 579 580
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

581
	mutex_lock(&mode_config->mutex);
582 583
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

584
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
585 586 587

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
588 589 590 591 592 593 594 595 596 597 598 599 600 601
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
602 603 604 605
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
606 607 608 609
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
610
	if (hpd_disabled) {
611
		drm_kms_helper_poll_enable(dev);
612 613 614
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
615 616 617

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

618 619 620 621 622 623 624 625 626 627
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
628 629
	mutex_unlock(&mode_config->mutex);

630 631
	if (changed)
		drm_kms_helper_hotplug_event(dev);
632 633
}

634
static void ironlake_handle_rps_change(struct drm_device *dev)
635 636
{
	drm_i915_private_t *dev_priv = dev->dev_private;
637
	u32 busy_up, busy_down, max_avg, min_avg;
638 639 640 641
	u8 new_delay;
	unsigned long flags;

	spin_lock_irqsave(&mchdev_lock, flags);
642

643 644
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

645
	new_delay = dev_priv->ips.cur_delay;
646

647
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
648 649
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
650 651 652 653
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
654
	if (busy_up > max_avg) {
655 656 657 658
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
659
	} else if (busy_down < min_avg) {
660 661 662 663
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
664 665
	}

666
	if (ironlake_set_drps(dev, new_delay))
667
		dev_priv->ips.cur_delay = new_delay;
668

669 670
	spin_unlock_irqrestore(&mchdev_lock, flags);

671 672 673
	return;
}

674 675 676 677
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
678

679 680 681
	if (ring->obj == NULL)
		return;

682
	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
683

684
	wake_up_all(&ring->irq_queue);
685
	if (i915_enable_hangcheck) {
686 687
		dev_priv->gpu_error.hangcheck_count = 0;
		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
688
			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
689
	}
690 691
}

692
static void gen6_pm_rps_work(struct work_struct *work)
693
{
694
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
695
						    rps.work);
696
	u32 pm_iir, pm_imr;
697
	u8 new_delay;
698

699 700 701
	spin_lock_irq(&dev_priv->rps.lock);
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
702
	pm_imr = I915_READ(GEN6_PMIMR);
703
	I915_WRITE(GEN6_PMIMR, 0);
704
	spin_unlock_irq(&dev_priv->rps.lock);
705

706
	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
707 708
		return;

709
	mutex_lock(&dev_priv->rps.hw_lock);
710 711

	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
712
		new_delay = dev_priv->rps.cur_delay + 1;
713
	else
714
		new_delay = dev_priv->rps.cur_delay - 1;
715

716 717 718 719 720
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
	if (!(new_delay > dev_priv->rps.max_delay ||
	      new_delay < dev_priv->rps.min_delay)) {
721 722 723 724
		if (IS_VALLEYVIEW(dev_priv->dev))
			valleyview_set_rps(dev_priv->dev, new_delay);
		else
			gen6_set_rps(dev_priv->dev, new_delay);
725
	}
726

727 728 729 730 731 732 733 734 735 736 737
	if (IS_VALLEYVIEW(dev_priv->dev)) {
		/*
		 * On VLV, when we enter RC6 we may not be at the minimum
		 * voltage level, so arm a timer to check.  It should only
		 * fire when there's activity or once after we've entered
		 * RC6, and then won't be re-armed until the next RPS interrupt.
		 */
		mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
				 msecs_to_jiffies(100));
	}

738
	mutex_unlock(&dev_priv->rps.hw_lock);
739 740
}

741 742 743 744 745 746 747 748 749 750 751 752 753

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
754
						    l3_parity.error_work);
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
	u32 error_status, row, bank, subbank;
	char *parity_event[5];
	uint32_t misccpctl;
	unsigned long flags;

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	error_status = I915_READ(GEN7_L3CDERRST1);
	row = GEN7_PARITY_ERROR_ROW(error_status);
	bank = GEN7_PARITY_ERROR_BANK(error_status);
	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
				    GEN7_L3CDERRST1_ENABLE);
	POSTING_READ(GEN7_L3CDERRST1);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);

	parity_event[0] = "L3_PARITY_ERROR=1";
	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
	parity_event[4] = NULL;

	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
			   KOBJ_CHANGE, parity_event);

	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
		  row, bank, subbank);

	kfree(parity_event[3]);
	kfree(parity_event[2]);
	kfree(parity_event[1]);
}

805
static void ivybridge_handle_parity_error(struct drm_device *dev)
806 807 808 809
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long flags;

810
	if (!HAS_L3_GPU_CACHE(dev))
811 812 813 814 815 816 817
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

818
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
819 820
}

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[BCS]);

	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_ERROR_INTERRUPT)) {
		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
		i915_handle_error(dev, false);
	}
840 841 842

	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
		ivybridge_handle_parity_error(dev);
843 844
}

845 846 847 848 849 850 851 852 853
static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
				u32 pm_iir)
{
	unsigned long flags;

	/*
	 * IIR bits should never already be set because IMR should
	 * prevent an interrupt from being shown in IIR. The warning
	 * displays a case where we've unsafely cleared
854
	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
855 856
	 * type is not a problem, it displays a problem in the logic.
	 *
857
	 * The mask bit in IMR is cleared by dev_priv->rps.work.
858 859
	 */

860 861 862
	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	dev_priv->rps.pm_iir |= pm_iir;
	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
863
	POSTING_READ(GEN6_PMIMR);
864
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
865

866
	queue_work(dev_priv->wq, &dev_priv->rps.work);
867 868
}

869 870 871
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

872
static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
873 874 875 876 877 878
					    u32 hotplug_trigger,
					    const u32 *hpd)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;
	int i;
879
	bool ret = false;
880 881 882 883

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);

	for (i = 1; i < HPD_NUM_PINS; i++) {
884

885 886 887 888
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

889
		dev_priv->hpd_event_bits |= (1 << i);
890 891 892 893 894 895 896
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
897
			dev_priv->hpd_event_bits &= ~(1 << i);
898
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
899
			ret = true;
900 901 902 903 904 905
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
		}
	}

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
906 907

	return ret;
908 909
}

910 911
static void gmbus_irq_handler(struct drm_device *dev)
{
912 913 914
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
915 916
}

917 918
static void dp_aux_irq_handler(struct drm_device *dev)
{
919 920 921
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
922 923
}

924
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	unsigned long irqflags;
	int pipe;
	u32 pipe_stats[I915_MAX_PIPES];

	atomic_inc(&dev_priv->irq_received);

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

946
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

965 966 967 968 969 970 971 972 973 974
		for_each_pipe(pipe) {
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(dev, pipe);

			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip(dev, pipe);
			}
		}

J
Jesse Barnes 已提交
975 976 977
		/* Consume port.  Then clear IIR or we'll miss events */
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
978
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
J
Jesse Barnes 已提交
979 980 981

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
					 hotplug_status);
982
			if (hotplug_trigger) {
983 984
				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
					i915_hpd_irq_setup(dev);
J
Jesse Barnes 已提交
985 986
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
987
			}
J
Jesse Barnes 已提交
988 989 990 991
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

992 993
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);
J
Jesse Barnes 已提交
994

995 996
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
J
Jesse Barnes 已提交
997 998 999 1000 1001 1002 1003 1004 1005 1006

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1007
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1008 1009
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1010
	int pipe;
1011
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1012

1013
	if (hotplug_trigger) {
1014 1015
		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
			ibx_hpd_irq_setup(dev);
1016
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
1017
	}
1018 1019 1020
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1021
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1022 1023
				 port_name(port));
	}
1024

1025 1026 1027
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1028
	if (pch_iir & SDE_GMBUS)
1029
		gmbus_irq_handler(dev);
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1040 1041 1042 1043 1044
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1045 1046 1047 1048 1049 1050 1051 1052

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);

1068 1069 1070
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");

	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");

	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");

	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1091 1092 1093
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");

	I915_WRITE(SERR_INT, serr_int);
1110 1111
}

1112 1113 1114 1115
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;
1116
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1117

1118
	if (hotplug_trigger) {
1119 1120
		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
			ibx_hpd_irq_setup(dev);
1121
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
1122
	}
1123 1124 1125 1126 1127 1128
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1129 1130

	if (pch_iir & SDE_AUX_MASK_CPT)
1131
		dp_aux_irq_handler(dev);
1132 1133

	if (pch_iir & SDE_GMBUS_CPT)
1134
		gmbus_irq_handler(dev);
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1147 1148 1149

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1150 1151
}

1152
static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
1153 1154 1155
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1156
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
1157 1158
	irqreturn_t ret = IRQ_NONE;
	int i;
1159 1160 1161

	atomic_inc(&dev_priv->irq_received);

1162 1163 1164 1165 1166 1167 1168 1169
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
	if (IS_HASWELL(dev) &&
	    (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
		DRM_ERROR("Unclaimed register before interrupt\n");
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
	}

1170 1171 1172 1173
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

1174 1175 1176 1177 1178
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1179 1180 1181 1182 1183
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1184

1185 1186 1187 1188 1189 1190
	/* On Haswell, also mask ERR_INT because we don't want to risk
	 * generating "unclaimed register" interrupts from inside the interrupt
	 * handler. */
	if (IS_HASWELL(dev))
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);

1191
	gt_iir = I915_READ(GTIIR);
1192 1193 1194 1195
	if (gt_iir) {
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1196 1197
	}

1198 1199
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1200 1201 1202
		if (de_iir & DE_ERR_INT_IVB)
			ivb_err_int_handler(dev);

1203 1204 1205
		if (de_iir & DE_AUX_CHANNEL_A_IVB)
			dp_aux_irq_handler(dev);

1206
		if (de_iir & DE_GSE_IVB)
1207
			intel_opregion_asle_intr(dev);
1208 1209

		for (i = 0; i < 3; i++) {
1210 1211
			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
				drm_handle_vblank(dev, i);
1212 1213 1214 1215 1216
			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
				intel_prepare_page_flip(dev, i);
				intel_finish_page_flip_plane(dev, i);
			}
		}
1217

1218
		/* check event from PCH */
1219
		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1220
			u32 pch_iir = I915_READ(SDEIIR);
1221

1222
			cpt_irq_handler(dev, pch_iir);
1223

1224 1225 1226
			/* clear PCH hotplug event before clear CPU irq */
			I915_WRITE(SDEIIR, pch_iir);
		}
1227

1228 1229
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1230 1231
	}

1232 1233 1234 1235 1236 1237 1238
	pm_iir = I915_READ(GEN6_PMIIR);
	if (pm_iir) {
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		ret = IRQ_HANDLED;
	}
1239

1240 1241 1242
	if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);

1243 1244
	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1245 1246 1247 1248
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1249 1250 1251 1252

	return ret;
}

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GT_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1263
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1264
{
1265
	struct drm_device *dev = (struct drm_device *) arg;
1266 1267
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
1268
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
1269

1270 1271
	atomic_inc(&dev_priv->irq_received);

1272 1273 1274
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1275
	POSTING_READ(DEIER);
1276

1277 1278 1279 1280 1281 1282 1283 1284 1285
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
	sde_ier = I915_READ(SDEIER);
	I915_WRITE(SDEIER, 0);
	POSTING_READ(SDEIER);

1286 1287
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
1288
	pm_iir = I915_READ(GEN6_PMIIR);
1289

1290
	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
1291
		goto done;
1292

1293
	ret = IRQ_HANDLED;
1294

1295 1296 1297 1298
	if (IS_GEN5(dev))
		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
	else
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1299

1300 1301 1302
	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

1303
	if (de_iir & DE_GSE)
1304
		intel_opregion_asle_intr(dev);
1305

1306 1307 1308 1309 1310 1311
	if (de_iir & DE_PIPEA_VBLANK)
		drm_handle_vblank(dev, 0);

	if (de_iir & DE_PIPEB_VBLANK)
		drm_handle_vblank(dev, 1);

1312 1313 1314
	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1315 1316 1317 1318 1319 1320 1321 1322
	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");

	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");

1323
	if (de_iir & DE_PLANEA_FLIP_DONE) {
1324
		intel_prepare_page_flip(dev, 0);
1325
		intel_finish_page_flip_plane(dev, 0);
1326
	}
1327

1328
	if (de_iir & DE_PLANEB_FLIP_DONE) {
1329
		intel_prepare_page_flip(dev, 1);
1330
		intel_finish_page_flip_plane(dev, 1);
1331
	}
1332

1333
	/* check event from PCH */
1334
	if (de_iir & DE_PCH_EVENT) {
1335 1336
		u32 pch_iir = I915_READ(SDEIIR);

1337 1338 1339 1340
		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);
1341 1342 1343

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
1344
	}
1345

1346 1347
	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
		ironlake_handle_rps_change(dev);
1348

1349 1350
	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
		gen6_queue_rps_work(dev_priv, pm_iir);
1351

1352 1353
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);
1354
	I915_WRITE(GEN6_PMIIR, pm_iir);
1355 1356

done:
1357
	I915_WRITE(DEIER, de_ier);
1358
	POSTING_READ(DEIER);
1359 1360
	I915_WRITE(SDEIER, sde_ier);
	POSTING_READ(SDEIER);
1361

1362 1363 1364
	return ret;
}

1365 1366 1367 1368 1369 1370 1371 1372 1373
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
1374 1375 1376 1377
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
						    gpu_error);
1378
	struct drm_device *dev = dev_priv->dev;
1379
	struct intel_ring_buffer *ring;
1380 1381 1382
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
1383
	int i, ret;
1384

1385 1386
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
1398
		DRM_DEBUG_DRIVER("resetting chip\n");
1399 1400
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
				   reset_event);
1401

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
		ret = i915_reset(dev);

		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

			kobject_uevent_env(&dev->primary->kdev.kobj,
					   KOBJ_CHANGE, reset_done_event);
1420 1421
		} else {
			atomic_set(&error->reset_counter, I915_WEDGED);
1422
		}
1423

1424 1425 1426
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);

1427 1428
		intel_display_handle_reset(dev);

1429
		wake_up_all(&dev_priv->gpu_error.reset_queue);
1430
	}
1431 1432
}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
/* NB: please notice the memset */
static void i915_get_extra_instdone(struct drm_device *dev,
				    uint32_t *instdone)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);

	switch(INTEL_INFO(dev)->gen) {
	case 2:
	case 3:
		instdone[0] = I915_READ(INSTDONE);
		break;
	case 4:
	case 5:
	case 6:
		instdone[0] = I915_READ(INSTDONE_I965);
		instdone[1] = I915_READ(INSTDONE1);
		break;
	default:
		WARN_ONCE(1, "Unsupported platform\n");
	case 7:
		instdone[0] = I915_READ(GEN7_INSTDONE_1);
		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
		break;
	}
}

1462
#ifdef CONFIG_DEBUG_FS
1463
static struct drm_i915_error_object *
1464 1465 1466
i915_error_object_create_sized(struct drm_i915_private *dev_priv,
			       struct drm_i915_gem_object *src,
			       const int num_pages)
1467 1468
{
	struct drm_i915_error_object *dst;
1469
	int i;
1470
	u32 reloc_offset;
1471

1472
	if (src == NULL || src->pages == NULL)
1473 1474
		return NULL;

1475
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
1476 1477 1478
	if (dst == NULL)
		return NULL;

1479
	reloc_offset = src->gtt_offset;
1480
	for (i = 0; i < num_pages; i++) {
1481
		unsigned long flags;
1482
		void *d;
1483

1484
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
1485 1486
		if (d == NULL)
			goto unwind;
1487

1488
		local_irq_save(flags);
B
Ben Widawsky 已提交
1489
		if (reloc_offset < dev_priv->gtt.mappable_end &&
1490
		    src->has_global_gtt_mapping) {
1491 1492 1493 1494 1495 1496 1497
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

B
Ben Widawsky 已提交
1498
			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
1499 1500 1501
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
1502 1503 1504 1505 1506 1507 1508
		} else if (src->stolen) {
			unsigned long offset;

			offset = dev_priv->mm.stolen_base;
			offset += src->stolen->start;
			offset += i << PAGE_SHIFT;

D
Daniel Vetter 已提交
1509
			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1510
		} else {
1511
			struct page *page;
1512 1513
			void *s;

1514
			page = i915_gem_object_get_page(src, i);
1515

1516 1517 1518
			drm_clflush_pages(&page, 1);

			s = kmap_atomic(page);
1519 1520 1521
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);

1522
			drm_clflush_pages(&page, 1);
1523
		}
1524
		local_irq_restore(flags);
1525

1526
		dst->pages[i] = d;
1527 1528

		reloc_offset += PAGE_SIZE;
1529
	}
1530
	dst->page_count = num_pages;
1531
	dst->gtt_offset = src->gtt_offset;
1532 1533 1534 1535

	return dst;

unwind:
1536 1537
	while (i--)
		kfree(dst->pages[i]);
1538 1539 1540
	kfree(dst);
	return NULL;
}
1541 1542 1543
#define i915_error_object_create(dev_priv, src) \
	i915_error_object_create_sized((dev_priv), (src), \
				       (src)->base.size>>PAGE_SHIFT)
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

1559 1560
void
i915_error_state_free(struct kref *error_ref)
1561
{
1562 1563
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
1564 1565
	int i;

1566 1567 1568
	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
		i915_error_object_free(error->ring[i].batchbuffer);
		i915_error_object_free(error->ring[i].ringbuffer);
1569
		i915_error_object_free(error->ring[i].ctx);
1570 1571
		kfree(error->ring[i].requests);
	}
1572

1573
	kfree(error->active_bo);
1574
	kfree(error->overlay);
1575
	kfree(error->display);
1576 1577
	kfree(error);
}
1578 1579 1580 1581 1582
static void capture_bo(struct drm_i915_error_buffer *err,
		       struct drm_i915_gem_object *obj)
{
	err->size = obj->base.size;
	err->name = obj->base.name;
1583 1584
	err->rseqno = obj->last_read_seqno;
	err->wseqno = obj->last_write_seqno;
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	err->gtt_offset = obj->gtt_offset;
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
	err->fence_reg = obj->fence_reg;
	err->pinned = 0;
	if (obj->pin_count > 0)
		err->pinned = 1;
	if (obj->user_pin_count > 0)
		err->pinned = -1;
	err->tiling = obj->tiling_mode;
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
	err->ring = obj->ring ? obj->ring->id : -1;
	err->cache_level = obj->cache_level;
}
1600

1601 1602
static u32 capture_active_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
1603 1604 1605 1606 1607
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
1608
		capture_bo(err++, obj);
1609 1610
		if (++i == count)
			break;
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	}

	return i;
}

static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, gtt_list) {
		if (obj->pin_count == 0)
			continue;
1625

1626 1627 1628
		capture_bo(err++, obj);
		if (++i == count)
			break;
1629 1630 1631 1632 1633
	}

	return i;
}

1634 1635 1636 1637 1638 1639 1640 1641
static void i915_gem_record_fences(struct drm_device *dev,
				   struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Fences */
	switch (INTEL_INFO(dev)->gen) {
1642
	case 7:
1643
	case 6:
1644
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
		break;
	case 5:
	case 4:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
		break;
	case 3:
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
	case 2:
		for (i = 0; i < 8; i++)
			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
		break;

1661 1662
	default:
		BUG();
1663 1664 1665
	}
}

1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
static struct drm_i915_error_object *
i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
			     struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_object *obj;
	u32 seqno;

	if (!ring->get_seqno)
		return NULL;

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
		u32 acthd = I915_READ(ACTHD);

		if (WARN_ON(ring->id != RCS))
			return NULL;

		obj = ring->private;
		if (acthd >= obj->gtt_offset &&
		    acthd < obj->gtt_offset + obj->base.size)
			return i915_error_object_create(dev_priv, obj);
	}

1688
	seqno = ring->get_seqno(ring, false);
1689 1690 1691 1692
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
		if (obj->ring != ring)
			continue;

1693
		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
			continue;

		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
			continue;

		/* We need to copy these to an anonymous buffer as the simplest
		 * method to avoid being overwritten by userspace.
		 */
		return i915_error_object_create(dev_priv, obj);
	}

	return NULL;
}

1708 1709 1710 1711 1712 1713
static void i915_record_ring_state(struct drm_device *dev,
				   struct drm_i915_error_state *error,
				   struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1714
	if (INTEL_INFO(dev)->gen >= 6) {
1715
		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
1716
		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
1717 1718 1719 1720
		error->semaphore_mboxes[ring->id][0]
			= I915_READ(RING_SYNC_0(ring->mmio_base));
		error->semaphore_mboxes[ring->id][1]
			= I915_READ(RING_SYNC_1(ring->mmio_base));
1721 1722
		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
1723
	}
1724

1725
	if (INTEL_INFO(dev)->gen >= 4) {
1726
		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1727 1728 1729
		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1730
		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1731
		if (ring->id == RCS)
1732 1733
			error->bbaddr = I915_READ64(BB_ADDR);
	} else {
1734
		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1735 1736 1737 1738 1739
		error->ipeir[ring->id] = I915_READ(IPEIR);
		error->ipehr[ring->id] = I915_READ(IPEHR);
		error->instdone[ring->id] = I915_READ(INSTDONE);
	}

B
Ben Widawsky 已提交
1740
	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1741
	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1742
	error->seqno[ring->id] = ring->get_seqno(ring, false);
1743
	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1744 1745
	error->head[ring->id] = I915_READ_HEAD(ring);
	error->tail[ring->id] = I915_READ_TAIL(ring);
1746
	error->ctl[ring->id] = I915_READ_CTL(ring);
1747 1748 1749

	error->cpu_ring_head[ring->id] = ring->head;
	error->cpu_ring_tail[ring->id] = ring->tail;
1750 1751
}

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771

static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
					   struct drm_i915_error_state *error,
					   struct drm_i915_error_ring *ering)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct drm_i915_gem_object *obj;

	/* Currently render ring is the only HW context user */
	if (ring->id != RCS || !error->ccid)
		return;

	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
			ering->ctx = i915_error_object_create_sized(dev_priv,
								    obj, 1);
		}
	}
}

1772 1773 1774 1775
static void i915_gem_record_rings(struct drm_device *dev,
				  struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1776
	struct intel_ring_buffer *ring;
1777 1778 1779
	struct drm_i915_gem_request *request;
	int i, count;

1780
	for_each_ring(ring, dev_priv, i) {
1781 1782 1783 1784 1785 1786 1787 1788
		i915_record_ring_state(dev, error, ring);

		error->ring[i].batchbuffer =
			i915_error_first_batchbuffer(dev_priv, ring);

		error->ring[i].ringbuffer =
			i915_error_object_create(dev_priv, ring->obj);

1789 1790 1791

		i915_gem_record_active_context(ring, error, &error->ring[i]);

1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
		count = 0;
		list_for_each_entry(request, &ring->request_list, list)
			count++;

		error->ring[i].num_requests = count;
		error->ring[i].requests =
			kmalloc(count*sizeof(struct drm_i915_error_request),
				GFP_ATOMIC);
		if (error->ring[i].requests == NULL) {
			error->ring[i].num_requests = 0;
			continue;
		}

		count = 0;
		list_for_each_entry(request, &ring->request_list, list) {
			struct drm_i915_error_request *erq;

			erq = &error->ring[i].requests[count++];
			erq->seqno = request->seqno;
			erq->jiffies = request->emitted_jiffies;
1812
			erq->tail = request->tail;
1813 1814 1815 1816
		}
	}
}

1817 1818 1819 1820 1821 1822 1823 1824 1825
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1826 1827 1828
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1829
	struct drm_i915_gem_object *obj;
1830 1831
	struct drm_i915_error_state *error;
	unsigned long flags;
1832
	int i, pipe;
1833

1834 1835 1836
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1837 1838
	if (error)
		return;
1839

1840
	/* Account for pipe specific data like PIPE*STAT */
1841
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1842
	if (!error) {
1843 1844
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
1845 1846
	}

1847
	DRM_INFO("capturing error event; look for more information in "
1848
		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1849
		 dev->primary->index);
1850

1851
	kref_init(&error->ref);
1852 1853
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1854 1855
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865

	if (HAS_PCH_SPLIT(dev))
		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
	else if (IS_VALLEYVIEW(dev))
		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
	else if (IS_GEN2(dev))
		error->ier = I915_READ16(IER);
	else
		error->ier = I915_READ(IER);

1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
	if (INTEL_INFO(dev)->gen >= 6)
		error->derrmr = I915_READ(DERRMR);

	if (IS_VALLEYVIEW(dev))
		error->forcewake = I915_READ(FORCEWAKE_VLV);
	else if (INTEL_INFO(dev)->gen >= 7)
		error->forcewake = I915_READ(FORCEWAKE_MT);
	else if (INTEL_INFO(dev)->gen == 6)
		error->forcewake = I915_READ(FORCEWAKE);

1876 1877 1878
	if (!HAS_PCH_SPLIT(dev))
		for_each_pipe(pipe)
			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1879

1880
	if (INTEL_INFO(dev)->gen >= 6) {
1881
		error->error = I915_READ(ERROR_GEN6);
1882 1883
		error->done_reg = I915_READ(DONE_REG);
	}
1884

1885 1886 1887
	if (INTEL_INFO(dev)->gen == 7)
		error->err_int = I915_READ(GEN7_ERR_INT);

1888 1889
	i915_get_extra_instdone(dev, error->extra_instdone);

1890
	i915_gem_record_fences(dev, error);
1891
	i915_gem_record_rings(dev, error);
1892

1893
	/* Record buffers on the active and pinned lists. */
1894
	error->active_bo = NULL;
1895
	error->pinned_bo = NULL;
1896

1897 1898 1899 1900
	i = 0;
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
		i++;
	error->active_bo_count = i;
C
Chris Wilson 已提交
1901
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
1902 1903
		if (obj->pin_count)
			i++;
1904
	error->pinned_bo_count = i - error->active_bo_count;
1905

1906 1907
	error->active_bo = NULL;
	error->pinned_bo = NULL;
1908 1909
	if (i) {
		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
1910
					   GFP_ATOMIC);
1911 1912 1913
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
1914 1915
	}

1916 1917
	if (error->active_bo)
		error->active_bo_count =
1918 1919 1920
			capture_active_bo(error->active_bo,
					  error->active_bo_count,
					  &dev_priv->mm.active_list);
1921 1922 1923

	if (error->pinned_bo)
		error->pinned_bo_count =
1924 1925
			capture_pinned_bo(error->pinned_bo,
					  error->pinned_bo_count,
C
Chris Wilson 已提交
1926
					  &dev_priv->mm.bound_list);
1927

1928 1929
	do_gettimeofday(&error->time);

1930
	error->overlay = intel_overlay_capture_error_state(dev);
1931
	error->display = intel_display_capture_error_state(dev);
1932

1933 1934 1935
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	if (dev_priv->gpu_error.first_error == NULL) {
		dev_priv->gpu_error.first_error = error;
1936 1937
		error = NULL;
	}
1938
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1939 1940

	if (error)
1941
		i915_error_state_free(&error->ref);
1942 1943 1944 1945 1946 1947
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
1948
	unsigned long flags;
1949

1950 1951 1952 1953
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1954 1955

	if (error)
1956
		kref_put(&error->ref, i915_error_state_free);
1957
}
1958 1959 1960
#else
#define i915_capture_error_state(x)
#endif
1961

1962
static void i915_report_and_clear_eir(struct drm_device *dev)
1963 1964
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1965
	uint32_t instdone[I915_NUM_INSTDONE_REG];
1966
	u32 eir = I915_READ(EIR);
1967
	int pipe, i;
1968

1969 1970
	if (!eir)
		return;
1971

1972
	pr_err("render error detected, EIR: 0x%08x\n", eir);
1973

1974 1975
	i915_get_extra_instdone(dev, instdone);

1976 1977 1978 1979
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

1980 1981
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1982 1983
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1984 1985
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1986
			I915_WRITE(IPEIR_I965, ipeir);
1987
			POSTING_READ(IPEIR_I965);
1988 1989 1990
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1991 1992
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1993
			I915_WRITE(PGTBL_ER, pgtbl_err);
1994
			POSTING_READ(PGTBL_ER);
1995 1996 1997
		}
	}

1998
	if (!IS_GEN2(dev)) {
1999 2000
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2001 2002
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2003
			I915_WRITE(PGTBL_ER, pgtbl_err);
2004
			POSTING_READ(PGTBL_ER);
2005 2006 2007 2008
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2009
		pr_err("memory refresh error:\n");
2010
		for_each_pipe(pipe)
2011
			pr_err("pipe %c stat: 0x%08x\n",
2012
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2013 2014 2015
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2016 2017
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2018 2019
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2020
		if (INTEL_INFO(dev)->gen < 4) {
2021 2022
			u32 ipeir = I915_READ(IPEIR);

2023 2024 2025
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2026
			I915_WRITE(IPEIR, ipeir);
2027
			POSTING_READ(IPEIR);
2028 2029 2030
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2031 2032 2033 2034
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2035
			I915_WRITE(IPEIR_I965, ipeir);
2036
			POSTING_READ(IPEIR_I965);
2037 2038 2039 2040
		}
	}

	I915_WRITE(EIR, eir);
2041
	POSTING_READ(EIR);
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2064
void i915_handle_error(struct drm_device *dev, bool wedged)
2065 2066
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2067 2068
	struct intel_ring_buffer *ring;
	int i;
2069 2070 2071

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
2072

2073
	if (wedged) {
2074 2075
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2076

2077
		/*
2078 2079
		 * Wakeup waiting processes so that the reset work item
		 * doesn't deadlock trying to grab various locks.
2080
		 */
2081 2082
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);
2083 2084
	}

2085
	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
2086 2087
}

2088
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2089 2090 2091 2092
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2093
	struct drm_i915_gem_object *obj;
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2105 2106 2107
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2108 2109 2110 2111 2112 2113
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2114
	obj = work->pending_flip_obj;
2115
	if (INTEL_INFO(dev)->gen >= 4) {
2116
		int dspsurf = DSPSURF(intel_crtc->plane);
2117 2118
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
					obj->gtt_offset;
2119
	} else {
2120
		int dspaddr = DSPADDR(intel_crtc->plane);
2121
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
2122
							crtc->y * crtc->fb->pitches[0] +
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2134 2135 2136
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2137
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2138 2139
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2140
	unsigned long irqflags;
2141

2142
	if (!i915_pipe_enabled(dev, pipe))
2143
		return -EINVAL;
2144

2145
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2146
	if (INTEL_INFO(dev)->gen >= 4)
2147 2148
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
2149
	else
2150 2151
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
2152 2153 2154

	/* maintain vblank delivery even in deep C-states */
	if (dev_priv->info->gen == 3)
2155
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2156
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2157

2158 2159 2160
	return 0;
}

2161
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2162 2163 2164 2165 2166 2167 2168 2169 2170
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
2171
				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2172 2173 2174 2175 2176
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2177
static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
2178 2179 2180 2181 2182 2183 2184 2185
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2186 2187
	ironlake_enable_display_irq(dev_priv,
				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
2188 2189 2190 2191 2192
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2193 2194 2195 2196
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
2197
	u32 imr;
J
Jesse Barnes 已提交
2198 2199 2200 2201 2202 2203

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	imr = I915_READ(VLV_IMR);
2204
	if (pipe == 0)
J
Jesse Barnes 已提交
2205
		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
2206
	else
J
Jesse Barnes 已提交
2207 2208
		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
2209 2210
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
2211 2212 2213 2214 2215
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2216 2217 2218
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2219
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2220 2221
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2222
	unsigned long irqflags;
2223

2224
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2225
	if (dev_priv->info->gen == 3)
2226
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2227

2228 2229 2230 2231 2232 2233
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2234
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2235 2236 2237 2238 2239 2240
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
2241
				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2242
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2243 2244
}

2245
static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
2246 2247 2248 2249 2250
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2251 2252
	ironlake_disable_display_irq(dev_priv,
				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
2253 2254 2255
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2256 2257 2258 2259
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
2260
	u32 imr;
J
Jesse Barnes 已提交
2261 2262

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2263 2264
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
2265
	imr = I915_READ(VLV_IMR);
2266
	if (pipe == 0)
J
Jesse Barnes 已提交
2267
		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
2268
	else
J
Jesse Barnes 已提交
2269 2270 2271 2272 2273
		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2274 2275
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2276
{
2277 2278 2279 2280
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2281 2282
static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring,
				     u32 ring_seqno, bool *err)
2283 2284
{
	if (list_empty(&ring->request_list) ||
2285
	    i915_seqno_passed(ring_seqno, ring_last_seqno(ring))) {
2286
		/* Issue a wake-up to catch stuck h/w. */
B
Ben Widawsky 已提交
2287 2288 2289
		if (waitqueue_active(&ring->irq_queue)) {
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  ring->name);
2290 2291 2292 2293 2294 2295
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
2296 2297
}

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
static bool semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
	struct intel_ring_buffer *signaller;
	u32 cmd, ipehr, acthd_min;

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
	if ((ipehr & ~(0x3 << 16)) !=
	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
		return false;

	/* ACTHD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX.
	 */
	acthd_min = max((int)acthd - 3 * 4, 0);
	do {
		cmd = ioread32(ring->virtual_start + acthd);
		if (cmd == ipehr)
			break;

		acthd -= 4;
		if (acthd < acthd_min)
			return false;
	} while (1);

	signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
	return i915_seqno_passed(signaller->get_seqno(signaller, false),
				 ioread32(ring->virtual_start+acthd+4)+1);
}

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
static bool kick_ring(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
2340 2341 2342 2343 2344 2345 2346 2347 2348

	if (INTEL_INFO(dev)->gen >= 6 &&
	    tmp & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(ring)) {
		DRM_ERROR("Kicking stuck semaphore on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
2349 2350 2351
	return false;
}

2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
static bool i915_hangcheck_ring_hung(struct intel_ring_buffer *ring)
{
	if (IS_GEN2(ring->dev))
		return false;

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	return !kick_ring(ring);
}

2365 2366 2367 2368
static bool i915_hangcheck_hung(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

2369
	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
2370
		bool hung = true;
2371 2372
		struct intel_ring_buffer *ring;
		int i;
2373

2374 2375 2376
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
		i915_handle_error(dev, true);

2377 2378
		for_each_ring(ring, dev_priv, i)
			hung &= i915_hangcheck_ring_hung(ring);
2379

2380
		return hung;
2381 2382 2383 2384 2385
	}

	return false;
}

B
Ben Gamari 已提交
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
2396 2397 2398
	struct intel_ring_buffer *ring;
	bool err = false, idle;
	int i;
2399 2400
	u32 seqno[I915_NUM_RINGS];
	bool work_done;
2401

2402 2403 2404
	if (!i915_enable_hangcheck)
		return;

2405 2406
	idle = true;
	for_each_ring(ring, dev_priv, i) {
2407 2408
		seqno[i] = ring->get_seqno(ring, false);
		idle &= i915_hangcheck_ring_idle(ring, seqno[i], &err);
2409 2410
	}

2411
	/* If all work is done then ACTHD clearly hasn't advanced. */
2412
	if (idle) {
2413 2414 2415 2416
		if (err) {
			if (i915_hangcheck_hung(dev))
				return;

2417
			goto repeat;
2418 2419
		}

2420
		dev_priv->gpu_error.hangcheck_count = 0;
2421 2422
		return;
	}
2423

2424 2425 2426 2427 2428 2429 2430 2431 2432
	work_done = false;
	for_each_ring(ring, dev_priv, i) {
		if (ring->hangcheck.seqno != seqno[i]) {
			work_done = true;
			ring->hangcheck.seqno = seqno[i];
		}
	}

	if (!work_done) {
2433
		if (i915_hangcheck_hung(dev))
2434 2435
			return;
	} else {
2436
		dev_priv->gpu_error.hangcheck_count = 0;
2437
	}
B
Ben Gamari 已提交
2438

2439
repeat:
B
Ben Gamari 已提交
2440
	/* Reset timer case chip hangs without another request being added */
2441
	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2442
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2443 2444
}

L
Linus Torvalds 已提交
2445 2446
/* drm_dma.h hooks
*/
2447
static void ironlake_irq_preinstall(struct drm_device *dev)
2448 2449 2450
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

2451 2452
	atomic_set(&dev_priv->irq_received, 0);

2453
	I915_WRITE(HWSTAM, 0xeffe);
2454

2455 2456 2457 2458
	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
2459
	POSTING_READ(DEIER);
2460 2461 2462 2463

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
2464
	POSTING_READ(GTIER);
2465

2466 2467 2468
	if (HAS_PCH_NOP(dev))
		return;

2469 2470
	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
2471 2472 2473 2474 2475 2476 2477
	/*
	 * SDEIER is also touched by the interrupt handler to work around missed
	 * PCH interrupts. Hence we can't update it after the interrupt handler
	 * is enabled - instead we unconditionally enable all PCH interrupt
	 * sources here, but then only unmask them as needed with SDEIMR.
	 */
	I915_WRITE(SDEIER, 0xffffffff);
2478
	POSTING_READ(SDEIER);
2479 2480
}

J
Jesse Barnes 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
static void valleyview_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	POSTING_READ(GTIER);

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2513
static void ibx_hpd_irq_setup(struct drm_device *dev)
2514 2515
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2516 2517 2518 2519 2520 2521
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
	u32 mask = ~I915_READ(SDEIMR);
	u32 hotplug;

	if (HAS_PCH_IBX(dev)) {
2522
		mask &= ~SDE_HOTPLUG_MASK;
2523
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2524 2525
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				mask |= hpd_ibx[intel_encoder->hpd_pin];
2526
	} else {
2527
		mask &= ~SDE_HOTPLUG_MASK_CPT;
2528
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2529 2530
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				mask |= hpd_cpt[intel_encoder->hpd_pin];
2531
	}
2532

2533 2534 2535 2536 2537 2538 2539 2540
	I915_WRITE(SDEIMR, ~mask);

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2541 2542 2543 2544 2545 2546 2547 2548
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
2549 2550 2551
static void ibx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2552
	u32 mask;
2553

2554 2555
	if (HAS_PCH_IBX(dev)) {
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2556
		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
2557 2558 2559 2560 2561
	} else {
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;

		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
	}
2562 2563 2564 2565

	if (HAS_PCH_NOP(dev))
		return;

P
Paulo Zanoni 已提交
2566 2567 2568 2569
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, ~mask);
}

2570
static int ironlake_irq_postinstall(struct drm_device *dev)
2571 2572 2573
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2574
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2575
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2576
			   DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2577
			   DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
2578
	u32 render_irqs;
2579

2580
	dev_priv->irq_mask = ~display_mask;
2581 2582 2583

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
2584 2585
	I915_WRITE(DEIMR, dev_priv->irq_mask);
	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
2586
	POSTING_READ(DEIER);
2587

2588
	dev_priv->gt_irq_mask = ~0;
2589 2590

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2591
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2592

2593 2594 2595
	if (IS_GEN6(dev))
		render_irqs =
			GT_USER_INTERRUPT |
B
Ben Widawsky 已提交
2596 2597
			GEN6_BSD_USER_INTERRUPT |
			GEN6_BLITTER_USER_INTERRUPT;
2598 2599
	else
		render_irqs =
2600
			GT_USER_INTERRUPT |
2601
			GT_PIPE_NOTIFY |
2602 2603
			GT_BSD_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
2604
	POSTING_READ(GTIER);
2605

P
Paulo Zanoni 已提交
2606
	ibx_irq_postinstall(dev);
2607

2608 2609 2610 2611 2612 2613 2614
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

2615 2616 2617
	return 0;
}

2618
static int ivybridge_irq_postinstall(struct drm_device *dev)
2619 2620 2621
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2622 2623 2624 2625
	u32 display_mask =
		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
		DE_PLANEC_FLIP_DONE_IVB |
		DE_PLANEB_FLIP_DONE_IVB |
2626
		DE_PLANEA_FLIP_DONE_IVB |
2627 2628
		DE_AUX_CHANNEL_A_IVB |
		DE_ERR_INT_IVB;
2629 2630 2631 2632 2633
	u32 render_irqs;

	dev_priv->irq_mask = ~display_mask;

	/* should always can generate irq */
2634
	I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2635 2636
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask);
2637 2638 2639 2640 2641
	I915_WRITE(DEIER,
		   display_mask |
		   DE_PIPEC_VBLANK_IVB |
		   DE_PIPEB_VBLANK_IVB |
		   DE_PIPEA_VBLANK_IVB);
2642 2643
	POSTING_READ(DEIER);

2644
	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2645 2646 2647 2648

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);

B
Ben Widawsky 已提交
2649
	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2650
		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2651 2652 2653
	I915_WRITE(GTIER, render_irqs);
	POSTING_READ(GTIER);

P
Paulo Zanoni 已提交
2654
	ibx_irq_postinstall(dev);
2655

2656 2657 2658
	return 0;
}

J
Jesse Barnes 已提交
2659 2660 2661 2662
static int valleyview_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 enable_mask;
2663
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2664
	u32 render_irqs;
J
Jesse Barnes 已提交
2665 2666

	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2667 2668 2669
	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
J
Jesse Barnes 已提交
2670 2671
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;

2672 2673 2674 2675 2676 2677 2678
	/*
	 *Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
	dev_priv->irq_mask = (~enable_mask) |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
J
Jesse Barnes 已提交
2679

2680 2681 2682
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2683 2684 2685 2686 2687 2688 2689
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(PIPESTAT(0), 0xffff);
	I915_WRITE(PIPESTAT(1), 0xffff);
	POSTING_READ(VLV_IER);

2690
	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2691
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2692 2693
	i915_enable_pipestat(dev_priv, 1, pipestat_enable);

J
Jesse Barnes 已提交
2694 2695 2696 2697
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2698
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2699 2700 2701 2702

	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
		GEN6_BLITTER_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
J
Jesse Barnes 已提交
2703 2704 2705 2706 2707 2708 2709 2710 2711
	POSTING_READ(GTIER);

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2712 2713 2714 2715

	return 0;
}

J
Jesse Barnes 已提交
2716 2717 2718 2719 2720 2721 2722 2723
static void valleyview_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

2724 2725
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

J
Jesse Barnes 已提交
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2740
static void ironlake_irq_uninstall(struct drm_device *dev)
2741 2742
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2743 2744 2745 2746

	if (!dev_priv)
		return;

2747 2748
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

2749 2750 2751 2752 2753
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));
2754 2755
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2756 2757 2758 2759

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2760

2761 2762 2763
	if (HAS_PCH_NOP(dev))
		return;

2764 2765 2766
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2767 2768
	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2769 2770
}

2771
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
2772 2773
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2774
	int pipe;
2775

2776
	atomic_set(&dev_priv->irq_received, 0);
2777

2778 2779
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
2780 2781 2782
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

	return 0;
}

2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
			       int pipe, u16 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, pipe);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2842
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int irq_received;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

2891
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
2892 2893 2894 2895 2896

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2897 2898
		    i8xx_handle_vblank(dev, 0, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
C
Chris Wilson 已提交
2899 2900

		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2901 2902
		    i8xx_handle_vblank(dev, 1, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
C
Chris Wilson 已提交
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
static void i915_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2937
	I915_WRITE16(HWSTAM, 0xeffe);
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2948
	u32 enable_mask;
2949

2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

2968
	if (I915_HAS_HOTPLUG(dev)) {
2969 2970 2971
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2982
	i915_enable_asle_pipestat(dev);
2983 2984 2985 2986

	return 0;
}

2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3018
static irqreturn_t i915_irq_handler(int irq, void *arg)
3019 3020 3021
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3022
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3023
	unsigned long irqflags;
3024 3025 3026 3027
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3028 3029 3030 3031

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);
3032 3033
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3034
		bool blc_event = false;
3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3049
			/* Clear the PIPE*STAT regs before the IIR */
3050 3051 3052 3053 3054
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
3055
				irq_received = true;
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3067
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3068 3069 3070

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
3071
			if (hotplug_trigger) {
3072 3073
				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
					i915_hpd_irq_setup(dev);
3074 3075
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
3076
			}
3077
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3078
			POSTING_READ(PORT_HOTPLUG_STAT);
3079 3080
		}

3081
		I915_WRITE(IIR, iir & ~flip_mask);
3082 3083 3084 3085 3086 3087
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3088 3089 3090
			int plane = pipe;
			if (IS_MOBILE(dev))
				plane = !plane;
3091

3092
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3093 3094
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3118
		ret = IRQ_HANDLED;
3119
		iir = new_iir;
3120
	} while (iir & ~flip_mask);
3121

3122
	i915_update_dri1_breadcrumb(dev);
3123

3124 3125 3126 3127 3128 3129 3130 3131
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

3132 3133
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

3134 3135 3136 3137 3138
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3139
	I915_WRITE16(HWSTAM, 0xffff);
3140 3141
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3142
		I915_WRITE(PIPESTAT(pipe), 0);
3143 3144
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

3158 3159
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3172
	u32 enable_mask;
3173 3174 3175
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3176
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3177
			       I915_DISPLAY_PORT_INTERRUPT |
3178 3179 3180 3181 3182 3183 3184
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3185 3186
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3187 3188 3189 3190
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3191

3192
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3213 3214 3215
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3216
	i915_enable_asle_pipestat(dev);
3217 3218 3219 3220

	return 0;
}

3221
static void i915_hpd_irq_setup(struct drm_device *dev)
3222 3223
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3224
	struct drm_mode_config *mode_config = &dev->mode_config;
3225
	struct intel_encoder *intel_encoder;
3226 3227
	u32 hotplug_en;

3228 3229 3230 3231
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
3232
		/* enable bits are the same for all generations */
3233 3234 3235
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3236 3237 3238 3239 3240 3241
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3242
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3243
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3244

3245 3246 3247
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
3248 3249
}

3250
static irqreturn_t i965_irq_handler(int irq, void *arg)
3251 3252 3253 3254 3255 3256 3257 3258
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int irq_received;
	int ret = IRQ_NONE, pipe;
3259 3260 3261
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3262 3263 3264 3265 3266 3267

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);

	for (;;) {
3268 3269
		bool blc_event = false;

3270
		irq_received = (iir & ~flip_mask) != 0;
3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3304
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3305
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3306 3307 3308
			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
								  HOTPLUG_INT_STATUS_G4X :
								  HOTPLUG_INT_STATUS_I965);
3309 3310 3311

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
3312
			if (hotplug_trigger) {
3313 3314 3315
				if (hotplug_irq_storm_detect(dev, hotplug_trigger,
							    IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
					i915_hpd_irq_setup(dev);
3316 3317
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
3318
			}
3319 3320 3321 3322
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

3323
		I915_WRITE(IIR, iir & ~flip_mask);
3324 3325 3326 3327 3328 3329 3330 3331
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
3332
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3333 3334
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3335 3336 3337 3338 3339 3340 3341 3342 3343

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}


		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3344 3345 3346
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3365
	i915_update_dri1_breadcrumb(dev);
3366

3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

3378 3379
	del_timer_sync(&dev_priv->hotplug_reenable_timer);

3380 3381
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429
static void i915_reenable_hotplug_timer_func(unsigned long data)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3430 3431
void intel_irq_init(struct drm_device *dev)
{
3432 3433 3434
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
3435
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3436
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3437
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
3438

3439 3440
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
3441
		    (unsigned long) dev);
3442 3443
	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
		    (unsigned long) dev_priv);
3444

3445
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
3446

3447 3448
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3449
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3450 3451 3452 3453
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
	}

3454 3455 3456 3457
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	else
		dev->driver->get_vblank_timestamp = NULL;
3458 3459
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;

J
Jesse Barnes 已提交
3460 3461 3462 3463 3464 3465 3466
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
3467
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3468
	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
3469 3470 3471 3472 3473 3474 3475
		/* Share pre & uninstall handlers with ILK/SNB */
		dev->driver->irq_handler = ivybridge_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ivybridge_enable_vblank;
		dev->driver->disable_vblank = ivybridge_disable_vblank;
3476
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3477 3478 3479 3480 3481 3482 3483
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
3484
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3485
	} else {
C
Chris Wilson 已提交
3486 3487 3488 3489 3490
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3491 3492 3493 3494 3495
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
3496
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3497
		} else {
3498 3499 3500 3501
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
3502
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3503
		}
3504 3505 3506 3507
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
3508 3509 3510 3511

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3512 3513 3514
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
3515

3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
3526 3527 3528
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
}