i915_irq.c 124.3 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

64
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65 66 67 68 69 70 71 72
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74 75 76 77 78 79 80 81
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

82
static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91
/* IIR can theoretically queue up two events. Be paranoid. */
92
#define GEN8_IRQ_RESET_NDX(type, which) do { \
93 94 95 96 97 98 99 100 101
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

102
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
103
	I915_WRITE(type##IMR, 0xffffffff); \
104
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
105
	I915_WRITE(type##IER, 0); \
106 107 108 109
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
110 111
} while (0)

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
127
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
129
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
130 131
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
132 133 134
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
136
	I915_WRITE(type##IER, (ier_val)); \
137 138
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
139 140
} while (0)

141 142
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

143
/* For display hotplug interrupt */
144
void
145
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146
{
147 148
	assert_spin_locked(&dev_priv->irq_lock);

149
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150 151
		return;

152 153 154
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
155
		POSTING_READ(DEIMR);
156 157 158
	}
}

159
void
160
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161
{
162 163
	assert_spin_locked(&dev_priv->irq_lock);

164
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165 166
		return;

167 168 169
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
170
		POSTING_READ(DEIMR);
171 172 173
	}
}

P
Paulo Zanoni 已提交
174 175 176 177 178 179 180 181 182 183 184 185
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

186 187
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

188
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
189 190
		return;

P
Paulo Zanoni 已提交
191 192 193 194 195 196
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

197
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
198 199 200 201
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

202
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
203 204 205 206
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

207 208 209 210 211
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

212 213 214 215 216
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

217 218 219 220 221
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
222 223 224 225 226 227 228 229 230 231
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
232
	uint32_t new_val;
P
Paulo Zanoni 已提交
233

234 235
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
236 237
	assert_spin_locked(&dev_priv->irq_lock);

238
	new_val = dev_priv->pm_irq_mask;
239 240 241
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

242 243
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
244 245
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
246
	}
P
Paulo Zanoni 已提交
247 248
}

249
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
250
{
251 252 253
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
254 255 256
	snb_update_pm_irq(dev_priv, mask, mask);
}

257 258
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
259 260 261 262
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

263 264 265 266 267 268 269 270
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
271 272 273 274 275 276 277 278 279
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
280
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
281 282 283
	spin_unlock_irq(&dev_priv->irq_lock);
}

284 285 286 287 288
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
289

290
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
291
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
292
	dev_priv->rps.interrupts_enabled = true;
293 294
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
295
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
296

297 298 299
	spin_unlock_irq(&dev_priv->irq_lock);
}

300 301 302
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
303
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
304
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
305 306
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
307 308 309 310 311 312 313 314 315 316
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

317 318 319 320
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
321 322 323 324 325 326
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

327 328
	spin_lock_irq(&dev_priv->irq_lock);

329
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
330 331

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
332 333
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
334 335 336 337

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
338 339
}

340 341 342 343 344 345
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
346 347 348
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
349 350 351 352 353
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

354 355
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

356 357
	assert_spin_locked(&dev_priv->irq_lock);

358
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
359 360
		return;

361 362 363
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
364

D
Daniel Vetter 已提交
365
static void
366 367
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
368
{
369
	u32 reg = PIPESTAT(pipe);
370
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
371

372
	assert_spin_locked(&dev_priv->irq_lock);
373
	WARN_ON(!intel_irqs_enabled(dev_priv));
374

375 376 377 378
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
379 380 381
		return;

	if ((pipestat & enable_mask) == enable_mask)
382 383
		return;

384 385
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

386
	/* Enable the interrupt, clear any pending status */
387
	pipestat |= enable_mask | status_mask;
388 389
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
390 391
}

D
Daniel Vetter 已提交
392
static void
393 394
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
395
{
396
	u32 reg = PIPESTAT(pipe);
397
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
398

399
	assert_spin_locked(&dev_priv->irq_lock);
400
	WARN_ON(!intel_irqs_enabled(dev_priv));
401

402 403 404 405
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
406 407
		return;

408 409 410
	if ((pipestat & enable_mask) == 0)
		return;

411 412
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

413
	pipestat &= ~enable_mask;
414 415
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
416 417
}

418 419 420 421 422
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
423 424
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
425 426 427
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
428 429 430 431 432 433
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
434 435 436 437 438 439 440 441 442 443 444 445

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

446 447 448 449 450 451
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

452 453 454 455 456
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
457 458 459 460 461 462 463 464 465
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

466 467 468 469 470
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
471 472 473
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

474
/**
475
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
476
 */
477
static void i915_enable_asle_pipestat(struct drm_device *dev)
478
{
479
	struct drm_i915_private *dev_priv = dev->dev_private;
480

481 482 483
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

484
	spin_lock_irq(&dev_priv->irq_lock);
485

486
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
487
	if (INTEL_INFO(dev)->gen >= 4)
488
		i915_enable_pipestat(dev_priv, PIPE_A,
489
				     PIPE_LEGACY_BLC_EVENT_STATUS);
490

491
	spin_unlock_irq(&dev_priv->irq_lock);
492 493
}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

544 545 546 547 548 549
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

550 551 552
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
553
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
554
{
555
	struct drm_i915_private *dev_priv = dev->dev_private;
556 557
	unsigned long high_frame;
	unsigned long low_frame;
558
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
559 560 561 562
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
	const struct drm_display_mode *mode =
		&intel_crtc->config->base.adjusted_mode;
563

564 565 566 567 568
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
569

570 571 572 573 574 575
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

576 577
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
578

579 580 581 582 583 584
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
585
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
586
		low   = I915_READ(low_frame);
587
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
588 589
	} while (high1 != high2);

590
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
591
	pixel = low & PIPE_PIXEL_MASK;
592
	low >>= PIPE_FRAME_LOW_SHIFT;
593 594 595 596 597 598

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
599
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
600 601
}

602
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
603
{
604
	struct drm_i915_private *dev_priv = dev->dev_private;
605
	int reg = PIPE_FRMCOUNT_GM45(pipe);
606 607 608 609

	return I915_READ(reg);
}

610 611 612
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

613 614 615 616
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
617
	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
618
	enum pipe pipe = crtc->pipe;
619
	int position, vtotal;
620

621
	vtotal = mode->crtc_vtotal;
622 623 624 625 626 627 628 629 630
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
631 632
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
633
	 */
634
	return (position + crtc->scanline_offset) % vtotal;
635 636
}

637
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
638 639
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
640
{
641 642 643
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
644
	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
645
	int position;
646
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
647 648
	bool in_vbl = true;
	int ret = 0;
649
	unsigned long irqflags;
650

651
	if (!intel_crtc->active) {
652
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
653
				 "pipe %c\n", pipe_name(pipe));
654 655 656
		return 0;
	}

657
	htotal = mode->crtc_htotal;
658
	hsync_start = mode->crtc_hsync_start;
659 660 661
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
662

663 664 665 666 667 668
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

669 670
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

671 672 673 674 675 676
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
677

678 679 680 681 682 683
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

684
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
685 686 687
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
688
		position = __intel_get_crtc_scanline(intel_crtc);
689 690 691 692 693
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
694
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
695

696 697 698 699
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
700

701 702 703 704 705 706 707 708 709 710 711 712
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

713 714 715 716 717 718 719 720 721 722
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
723 724
	}

725 726 727 728 729 730 731 732
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

733 734 735 736 737 738 739 740 741 742 743 744
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
745

746
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
747 748 749 750 751 752
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
753 754 755

	/* In vblank? */
	if (in_vbl)
756
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
757 758 759 760

	return ret;
}

761 762 763 764 765 766 767 768 769 770 771 772 773
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

774
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
775 776 777 778
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
779
	struct drm_crtc *crtc;
780

781
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
782
		DRM_ERROR("Invalid crtc %d\n", pipe);
783 784 785 786
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
787 788 789 790 791 792
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

793
	if (!crtc->state->enable) {
794 795 796
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
797 798

	/* Helper routine in DRM core does all the work: */
799 800
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
801
						     crtc,
802
						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
803 804
}

805 806
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
807 808 809 810 811 812 813
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
814 815 816 817
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
818
		      connector->base.id,
819
		      connector->name,
820 821 822 823
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
824 825
}

826 827 828 829 830 831
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
832
	int i;
833 834
	u32 old_bits = 0;

835
	spin_lock_irq(&dev_priv->irq_lock);
836 837 838 839
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
840
	spin_unlock_irq(&dev_priv->irq_lock);
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
856 857
			enum irqreturn ret;

858
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
859 860
			if (ret == IRQ_NONE) {
				/* fall back to old school hpd */
861 862 863 864 865 866
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
867
		spin_lock_irq(&dev_priv->irq_lock);
868
		dev_priv->hpd_event_bits |= old_bits;
869
		spin_unlock_irq(&dev_priv->irq_lock);
870 871 872 873
		schedule_work(&dev_priv->hotplug_work);
	}
}

874 875 876
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
877 878
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

879 880
static void i915_hotplug_work_func(struct work_struct *work)
{
881 882
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
883
	struct drm_device *dev = dev_priv->dev;
884
	struct drm_mode_config *mode_config = &dev->mode_config;
885 886 887 888
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
889
	bool changed = false;
890
	u32 hpd_event_bits;
891

892
	mutex_lock(&mode_config->mutex);
893 894
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

895
	spin_lock_irq(&dev_priv->irq_lock);
896 897 898

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
899 900
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
901 902
		if (!intel_connector->encoder)
			continue;
903 904 905 906 907 908
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
909
				connector->name);
910 911 912 913 914
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
915 916
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
917
				      connector->name, intel_encoder->hpd_pin);
918
		}
919 920 921 922
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
923
	if (hpd_disabled) {
924
		drm_kms_helper_poll_enable(dev);
925 926
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
927
	}
928

929
	spin_unlock_irq(&dev_priv->irq_lock);
930

931 932
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
933 934
		if (!intel_connector->encoder)
			continue;
935 936 937 938 939 940 941 942
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
943 944
	mutex_unlock(&mode_config->mutex);

945 946
	if (changed)
		drm_kms_helper_hotplug_event(dev);
947 948
}

949
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
950
{
951
	struct drm_i915_private *dev_priv = dev->dev_private;
952
	u32 busy_up, busy_down, max_avg, min_avg;
953 954
	u8 new_delay;

955
	spin_lock(&mchdev_lock);
956

957 958
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

959
	new_delay = dev_priv->ips.cur_delay;
960

961
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
962 963
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
964 965 966 967
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
968
	if (busy_up > max_avg) {
969 970 971 972
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
973
	} else if (busy_down < min_avg) {
974 975 976 977
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
978 979
	}

980
	if (ironlake_set_drps(dev, new_delay))
981
		dev_priv->ips.cur_delay = new_delay;
982

983
	spin_unlock(&mchdev_lock);
984

985 986 987
	return;
}

C
Chris Wilson 已提交
988
static void notify_ring(struct intel_engine_cs *ring)
989
{
990
	if (!intel_ring_initialized(ring))
991 992
		return;

993
	trace_i915_gem_request_notify(ring);
994

995 996 997
	wake_up_all(&ring->irq_queue);
}

998 999
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1000
{
1001 1002 1003 1004
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1005

1006 1007 1008 1009 1010 1011
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1012

1013 1014
	if (old->cz_clock == 0)
		return false;
1015

1016 1017
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
1018

1019 1020 1021
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1022
	 */
1023 1024 1025
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
1026

1027
	return c0 >= time;
1028 1029
}

1030
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1031
{
1032 1033 1034
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1035

1036 1037 1038 1039
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1040

1041
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1042
		return 0;
1043

1044 1045 1046
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1047

1048 1049 1050
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1051
				  dev_priv->rps.down_threshold))
1052 1053 1054
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1055

1056 1057 1058
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1059
				 dev_priv->rps.up_threshold))
1060 1061
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1062 1063
	}

1064
	return events;
1065 1066
}

1067
static void gen6_pm_rps_work(struct work_struct *work)
1068
{
1069 1070
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1071
	u32 pm_iir;
1072
	int new_delay, adj;
1073

1074
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1075 1076 1077 1078 1079
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1080 1081
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1082 1083
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1084
	spin_unlock_irq(&dev_priv->irq_lock);
1085

1086
	/* Make sure we didn't queue anything we're not going to process. */
1087
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1088

1089
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1090 1091
		return;

1092
	mutex_lock(&dev_priv->rps.hw_lock);
1093

1094 1095
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1096
	adj = dev_priv->rps.last_adj;
1097
	new_delay = dev_priv->rps.cur_freq;
1098
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1099 1100
		if (adj > 0)
			adj *= 2;
1101 1102
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1103 1104 1105 1106
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1107
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1108
			new_delay = dev_priv->rps.efficient_freq;
1109 1110
			adj = 0;
		}
1111
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1112 1113
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1114
		else
1115
			new_delay = dev_priv->rps.min_freq_softlimit;
1116 1117 1118 1119
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1120 1121
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1122
	} else { /* unknown event */
1123
		adj = 0;
1124
	}
1125

1126 1127
	dev_priv->rps.last_adj = adj;

1128 1129 1130
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1131
	new_delay += adj;
1132
	new_delay = clamp_t(int, new_delay,
1133 1134
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1135

1136
	intel_set_rps(dev_priv->dev, new_delay);
1137

1138
	mutex_unlock(&dev_priv->rps.hw_lock);
1139 1140
}

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1153 1154
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1155
	u32 error_status, row, bank, subbank;
1156
	char *parity_event[6];
1157
	uint32_t misccpctl;
1158
	uint8_t slice = 0;
1159 1160 1161 1162 1163 1164 1165

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1166 1167 1168 1169
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1170 1171 1172 1173
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1174 1175
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1176

1177 1178 1179
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1180

1181
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1182

1183
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1184

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1200
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1201
				   KOBJ_CHANGE, parity_event);
1202

1203 1204
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1205

1206 1207 1208 1209 1210
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1211

1212
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1213

1214 1215
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1216
	spin_lock_irq(&dev_priv->irq_lock);
1217
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1218
	spin_unlock_irq(&dev_priv->irq_lock);
1219 1220

	mutex_unlock(&dev_priv->dev->struct_mutex);
1221 1222
}

1223
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1224
{
1225
	struct drm_i915_private *dev_priv = dev->dev_private;
1226

1227
	if (!HAS_L3_DPF(dev))
1228 1229
		return;

1230
	spin_lock(&dev_priv->irq_lock);
1231
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1232
	spin_unlock(&dev_priv->irq_lock);
1233

1234 1235 1236 1237 1238 1239 1240
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1241
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1242 1243
}

1244 1245 1246 1247 1248 1249
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1250
		notify_ring(&dev_priv->ring[RCS]);
1251
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1252
		notify_ring(&dev_priv->ring[VCS]);
1253 1254
}

1255 1256 1257 1258 1259
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1260 1261
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1262
		notify_ring(&dev_priv->ring[RCS]);
1263
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1264
		notify_ring(&dev_priv->ring[VCS]);
1265
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1266
		notify_ring(&dev_priv->ring[BCS]);
1267

1268 1269
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1270 1271
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1272

1273 1274
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1275 1276
}

C
Chris Wilson 已提交
1277
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1278 1279 1280 1281 1282
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1283
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1284
		if (tmp) {
1285
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1286
			ret = IRQ_HANDLED;
1287

C
Chris Wilson 已提交
1288 1289 1290 1291 1292 1293 1294 1295 1296
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1297 1298 1299 1300
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1301
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1302
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1303
		if (tmp) {
1304
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1305
			ret = IRQ_HANDLED;
1306

C
Chris Wilson 已提交
1307 1308 1309 1310 1311 1312 1313 1314 1315
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1316 1317 1318 1319
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

C
Chris Wilson 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
		if (tmp) {
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
			ret = IRQ_HANDLED;

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1334
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1335
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1336
		if (tmp & dev_priv->pm_rps_events) {
1337 1338
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1339
			ret = IRQ_HANDLED;
1340
			gen6_rps_irq_handler(dev_priv, tmp);
1341 1342 1343 1344
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1345 1346 1347
	return ret;
}

1348 1349 1350
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1351
static int pch_port_to_hotplug_shift(enum port port)
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

1367
static int i915_port_to_hotplug_shift(enum port port)
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1397
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1398
					 u32 hotplug_trigger,
1399
					 u32 dig_hotplug_reg,
1400
					 const u32 hpd[HPD_NUM_PINS])
1401
{
1402
	struct drm_i915_private *dev_priv = dev->dev_private;
1403
	int i;
1404
	enum port port;
1405
	bool storm_detected = false;
1406 1407 1408
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1409

1410 1411 1412
	if (!hotplug_trigger)
		return;

1413 1414
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1415

1416
	spin_lock(&dev_priv->irq_lock);
1417
	for (i = 1; i < HPD_NUM_PINS; i++) {
1418 1419 1420 1421 1422 1423 1424
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

1425 1426
			if (HAS_PCH_SPLIT(dev)) {
				dig_shift = pch_port_to_hotplug_shift(port);
1427
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1428 1429 1430
			} else {
				dig_shift = i915_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1431 1432
			}

1433 1434 1435
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1449

1450
	for (i = 1; i < HPD_NUM_PINS; i++) {
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1465

1466 1467 1468 1469
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1470 1471 1472 1473 1474
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1475 1476 1477 1478 1479
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1480
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1481 1482
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1483
			dev_priv->hpd_event_bits &= ~(1 << i);
1484
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1485
			storm_detected = true;
1486 1487
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1488 1489
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1490 1491 1492
		}
	}

1493 1494
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1495
	spin_unlock(&dev_priv->irq_lock);
1496

1497 1498 1499 1500 1501 1502
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1503
	if (queue_dig)
1504
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1505 1506
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1507 1508
}

1509 1510
static void gmbus_irq_handler(struct drm_device *dev)
{
1511
	struct drm_i915_private *dev_priv = dev->dev_private;
1512 1513

	wake_up_all(&dev_priv->gmbus_wait_queue);
1514 1515
}

1516 1517
static void dp_aux_irq_handler(struct drm_device *dev)
{
1518
	struct drm_i915_private *dev_priv = dev->dev_private;
1519 1520

	wake_up_all(&dev_priv->gmbus_wait_queue);
1521 1522
}

1523
#if defined(CONFIG_DEBUG_FS)
1524 1525 1526 1527
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1528 1529 1530 1531
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1532
	int head, tail;
1533

1534 1535
	spin_lock(&pipe_crc->lock);

1536
	if (!pipe_crc->entries) {
1537
		spin_unlock(&pipe_crc->lock);
1538
		DRM_DEBUG_KMS("spurious interrupt\n");
1539 1540 1541
		return;
	}

1542 1543
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1544 1545

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1546
		spin_unlock(&pipe_crc->lock);
1547 1548 1549 1550 1551
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1552

1553
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1554 1555 1556 1557 1558
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1559 1560

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1561 1562 1563
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1564 1565

	wake_up_interruptible(&pipe_crc->wq);
1566
}
1567 1568 1569 1570 1571 1572 1573 1574
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1575

1576
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1577 1578 1579
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1580 1581 1582
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1583 1584
}

1585
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1586 1587 1588
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1589 1590 1591 1592 1593 1594
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1595
}
1596

1597
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1598 1599
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1611

1612 1613 1614 1615 1616
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1617
}
1618

1619 1620 1621 1622
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1623
{
1624
	if (pm_iir & dev_priv->pm_rps_events) {
1625
		spin_lock(&dev_priv->irq_lock);
1626
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1627 1628 1629 1630
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1631
		spin_unlock(&dev_priv->irq_lock);
1632 1633
	}

1634 1635 1636
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1637 1638
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1639
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1640

1641 1642
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1643
	}
1644 1645
}

1646 1647 1648 1649 1650 1651 1652 1653
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1654 1655 1656
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1657
	u32 pipe_stats[I915_MAX_PIPES] = { };
1658 1659
	int pipe;

1660
	spin_lock(&dev_priv->irq_lock);
1661
	for_each_pipe(dev_priv, pipe) {
1662
		int reg;
1663
		u32 mask, iir_bit = 0;
1664

1665 1666 1667 1668 1669 1670 1671
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1672 1673 1674

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1675 1676 1677 1678 1679 1680 1681 1682

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1683 1684 1685
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1686 1687 1688 1689 1690
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1691 1692 1693
			continue;

		reg = PIPESTAT(pipe);
1694 1695
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1696 1697 1698 1699

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1700 1701
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1702 1703
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1704
	spin_unlock(&dev_priv->irq_lock);
1705

1706
	for_each_pipe(dev_priv, pipe) {
1707 1708 1709
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1710

1711
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1712 1713 1714 1715 1716 1717 1718
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1719 1720
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1721 1722 1723 1724 1725 1726
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1727 1728 1729 1730 1731
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1732 1733 1734 1735 1736 1737 1738
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
1739

1740 1741
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1742

1743
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1744 1745
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1746

1747
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
1748
		}
1749

1750 1751 1752 1753
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
1754 1755
}

1756
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1757
{
1758
	struct drm_device *dev = arg;
1759
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1760 1761 1762
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1763 1764 1765
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1766
	while (true) {
1767 1768
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1769
		gt_iir = I915_READ(GTIIR);
1770 1771 1772
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1773
		pm_iir = I915_READ(GEN6_PMIIR);
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1784 1785 1786 1787 1788 1789

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1790 1791
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1792
		if (pm_iir)
1793
			gen6_rps_irq_handler(dev_priv, pm_iir);
1794 1795 1796
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1797 1798 1799 1800 1801 1802
	}

out:
	return ret;
}

1803 1804
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1805
	struct drm_device *dev = arg;
1806 1807 1808 1809
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1810 1811 1812
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1813 1814 1815
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1816

1817 1818
		if (master_ctl == 0 && iir == 0)
			break;
1819

1820 1821
		ret = IRQ_HANDLED;

1822
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1823

1824
		/* Find, clear, then process each source of interrupt */
1825

1826 1827 1828 1829 1830 1831
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1832

C
Chris Wilson 已提交
1833
		gen8_gt_irq_handler(dev_priv, master_ctl);
1834

1835 1836 1837
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1838

1839 1840 1841
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1842

1843 1844 1845
	return ret;
}

1846
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1847
{
1848
	struct drm_i915_private *dev_priv = dev->dev_private;
1849
	int pipe;
1850
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1851 1852 1853 1854
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1855

1856
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1857

1858 1859 1860
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1861
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1862 1863
				 port_name(port));
	}
1864

1865 1866 1867
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1868
	if (pch_iir & SDE_GMBUS)
1869
		gmbus_irq_handler(dev);
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1880
	if (pch_iir & SDE_FDI_MASK)
1881
		for_each_pipe(dev_priv, pipe)
1882 1883 1884
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1885 1886 1887 1888 1889 1890 1891 1892

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1893
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1894 1895

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1896
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1897 1898 1899 1900 1901 1902
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1903
	enum pipe pipe;
1904

1905 1906 1907
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1908
	for_each_pipe(dev_priv, pipe) {
1909 1910
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1911

D
Daniel Vetter 已提交
1912 1913
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1914
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1915
			else
1916
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1917 1918
		}
	}
1919

1920 1921 1922 1923 1924 1925 1926 1927
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1928 1929 1930
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1931
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1932
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1933 1934

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1935
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1936 1937

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1938
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1939 1940

	I915_WRITE(SERR_INT, serr_int);
1941 1942
}

1943 1944
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1945
	struct drm_i915_private *dev_priv = dev->dev_private;
1946
	int pipe;
1947
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1948 1949 1950 1951
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1952

1953
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
1954

1955 1956 1957 1958 1959 1960
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1961 1962

	if (pch_iir & SDE_AUX_MASK_CPT)
1963
		dp_aux_irq_handler(dev);
1964 1965

	if (pch_iir & SDE_GMBUS_CPT)
1966
		gmbus_irq_handler(dev);
1967 1968 1969 1970 1971 1972 1973 1974

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1975
		for_each_pipe(dev_priv, pipe)
1976 1977 1978
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1979 1980 1981

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1982 1983
}

1984 1985 1986
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1987
	enum pipe pipe;
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1998
	for_each_pipe(dev_priv, pipe) {
1999 2000 2001
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2002

2003
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2004
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2005

2006 2007
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2008

2009 2010 2011 2012 2013
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2033 2034 2035
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2036
	enum pipe pipe;
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2047
	for_each_pipe(dev_priv, pipe) {
2048 2049 2050
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2051 2052

		/* plane/pipes map 1:1 on ilk+ */
2053 2054 2055
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2070 2071 2072 2073 2074 2075 2076 2077
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2078
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2079
{
2080
	struct drm_device *dev = arg;
2081
	struct drm_i915_private *dev_priv = dev->dev_private;
2082
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2083
	irqreturn_t ret = IRQ_NONE;
2084

2085 2086 2087
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2088 2089
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2090
	intel_uncore_check_errors(dev);
2091

2092 2093 2094
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2095
	POSTING_READ(DEIER);
2096

2097 2098 2099 2100 2101
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2102 2103 2104 2105 2106
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2107

2108 2109
	/* Find, clear, then process each source of interrupt */

2110
	gt_iir = I915_READ(GTIIR);
2111
	if (gt_iir) {
2112 2113
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2114
		if (INTEL_INFO(dev)->gen >= 6)
2115
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2116 2117
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2118 2119
	}

2120 2121
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2122 2123
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2124 2125 2126 2127
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2128 2129
	}

2130 2131 2132 2133 2134
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2135
			gen6_rps_irq_handler(dev_priv, pm_iir);
2136
		}
2137
	}
2138 2139 2140

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2141 2142 2143 2144
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2145 2146 2147 2148

	return ret;
}

2149 2150 2151 2152 2153 2154 2155
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2156
	enum pipe pipe;
J
Jesse Barnes 已提交
2157 2158
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2159 2160 2161
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
2162 2163 2164
	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2165

2166
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2167 2168 2169 2170
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2171
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2172

2173 2174
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2175
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2176 2177 2178 2179 2180 2181

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2182 2183 2184 2185
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2186
		}
2187 2188
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2189 2190
	}

2191 2192 2193 2194 2195
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2196 2197

			if (tmp & aux_mask)
2198 2199 2200
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2201
		}
2202 2203
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2204 2205
	}

2206
	for_each_pipe(dev_priv, pipe) {
2207
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2208

2209 2210
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2211

2212 2213 2214 2215
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2216

2217 2218 2219
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2220

2221 2222 2223 2224 2225 2226
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2227 2228 2229 2230 2231 2232 2233
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2234 2235 2236
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2237

2238 2239 2240 2241 2242 2243 2244

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2245 2246 2247
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2248
		} else
2249 2250 2251
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2262 2263 2264 2265
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2266 2267
	}

2268 2269
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2270 2271 2272 2273

	return ret;
}

2274 2275 2276
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2277
	struct intel_engine_cs *ring;
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2302
/**
2303
 * i915_reset_and_wakeup - do process context error handling work
2304 2305 2306 2307
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2308
static void i915_reset_and_wakeup(struct drm_device *dev)
2309
{
2310 2311
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2312 2313 2314
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2315
	int ret;
2316

2317
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2318

2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2330
		DRM_DEBUG_DRIVER("resetting chip\n");
2331
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2332
				   reset_event);
2333

2334 2335 2336 2337 2338 2339 2340 2341
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2342 2343 2344

		intel_prepare_reset(dev);

2345 2346 2347 2348 2349 2350
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2351 2352
		ret = i915_reset(dev);

2353
		intel_finish_reset(dev);
2354

2355 2356
		intel_runtime_pm_put(dev_priv);

2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2368
			smp_mb__before_atomic();
2369 2370
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2371
			kobject_uevent_env(&dev->primary->kdev->kobj,
2372
					   KOBJ_CHANGE, reset_done_event);
2373
		} else {
M
Mika Kuoppala 已提交
2374
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2375
		}
2376

2377 2378 2379 2380 2381
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2382
	}
2383 2384
}

2385
static void i915_report_and_clear_eir(struct drm_device *dev)
2386 2387
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2388
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2389
	u32 eir = I915_READ(EIR);
2390
	int pipe, i;
2391

2392 2393
	if (!eir)
		return;
2394

2395
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2396

2397 2398
	i915_get_extra_instdone(dev, instdone);

2399 2400 2401 2402
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2403 2404
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2405 2406
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2407 2408
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2409
			I915_WRITE(IPEIR_I965, ipeir);
2410
			POSTING_READ(IPEIR_I965);
2411 2412 2413
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2414 2415
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2416
			I915_WRITE(PGTBL_ER, pgtbl_err);
2417
			POSTING_READ(PGTBL_ER);
2418 2419 2420
		}
	}

2421
	if (!IS_GEN2(dev)) {
2422 2423
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2424 2425
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2426
			I915_WRITE(PGTBL_ER, pgtbl_err);
2427
			POSTING_READ(PGTBL_ER);
2428 2429 2430 2431
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2432
		pr_err("memory refresh error:\n");
2433
		for_each_pipe(dev_priv, pipe)
2434
			pr_err("pipe %c stat: 0x%08x\n",
2435
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2436 2437 2438
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2439 2440
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2441 2442
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2443
		if (INTEL_INFO(dev)->gen < 4) {
2444 2445
			u32 ipeir = I915_READ(IPEIR);

2446 2447 2448
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2449
			I915_WRITE(IPEIR, ipeir);
2450
			POSTING_READ(IPEIR);
2451 2452 2453
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2454 2455 2456 2457
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2458
			I915_WRITE(IPEIR_I965, ipeir);
2459
			POSTING_READ(IPEIR_I965);
2460 2461 2462 2463
		}
	}

	I915_WRITE(EIR, eir);
2464
	POSTING_READ(EIR);
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2475 2476 2477
}

/**
2478
 * i915_handle_error - handle a gpu error
2479 2480
 * @dev: drm device
 *
2481
 * Do some basic checking of regsiter state at error time and
2482 2483 2484 2485 2486
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2487 2488
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2489 2490
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2491 2492
	va_list args;
	char error_msg[80];
2493

2494 2495 2496 2497 2498
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2499
	i915_report_and_clear_eir(dev);
2500

2501
	if (wedged) {
2502 2503
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2504

2505
		/*
2506 2507 2508
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2509 2510 2511 2512 2513 2514 2515 2516
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2517
		 */
2518
		i915_error_wake_up(dev_priv, false);
2519 2520
	}

2521
	i915_reset_and_wakeup(dev);
2522 2523
}

2524 2525 2526
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2527
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2528
{
2529
	struct drm_i915_private *dev_priv = dev->dev_private;
2530
	unsigned long irqflags;
2531

2532
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2533
	if (INTEL_INFO(dev)->gen >= 4)
2534
		i915_enable_pipestat(dev_priv, pipe,
2535
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2536
	else
2537
		i915_enable_pipestat(dev_priv, pipe,
2538
				     PIPE_VBLANK_INTERRUPT_STATUS);
2539
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2540

2541 2542 2543
	return 0;
}

2544
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2545
{
2546
	struct drm_i915_private *dev_priv = dev->dev_private;
2547
	unsigned long irqflags;
2548
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2549
						     DE_PIPE_VBLANK(pipe);
2550 2551

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2552
	ironlake_enable_display_irq(dev_priv, bit);
2553 2554 2555 2556 2557
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2558 2559
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2560
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2561 2562 2563
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2564
	i915_enable_pipestat(dev_priv, pipe,
2565
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2566 2567 2568 2569 2570
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2571 2572 2573 2574 2575 2576
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2577 2578 2579
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2580 2581 2582 2583
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2584 2585 2586
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2587
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2588
{
2589
	struct drm_i915_private *dev_priv = dev->dev_private;
2590
	unsigned long irqflags;
2591

2592
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2593
	i915_disable_pipestat(dev_priv, pipe,
2594 2595
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2596 2597 2598
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2599
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2600
{
2601
	struct drm_i915_private *dev_priv = dev->dev_private;
2602
	unsigned long irqflags;
2603
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2604
						     DE_PIPE_VBLANK(pipe);
2605 2606

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2607
	ironlake_disable_display_irq(dev_priv, bit);
2608 2609 2610
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2611 2612
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2613
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2614 2615 2616
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2617
	i915_disable_pipestat(dev_priv, pipe,
2618
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2619 2620 2621
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2622 2623 2624 2625 2626 2627
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2628 2629 2630
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2631 2632 2633
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2634 2635
static struct drm_i915_gem_request *
ring_last_request(struct intel_engine_cs *ring)
2636
{
2637
	return list_entry(ring->request_list.prev,
2638
			  struct drm_i915_gem_request, list);
2639 2640
}

2641
static bool
2642
ring_idle(struct intel_engine_cs *ring)
2643 2644
{
	return (list_empty(&ring->request_list) ||
2645
		i915_gem_request_completed(ring_last_request(ring), false));
B
Ben Gamari 已提交
2646 2647
}

2648 2649 2650 2651
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2652
		return (ipehr >> 23) == 0x1c;
2653 2654 2655 2656 2657 2658 2659
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2660
static struct intel_engine_cs *
2661
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2662 2663
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2664
	struct intel_engine_cs *signaller;
2665 2666 2667
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2668 2669 2670 2671 2672 2673 2674
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2675 2676 2677 2678 2679 2680 2681
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2682
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2683 2684 2685 2686
				return signaller;
		}
	}

2687 2688
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2689 2690 2691 2692

	return NULL;
}

2693 2694
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2695 2696
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2697
	u32 cmd, ipehr, head;
2698 2699
	u64 offset = 0;
	int i, backwards;
2700 2701

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2702
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2703
		return NULL;
2704

2705 2706 2707
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2708 2709
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2710 2711
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2712
	 */
2713
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2714
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2715

2716
	for (i = backwards; i; --i) {
2717 2718 2719 2720 2721
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2722
		head &= ring->buffer->size - 1;
2723 2724

		/* This here seems to blow up */
2725
		cmd = ioread32(ring->buffer->virtual_start + head);
2726 2727 2728
		if (cmd == ipehr)
			break;

2729 2730
		head -= 4;
	}
2731

2732 2733
	if (!i)
		return NULL;
2734

2735
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2736 2737 2738 2739 2740 2741
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2742 2743
}

2744
static int semaphore_passed(struct intel_engine_cs *ring)
2745 2746
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2747
	struct intel_engine_cs *signaller;
2748
	u32 seqno;
2749

2750
	ring->hangcheck.deadlock++;
2751 2752

	signaller = semaphore_waits_for(ring, &seqno);
2753 2754 2755 2756 2757
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2758 2759
		return -1;

2760 2761 2762
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2763 2764 2765
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2766 2767 2768
		return -1;

	return 0;
2769 2770 2771 2772
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2773
	struct intel_engine_cs *ring;
2774 2775 2776
	int i;

	for_each_ring(ring, dev_priv, i)
2777
		ring->hangcheck.deadlock = 0;
2778 2779
}

2780
static enum intel_ring_hangcheck_action
2781
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2782 2783 2784
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2785 2786
	u32 tmp;

2787 2788 2789 2790 2791 2792 2793 2794
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2795

2796
	if (IS_GEN2(dev))
2797
		return HANGCHECK_HUNG;
2798 2799 2800 2801 2802 2803 2804

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2805
	if (tmp & RING_WAIT) {
2806 2807 2808
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2809
		I915_WRITE_CTL(ring, tmp);
2810
		return HANGCHECK_KICK;
2811 2812 2813 2814 2815
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2816
			return HANGCHECK_HUNG;
2817
		case 1:
2818 2819 2820
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2821
			I915_WRITE_CTL(ring, tmp);
2822
			return HANGCHECK_KICK;
2823
		case 0:
2824
			return HANGCHECK_WAIT;
2825
		}
2826
	}
2827

2828
	return HANGCHECK_HUNG;
2829 2830
}

2831
/*
B
Ben Gamari 已提交
2832
 * This is called when the chip hasn't reported back with completed
2833 2834 2835 2836 2837
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2838
 */
2839
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2840
{
2841 2842 2843 2844
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2845
	struct intel_engine_cs *ring;
2846
	int i;
2847
	int busy_count = 0, rings_hung = 0;
2848 2849 2850 2851
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2852

2853
	if (!i915.enable_hangcheck)
2854 2855
		return;

2856
	for_each_ring(ring, dev_priv, i) {
2857 2858
		u64 acthd;
		u32 seqno;
2859
		bool busy = true;
2860

2861 2862
		semaphore_clear_deadlocks(dev_priv);

2863 2864
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2865

2866
		if (ring->hangcheck.seqno == seqno) {
2867
			if (ring_idle(ring)) {
2868 2869
				ring->hangcheck.action = HANGCHECK_IDLE;

2870 2871
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2872
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2873 2874 2875 2876 2877 2878
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2879 2880 2881 2882
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2883 2884
				} else
					busy = false;
2885
			} else {
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2901 2902 2903 2904
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2905
				case HANGCHECK_IDLE:
2906 2907
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2908 2909
					break;
				case HANGCHECK_ACTIVE_LOOP:
2910
					ring->hangcheck.score += BUSY;
2911
					break;
2912
				case HANGCHECK_KICK:
2913
					ring->hangcheck.score += KICK;
2914
					break;
2915
				case HANGCHECK_HUNG:
2916
					ring->hangcheck.score += HUNG;
2917 2918 2919
					stuck[i] = true;
					break;
				}
2920
			}
2921
		} else {
2922 2923
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2924 2925 2926 2927 2928
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2929 2930

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2931 2932
		}

2933 2934
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2935
		busy_count += busy;
2936
	}
2937

2938
	for_each_ring(ring, dev_priv, i) {
2939
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2940 2941 2942
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2943
			rings_hung++;
2944 2945 2946
		}
	}

2947
	if (rings_hung)
2948
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2949

2950 2951 2952
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2953 2954 2955 2956 2957
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
2958
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2959

2960
	if (!i915.enable_hangcheck)
2961 2962
		return;

2963 2964 2965 2966 2967 2968 2969
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2970 2971
}

2972
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2973 2974 2975 2976 2977 2978
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2979
	GEN5_IRQ_RESET(SDE);
2980 2981 2982

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2983
}
2984

P
Paulo Zanoni 已提交
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3001 3002 3003 3004
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3005
static void gen5_gt_irq_reset(struct drm_device *dev)
3006 3007 3008
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3009
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3010
	if (INTEL_INFO(dev)->gen >= 6)
3011
		GEN5_IRQ_RESET(GEN6_PM);
3012 3013
}

L
Linus Torvalds 已提交
3014 3015
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3016
static void ironlake_irq_reset(struct drm_device *dev)
3017
{
3018
	struct drm_i915_private *dev_priv = dev->dev_private;
3019

3020
	I915_WRITE(HWSTAM, 0xffffffff);
3021

3022
	GEN5_IRQ_RESET(DE);
3023 3024
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3025

3026
	gen5_gt_irq_reset(dev);
3027

3028
	ibx_irq_reset(dev);
3029
}
3030

3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3044 3045
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3046
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3047 3048 3049 3050 3051 3052 3053

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3054
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3055

3056
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3057

3058
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3059 3060
}

3061 3062 3063 3064 3065 3066 3067 3068
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3069
static void gen8_irq_reset(struct drm_device *dev)
3070 3071 3072 3073 3074 3075 3076
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3077
	gen8_gt_irq_reset(dev_priv);
3078

3079
	for_each_pipe(dev_priv, pipe)
3080 3081
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3082
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3083

3084 3085 3086
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3087

3088
	ibx_irq_reset(dev);
3089
}
3090

3091 3092
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3093
{
3094
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3095

3096
	spin_lock_irq(&dev_priv->irq_lock);
3097 3098 3099 3100
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
3101 3102 3103 3104 3105 3106 3107 3108
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3109
	spin_unlock_irq(&dev_priv->irq_lock);
3110 3111
}

3112 3113 3114 3115 3116 3117 3118
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3119
	gen8_gt_irq_reset(dev_priv);
3120 3121 3122 3123 3124

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3125
	vlv_display_irq_reset(dev_priv);
3126 3127
}

3128
static void ibx_hpd_irq_setup(struct drm_device *dev)
3129
{
3130
	struct drm_i915_private *dev_priv = dev->dev_private;
3131
	struct intel_encoder *intel_encoder;
3132
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3133 3134

	if (HAS_PCH_IBX(dev)) {
3135
		hotplug_irqs = SDE_HOTPLUG_MASK;
3136
		for_each_intel_encoder(dev, intel_encoder)
3137
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3138
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3139
	} else {
3140
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3141
		for_each_intel_encoder(dev, intel_encoder)
3142
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3143
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3144
	}
3145

3146
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3147 3148 3149 3150 3151 3152 3153

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3154 3155 3156 3157 3158 3159 3160 3161
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3162 3163
static void ibx_irq_postinstall(struct drm_device *dev)
{
3164
	struct drm_i915_private *dev_priv = dev->dev_private;
3165
	u32 mask;
3166

D
Daniel Vetter 已提交
3167 3168 3169
	if (HAS_PCH_NOP(dev))
		return;

3170
	if (HAS_PCH_IBX(dev))
3171
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3172
	else
3173
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3174

3175
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3176 3177 3178
	I915_WRITE(SDEIMR, ~mask);
}

3179 3180 3181 3182 3183 3184 3185 3186
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3187
	if (HAS_L3_DPF(dev)) {
3188
		/* L3 parity interrupt is always unmasked. */
3189 3190
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3201
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3202 3203

	if (INTEL_INFO(dev)->gen >= 6) {
3204 3205 3206 3207
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3208 3209 3210
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3211
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3212
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3213 3214 3215
	}
}

3216
static int ironlake_irq_postinstall(struct drm_device *dev)
3217
{
3218
	struct drm_i915_private *dev_priv = dev->dev_private;
3219 3220 3221 3222 3223 3224
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3225
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3226
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3227
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3228 3229 3230
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3231 3232 3233
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3234 3235
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3236
	}
3237

3238
	dev_priv->irq_mask = ~display_mask;
3239

3240 3241
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3242 3243
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3244
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3245

3246
	gen5_gt_irq_postinstall(dev);
3247

P
Paulo Zanoni 已提交
3248
	ibx_irq_postinstall(dev);
3249

3250
	if (IS_IRONLAKE_M(dev)) {
3251 3252 3253
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3254 3255
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3256
		spin_lock_irq(&dev_priv->irq_lock);
3257
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3258
		spin_unlock_irq(&dev_priv->irq_lock);
3259 3260
	}

3261 3262 3263
	return 0;
}

3264 3265 3266 3267
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3268
	enum pipe pipe;
3269 3270 3271 3272

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3273 3274
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3275 3276 3277 3278 3279
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3280 3281 3282
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3283 3284 3285 3286

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3287 3288
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3289 3290 3291 3292 3293
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3294 3295
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3296 3297 3298 3299 3300 3301
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3302
	enum pipe pipe;
3303 3304 3305

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3306
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3307 3308
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3309 3310 3311

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3312
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3313 3314 3315 3316 3317 3318 3319
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3320 3321 3322
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3323 3324 3325

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3326 3327 3328

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3341
	if (intel_irqs_enabled(dev_priv))
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3354
	if (intel_irqs_enabled(dev_priv))
3355 3356 3357
		valleyview_display_irqs_uninstall(dev_priv);
}

3358
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3359
{
3360
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3361

3362 3363 3364
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3365
	I915_WRITE(VLV_IIR, 0xffffffff);
3366 3367 3368 3369
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3370

3371 3372
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3373
	spin_lock_irq(&dev_priv->irq_lock);
3374 3375
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3376
	spin_unlock_irq(&dev_priv->irq_lock);
3377 3378 3379 3380 3381 3382 3383
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3384

3385
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3386 3387 3388 3389 3390 3391 3392 3393

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3394 3395 3396 3397

	return 0;
}

3398 3399 3400 3401 3402
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3403
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3404
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3405 3406
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3407
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3408 3409 3410
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3411
		0,
3412 3413
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3414 3415
		};

3416
	dev_priv->pm_irq_mask = 0xffffffff;
3417 3418
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3419 3420 3421 3422 3423
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3424
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3425 3426 3427 3428
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3429 3430
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3431
	int pipe;
J
Jesse Barnes 已提交
3432
	u32 aux_en = GEN8_AUX_CHANNEL_A;
3433

J
Jesse Barnes 已提交
3434
	if (IS_GEN9(dev_priv)) {
3435 3436
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
J
Jesse Barnes 已提交
3437 3438 3439
		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
	} else
3440 3441 3442 3443 3444 3445
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3446 3447 3448
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3449

3450
	for_each_pipe(dev_priv, pipe)
3451
		if (intel_display_power_is_enabled(dev_priv,
3452 3453 3454 3455
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3456

J
Jesse Barnes 已提交
3457
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3458 3459 3460 3461 3462 3463
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3464 3465
	ibx_irq_pre_postinstall(dev);

3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3477 3478 3479 3480
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3481
	vlv_display_irq_postinstall(dev_priv);
3482 3483 3484 3485 3486 3487 3488 3489 3490

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3491 3492 3493 3494 3495 3496 3497
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3498
	gen8_irq_reset(dev);
3499 3500
}

3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3512
	dev_priv->irq_mask = ~0;
3513 3514
}

J
Jesse Barnes 已提交
3515 3516
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3517
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3518 3519 3520 3521

	if (!dev_priv)
		return;

3522 3523
	I915_WRITE(VLV_MASTER_IER, 0);

3524 3525
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3526
	I915_WRITE(HWSTAM, 0xffffffff);
3527

3528
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3529 3530
}

3531 3532 3533 3534 3535 3536 3537 3538 3539 3540
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3541
	gen8_gt_irq_reset(dev_priv);
3542

3543
	GEN5_IRQ_RESET(GEN8_PCU_);
3544

3545
	vlv_display_irq_uninstall(dev_priv);
3546 3547
}

3548
static void ironlake_irq_uninstall(struct drm_device *dev)
3549
{
3550
	struct drm_i915_private *dev_priv = dev->dev_private;
3551 3552 3553 3554

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3555
	ironlake_irq_reset(dev);
3556 3557
}

3558
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3559
{
3560
	struct drm_i915_private *dev_priv = dev->dev_private;
3561
	int pipe;
3562

3563
	for_each_pipe(dev_priv, pipe)
3564
		I915_WRITE(PIPESTAT(pipe), 0);
3565 3566 3567
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3568 3569 3570 3571
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3572
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3593 3594
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3595
	spin_lock_irq(&dev_priv->irq_lock);
3596 3597
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3598
	spin_unlock_irq(&dev_priv->irq_lock);
3599

C
Chris Wilson 已提交
3600 3601 3602
	return 0;
}

3603 3604 3605 3606
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3607
			       int plane, int pipe, u32 iir)
3608
{
3609
	struct drm_i915_private *dev_priv = dev->dev_private;
3610
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3611

3612
	if (!intel_pipe_handle_vblank(dev, pipe))
3613 3614 3615
		return false;

	if ((iir & flip_pending) == 0)
3616
		goto check_page_flip;
3617 3618 3619 3620 3621 3622 3623 3624

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3625
		goto check_page_flip;
3626

3627
	intel_prepare_page_flip(dev, plane);
3628 3629
	intel_finish_page_flip(dev, pipe);
	return true;
3630 3631 3632 3633

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3634 3635
}

3636
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3637
{
3638
	struct drm_device *dev = arg;
3639
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3640 3641 3642 3643 3644 3645 3646
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3647 3648 3649
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3650 3651 3652 3653 3654 3655 3656 3657 3658 3659
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3660
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3661
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3662
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3663

3664
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3665 3666 3667 3668 3669 3670
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3671
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3672 3673
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3674
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3675 3676 3677 3678 3679

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3680
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3681

3682
		for_each_pipe(dev_priv, pipe) {
3683
			int plane = pipe;
3684
			if (HAS_FBC(dev))
3685 3686
				plane = !plane;

3687
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3688 3689
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3690

3691
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3692
				i9xx_pipe_crc_irq_handler(dev, pipe);
3693

3694 3695 3696
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3697
		}
C
Chris Wilson 已提交
3698 3699 3700 3701 3702 3703 3704 3705 3706

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3707
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3708 3709
	int pipe;

3710
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3711 3712 3713 3714 3715 3716 3717 3718 3719
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3720 3721
static void i915_irq_preinstall(struct drm_device * dev)
{
3722
	struct drm_i915_private *dev_priv = dev->dev_private;
3723 3724 3725 3726 3727 3728 3729
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3730
	I915_WRITE16(HWSTAM, 0xeffe);
3731
	for_each_pipe(dev_priv, pipe)
3732 3733 3734 3735 3736 3737 3738 3739
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3740
	struct drm_i915_private *dev_priv = dev->dev_private;
3741
	u32 enable_mask;
3742

3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3761
	if (I915_HAS_HOTPLUG(dev)) {
3762 3763 3764
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3775
	i915_enable_asle_pipestat(dev);
3776

3777 3778
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3779
	spin_lock_irq(&dev_priv->irq_lock);
3780 3781
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3782
	spin_unlock_irq(&dev_priv->irq_lock);
3783

3784 3785 3786
	return 0;
}

3787 3788 3789 3790 3791 3792
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3793
	struct drm_i915_private *dev_priv = dev->dev_private;
3794 3795
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3796
	if (!intel_pipe_handle_vblank(dev, pipe))
3797 3798 3799
		return false;

	if ((iir & flip_pending) == 0)
3800
		goto check_page_flip;
3801 3802 3803 3804 3805 3806 3807 3808

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3809
		goto check_page_flip;
3810

3811
	intel_prepare_page_flip(dev, plane);
3812 3813
	intel_finish_page_flip(dev, pipe);
	return true;
3814 3815 3816 3817

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3818 3819
}

3820
static irqreturn_t i915_irq_handler(int irq, void *arg)
3821
{
3822
	struct drm_device *dev = arg;
3823
	struct drm_i915_private *dev_priv = dev->dev_private;
3824
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3825 3826 3827 3828
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3829

3830 3831 3832
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3833
	iir = I915_READ(IIR);
3834 3835
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3836
		bool blc_event = false;
3837 3838 3839 3840 3841 3842

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3843
		spin_lock(&dev_priv->irq_lock);
3844
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3845
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3846

3847
		for_each_pipe(dev_priv, pipe) {
3848 3849 3850
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3851
			/* Clear the PIPE*STAT regs before the IIR */
3852 3853
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3854
				irq_received = true;
3855 3856
			}
		}
3857
		spin_unlock(&dev_priv->irq_lock);
3858 3859 3860 3861 3862

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3863 3864 3865
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3866

3867
		I915_WRITE(IIR, iir & ~flip_mask);
3868 3869 3870
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3871
			notify_ring(&dev_priv->ring[RCS]);
3872

3873
		for_each_pipe(dev_priv, pipe) {
3874
			int plane = pipe;
3875
			if (HAS_FBC(dev))
3876
				plane = !plane;
3877

3878
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3879 3880
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3881 3882 3883

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3884 3885

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3886
				i9xx_pipe_crc_irq_handler(dev, pipe);
3887

3888 3889 3890
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3911
		ret = IRQ_HANDLED;
3912
		iir = new_iir;
3913
	} while (iir & ~flip_mask);
3914 3915 3916 3917 3918 3919

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3920
	struct drm_i915_private *dev_priv = dev->dev_private;
3921 3922 3923 3924 3925 3926 3927
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3928
	I915_WRITE16(HWSTAM, 0xffff);
3929
	for_each_pipe(dev_priv, pipe) {
3930
		/* Clear enable bits; then clear status bits */
3931
		I915_WRITE(PIPESTAT(pipe), 0);
3932 3933
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3934 3935 3936 3937 3938 3939 3940 3941
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3942
	struct drm_i915_private *dev_priv = dev->dev_private;
3943 3944
	int pipe;

3945 3946
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3947 3948

	I915_WRITE(HWSTAM, 0xeffe);
3949
	for_each_pipe(dev_priv, pipe)
3950 3951 3952 3953 3954 3955 3956 3957
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3958
	struct drm_i915_private *dev_priv = dev->dev_private;
3959
	u32 enable_mask;
3960 3961 3962
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3963
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3964
			       I915_DISPLAY_PORT_INTERRUPT |
3965 3966 3967 3968 3969 3970 3971
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3972 3973
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3974 3975 3976 3977
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3978

3979 3980
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3981
	spin_lock_irq(&dev_priv->irq_lock);
3982 3983 3984
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3985
	spin_unlock_irq(&dev_priv->irq_lock);
3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4006 4007 4008
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4009
	i915_enable_asle_pipestat(dev);
4010 4011 4012 4013

	return 0;
}

4014
static void i915_hpd_irq_setup(struct drm_device *dev)
4015
{
4016
	struct drm_i915_private *dev_priv = dev->dev_private;
4017
	struct intel_encoder *intel_encoder;
4018 4019
	u32 hotplug_en;

4020 4021
	assert_spin_locked(&dev_priv->irq_lock);

4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
	for_each_intel_encoder(dev, intel_encoder)
		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4040 4041
}

4042
static irqreturn_t i965_irq_handler(int irq, void *arg)
4043
{
4044
	struct drm_device *dev = arg;
4045
	struct drm_i915_private *dev_priv = dev->dev_private;
4046 4047 4048
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4049 4050 4051
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4052

4053 4054 4055
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4056 4057 4058
	iir = I915_READ(IIR);

	for (;;) {
4059
		bool irq_received = (iir & ~flip_mask) != 0;
4060 4061
		bool blc_event = false;

4062 4063 4064 4065 4066
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4067
		spin_lock(&dev_priv->irq_lock);
4068
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4069
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4070

4071
		for_each_pipe(dev_priv, pipe) {
4072 4073 4074 4075 4076 4077 4078 4079
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4080
				irq_received = true;
4081 4082
			}
		}
4083
		spin_unlock(&dev_priv->irq_lock);
4084 4085 4086 4087 4088 4089 4090

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4091 4092
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4093

4094
		I915_WRITE(IIR, iir & ~flip_mask);
4095 4096 4097
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4098
			notify_ring(&dev_priv->ring[RCS]);
4099
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4100
			notify_ring(&dev_priv->ring[VCS]);
4101

4102
		for_each_pipe(dev_priv, pipe) {
4103
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4104 4105
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4106 4107 4108

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4109 4110

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4111
				i9xx_pipe_crc_irq_handler(dev, pipe);
4112

4113 4114
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4115
		}
4116 4117 4118 4119

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4120 4121 4122
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4146
	struct drm_i915_private *dev_priv = dev->dev_private;
4147 4148 4149 4150 4151
	int pipe;

	if (!dev_priv)
		return;

4152 4153
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4154 4155

	I915_WRITE(HWSTAM, 0xffffffff);
4156
	for_each_pipe(dev_priv, pipe)
4157 4158 4159 4160
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4161
	for_each_pipe(dev_priv, pipe)
4162 4163 4164 4165 4166
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4167
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4168
{
4169 4170 4171
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4172 4173 4174 4175
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4176 4177
	intel_runtime_pm_get(dev_priv);

4178
	spin_lock_irq(&dev_priv->irq_lock);
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4193
							 connector->name);
4194 4195 4196 4197 4198 4199 4200 4201
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4202
	spin_unlock_irq(&dev_priv->irq_lock);
4203 4204

	intel_runtime_pm_put(dev_priv);
4205 4206
}

4207 4208 4209 4210 4211 4212 4213
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4214
void intel_irq_init(struct drm_i915_private *dev_priv)
4215
{
4216
	struct drm_device *dev = dev_priv->dev;
4217 4218

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4219
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4220
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4221
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4222

4223
	/* Let's track the enabled rps events */
4224
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4225
		/* WaGsvRC0ResidencyMethod:vlv */
4226
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4227 4228
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4229

4230 4231
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4232
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4233
			  intel_hpd_irq_reenable_work);
4234

4235
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4236

4237
	if (IS_GEN2(dev_priv)) {
4238 4239
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4240
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4241 4242
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4243 4244 4245
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4246 4247
	}

4248 4249 4250 4251 4252
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4253
	if (!IS_GEN2(dev_priv))
4254 4255
		dev->vblank_disable_immediate = true;

4256 4257
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4258

4259
	if (IS_CHERRYVIEW(dev_priv)) {
4260 4261 4262 4263 4264 4265 4266
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4267
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4268 4269 4270 4271 4272 4273
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4274
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4275
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4276
		dev->driver->irq_handler = gen8_irq_handler;
4277
		dev->driver->irq_preinstall = gen8_irq_reset;
4278 4279 4280 4281 4282
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4283 4284
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4285
		dev->driver->irq_preinstall = ironlake_irq_reset;
4286 4287 4288 4289
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4290
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4291
	} else {
4292
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4293 4294 4295 4296
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4297
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4298 4299 4300 4301
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4302
		} else {
4303 4304 4305 4306
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4307
		}
4308 4309
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4310 4311 4312 4313
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4314

4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4327
void intel_hpd_init(struct drm_i915_private *dev_priv)
4328
{
4329
	struct drm_device *dev = dev_priv->dev;
4330 4331 4332
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4333

4334 4335 4336 4337 4338 4339 4340
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4341 4342 4343
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4344 4345
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4346 4347 4348

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4349
	spin_lock_irq(&dev_priv->irq_lock);
4350 4351
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4352
	spin_unlock_irq(&dev_priv->irq_lock);
4353
}
4354

4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4378 4379 4380 4381 4382 4383 4384
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4385 4386 4387 4388 4389 4390 4391
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4392 4393 4394 4395 4396 4397 4398
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4399
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4400
{
4401
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4402
	dev_priv->pm.irqs_enabled = false;
4403
	synchronize_irq(dev_priv->dev->irq);
4404 4405
}

4406 4407 4408 4409 4410 4411 4412
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4413
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4414
{
4415
	dev_priv->pm.irqs_enabled = true;
4416 4417
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4418
}