i915_irq.c 129.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

64
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65 66 67 68 69 70 71 72
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74 75 76 77 78 79 80 81
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

82
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91 92 93 94 95 96
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

97
/* IIR can theoretically queue up two events. Be paranoid. */
98
#define GEN8_IRQ_RESET_NDX(type, which) do { \
99 100 101 102 103 104 105 106 107
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

108
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
109
	I915_WRITE(type##IMR, 0xffffffff); \
110
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
111
	I915_WRITE(type##IER, 0); \
112 113 114 115
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
116 117
} while (0)

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
133
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
134
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
135
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
136 137
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
138 139 140
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
141
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
142
	I915_WRITE(type##IER, (ier_val)); \
143 144
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
145 146
} while (0)

147 148
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

149
/* For display hotplug interrupt */
150
void
151
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
152
{
153 154
	assert_spin_locked(&dev_priv->irq_lock);

155
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
156 157
		return;

158 159 160
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
161
		POSTING_READ(DEIMR);
162 163 164
	}
}

165
void
166
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
167
{
168 169
	assert_spin_locked(&dev_priv->irq_lock);

170
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
171 172
		return;

173 174 175
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
176
		POSTING_READ(DEIMR);
177 178 179
	}
}

P
Paulo Zanoni 已提交
180 181 182 183 184 185 186 187 188 189 190 191
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

192 193
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

194
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
195 196
		return;

P
Paulo Zanoni 已提交
197 198 199 200 201 202
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

203
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
204 205 206 207
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

208
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
209 210 211 212
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

213 214 215 216 217
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

218 219 220 221 222
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

223 224 225 226 227
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
228 229 230 231 232 233 234 235 236 237
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
238
	uint32_t new_val;
P
Paulo Zanoni 已提交
239

240 241
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
242 243
	assert_spin_locked(&dev_priv->irq_lock);

244
	new_val = dev_priv->pm_irq_mask;
245 246 247
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

248 249
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
250 251
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
252
	}
P
Paulo Zanoni 已提交
253 254
}

255
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
256
{
257 258 259
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
260 261 262
	snb_update_pm_irq(dev_priv, mask, mask);
}

263 264
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
265 266 267 268
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

269 270 271 272 273 274 275 276
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
277 278 279 280 281 282 283 284 285
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
286
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
287 288 289
	spin_unlock_irq(&dev_priv->irq_lock);
}

290 291 292 293 294
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
295

296
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
297
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
298
	dev_priv->rps.interrupts_enabled = true;
299 300
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
301
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
302

303 304 305
	spin_unlock_irq(&dev_priv->irq_lock);
}

306 307 308
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
309
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
310
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
311 312
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
313 314 315 316 317 318 319 320 321 322
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

323 324 325 326
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
327 328 329 330 331 332
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

333 334
	spin_lock_irq(&dev_priv->irq_lock);

335
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
336 337

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
338 339
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
340 341 342 343

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
344 345
}

346 347 348 349 350 351
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
352 353 354
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
355 356 357 358 359
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

360 361
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

362 363
	assert_spin_locked(&dev_priv->irq_lock);

364
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
365 366
		return;

367 368 369
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
370

D
Daniel Vetter 已提交
371
static void
372 373
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
374
{
375
	u32 reg = PIPESTAT(pipe);
376
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
377

378
	assert_spin_locked(&dev_priv->irq_lock);
379
	WARN_ON(!intel_irqs_enabled(dev_priv));
380

381 382 383 384
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
385 386 387
		return;

	if ((pipestat & enable_mask) == enable_mask)
388 389
		return;

390 391
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

392
	/* Enable the interrupt, clear any pending status */
393
	pipestat |= enable_mask | status_mask;
394 395
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
396 397
}

D
Daniel Vetter 已提交
398
static void
399 400
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
401
{
402
	u32 reg = PIPESTAT(pipe);
403
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
404

405
	assert_spin_locked(&dev_priv->irq_lock);
406
	WARN_ON(!intel_irqs_enabled(dev_priv));
407

408 409 410 411
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
412 413
		return;

414 415 416
	if ((pipestat & enable_mask) == 0)
		return;

417 418
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

419
	pipestat &= ~enable_mask;
420 421
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
422 423
}

424 425 426 427 428
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
429 430
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
431 432 433
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
434 435 436 437 438 439
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
440 441 442 443 444 445 446 447 448 449 450 451

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

452 453 454 455 456 457
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

458 459 460 461 462
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
463 464 465 466 467 468 469 470 471
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

472 473 474 475 476
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
477 478 479
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

480
/**
481
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
482
 */
483
static void i915_enable_asle_pipestat(struct drm_device *dev)
484
{
485
	struct drm_i915_private *dev_priv = dev->dev_private;
486

487 488 489
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

490
	spin_lock_irq(&dev_priv->irq_lock);
491

492
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
493
	if (INTEL_INFO(dev)->gen >= 4)
494
		i915_enable_pipestat(dev_priv, PIPE_A,
495
				     PIPE_LEGACY_BLC_EVENT_STATUS);
496

497
	spin_unlock_irq(&dev_priv->irq_lock);
498 499
}

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

550 551 552 553 554 555
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

556 557 558
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
559
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
560
{
561
	struct drm_i915_private *dev_priv = dev->dev_private;
562 563
	unsigned long high_frame;
	unsigned long low_frame;
564
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
565 566
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
568

569 570 571 572 573
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
574

575 576 577 578 579 580
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

581 582
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
583

584 585 586 587 588 589
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
590
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
591
		low   = I915_READ(low_frame);
592
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
593 594
	} while (high1 != high2);

595
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
596
	pixel = low & PIPE_PIXEL_MASK;
597
	low >>= PIPE_FRAME_LOW_SHIFT;
598 599 600 601 602 603

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
604
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
605 606
}

607
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
608
{
609
	struct drm_i915_private *dev_priv = dev->dev_private;
610
	int reg = PIPE_FRMCOUNT_GM45(pipe);
611 612 613 614

	return I915_READ(reg);
}

615 616 617
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

618 619 620 621
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
622
	const struct drm_display_mode *mode = &crtc->base.hwmode;
623
	enum pipe pipe = crtc->pipe;
624
	int position, vtotal;
625

626
	vtotal = mode->crtc_vtotal;
627 628 629 630 631 632 633 634 635
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
636 637
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
638
	 */
639
	return (position + crtc->scanline_offset) % vtotal;
640 641
}

642
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
643 644
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
645
{
646 647 648
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
649
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
650
	int position;
651
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
652 653
	bool in_vbl = true;
	int ret = 0;
654
	unsigned long irqflags;
655

656
	if (WARN_ON(!mode->crtc_clock)) {
657
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
658
				 "pipe %c\n", pipe_name(pipe));
659 660 661
		return 0;
	}

662
	htotal = mode->crtc_htotal;
663
	hsync_start = mode->crtc_hsync_start;
664 665 666
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
667

668 669 670 671 672 673
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

674 675
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

676 677 678 679 680 681
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
682

683 684 685 686 687 688
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

689
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
690 691 692
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
693
		position = __intel_get_crtc_scanline(intel_crtc);
694 695 696 697 698
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
699
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
700

701 702 703 704
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
705

706 707 708 709 710 711 712 713 714 715 716 717
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

718 719 720 721 722 723 724 725 726 727
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
728 729
	}

730 731 732 733 734 735 736 737
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

738 739 740 741 742 743 744 745 746 747 748 749
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
750

751
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
752 753 754 755 756 757
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
758 759 760

	/* In vblank? */
	if (in_vbl)
761
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
762 763 764 765

	return ret;
}

766 767 768 769 770 771 772 773 774 775 776 777 778
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

779
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
780 781 782 783
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
784
	struct drm_crtc *crtc;
785

786
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
787
		DRM_ERROR("Invalid crtc %d\n", pipe);
788 789 790 791
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
792 793 794 795 796 797
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

798
	if (!crtc->hwmode.crtc_clock) {
799 800 801
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
802 803

	/* Helper routine in DRM core does all the work: */
804 805
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
806
						     crtc,
807
						     &crtc->hwmode);
808 809
}

810 811
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
812 813 814 815 816 817 818
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
819 820 821 822
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
823
		      connector->base.id,
824
		      connector->name,
825 826 827 828
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
829 830
}

831 832 833
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
834
		container_of(work, struct drm_i915_private, hotplug.dig_port_work);
835 836
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
837
	int i;
838 839
	u32 old_bits = 0;

840
	spin_lock_irq(&dev_priv->irq_lock);
841 842 843 844
	long_port_mask = dev_priv->hotplug.long_port_mask;
	dev_priv->hotplug.long_port_mask = 0;
	short_port_mask = dev_priv->hotplug.short_port_mask;
	dev_priv->hotplug.short_port_mask = 0;
845
	spin_unlock_irq(&dev_priv->irq_lock);
846 847 848 849

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
850
		intel_dig_port = dev_priv->hotplug.irq_port[i];
851 852 853 854 855 856 857 858 859 860
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
861 862
			enum irqreturn ret;

863
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
864 865
			if (ret == IRQ_NONE) {
				/* fall back to old school hpd */
866 867 868 869 870 871
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
872
		spin_lock_irq(&dev_priv->irq_lock);
873
		dev_priv->hotplug.event_bits |= old_bits;
874
		spin_unlock_irq(&dev_priv->irq_lock);
875
		schedule_work(&dev_priv->hotplug.hotplug_work);
876 877 878
	}
}

879 880 881
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
882
static void intel_hpd_irq_storm_disable(struct drm_i915_private *dev_priv);
883

884 885
static void i915_hotplug_work_func(struct work_struct *work)
{
886
	struct drm_i915_private *dev_priv =
887
		container_of(work, struct drm_i915_private, hotplug.hotplug_work);
888
	struct drm_device *dev = dev_priv->dev;
889
	struct drm_mode_config *mode_config = &dev->mode_config;
890 891 892
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
893
	bool changed = false;
894
	u32 hpd_event_bits;
895

896
	mutex_lock(&mode_config->mutex);
897 898
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

899
	spin_lock_irq(&dev_priv->irq_lock);
900

901 902
	hpd_event_bits = dev_priv->hotplug.event_bits;
	dev_priv->hotplug.event_bits = 0;
903 904 905

	/* Disable hotplug on connectors that hit an irq storm. */
	intel_hpd_irq_storm_disable(dev_priv);
906

907
	spin_unlock_irq(&dev_priv->irq_lock);
908

909 910
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
911 912
		if (!intel_connector->encoder)
			continue;
913 914
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
915 916
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      connector->name, intel_encoder->hpd_pin);
917 918 919 920 921 922
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
923 924
	mutex_unlock(&mode_config->mutex);

925 926
	if (changed)
		drm_kms_helper_hotplug_event(dev);
927 928
}

929
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
930
{
931
	struct drm_i915_private *dev_priv = dev->dev_private;
932
	u32 busy_up, busy_down, max_avg, min_avg;
933 934
	u8 new_delay;

935
	spin_lock(&mchdev_lock);
936

937 938
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

939
	new_delay = dev_priv->ips.cur_delay;
940

941
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
942 943
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
944 945 946 947
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
948
	if (busy_up > max_avg) {
949 950 951 952
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
953
	} else if (busy_down < min_avg) {
954 955 956 957
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
958 959
	}

960
	if (ironlake_set_drps(dev, new_delay))
961
		dev_priv->ips.cur_delay = new_delay;
962

963
	spin_unlock(&mchdev_lock);
964

965 966 967
	return;
}

C
Chris Wilson 已提交
968
static void notify_ring(struct intel_engine_cs *ring)
969
{
970
	if (!intel_ring_initialized(ring))
971 972
		return;

973
	trace_i915_gem_request_notify(ring);
974

975 976 977
	wake_up_all(&ring->irq_queue);
}

978 979
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
980
{
981 982 983 984
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
985

986 987 988 989 990 991
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
992

993 994
	if (old->cz_clock == 0)
		return false;
995

996 997
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
998

999 1000 1001
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1002
	 */
1003 1004 1005
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
1006

1007
	return c0 >= time;
1008 1009
}

1010
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1011
{
1012 1013 1014
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1015

1016 1017 1018 1019
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1020

1021
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1022
		return 0;
1023

1024 1025 1026
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1027

1028 1029 1030
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1031
				  dev_priv->rps.down_threshold))
1032 1033 1034
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1035

1036 1037 1038
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1039
				 dev_priv->rps.up_threshold))
1040 1041
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1042 1043
	}

1044
	return events;
1045 1046
}

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

1059
static void gen6_pm_rps_work(struct work_struct *work)
1060
{
1061 1062
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1063 1064
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1065
	u32 pm_iir;
1066

1067
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1068 1069 1070 1071 1072
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1073 1074
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1075 1076
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1077 1078
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1079
	spin_unlock_irq(&dev_priv->irq_lock);
1080

1081
	/* Make sure we didn't queue anything we're not going to process. */
1082
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1083

1084
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1085 1086
		return;

1087
	mutex_lock(&dev_priv->rps.hw_lock);
1088

1089 1090
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1091
	adj = dev_priv->rps.last_adj;
1092
	new_delay = dev_priv->rps.cur_freq;
1093 1094 1095 1096 1097 1098 1099
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1100 1101
		if (adj > 0)
			adj *= 2;
1102 1103
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1104 1105 1106 1107
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1108
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1109
			new_delay = dev_priv->rps.efficient_freq;
1110 1111
			adj = 0;
		}
1112 1113
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1114
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1115 1116
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1117
		else
1118
			new_delay = dev_priv->rps.min_freq_softlimit;
1119 1120 1121 1122
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1123 1124
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1125
	} else { /* unknown event */
1126
		adj = 0;
1127
	}
1128

1129 1130
	dev_priv->rps.last_adj = adj;

1131 1132 1133
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1134
	new_delay += adj;
1135
	new_delay = clamp_t(int, new_delay, min, max);
1136

1137
	intel_set_rps(dev_priv->dev, new_delay);
1138

1139
	mutex_unlock(&dev_priv->rps.hw_lock);
1140 1141
}

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1154 1155
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1156
	u32 error_status, row, bank, subbank;
1157
	char *parity_event[6];
1158
	uint32_t misccpctl;
1159
	uint8_t slice = 0;
1160 1161 1162 1163 1164 1165 1166

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1167 1168 1169 1170
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1171 1172 1173 1174
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1175 1176
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1177

1178 1179 1180
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1181

1182
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1183

1184
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1185

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1201
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1202
				   KOBJ_CHANGE, parity_event);
1203

1204 1205
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1206

1207 1208 1209 1210 1211
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1212

1213
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1214

1215 1216
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1217
	spin_lock_irq(&dev_priv->irq_lock);
1218
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1219
	spin_unlock_irq(&dev_priv->irq_lock);
1220 1221

	mutex_unlock(&dev_priv->dev->struct_mutex);
1222 1223
}

1224
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1225
{
1226
	struct drm_i915_private *dev_priv = dev->dev_private;
1227

1228
	if (!HAS_L3_DPF(dev))
1229 1230
		return;

1231
	spin_lock(&dev_priv->irq_lock);
1232
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1233
	spin_unlock(&dev_priv->irq_lock);
1234

1235 1236 1237 1238 1239 1240 1241
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1242
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1243 1244
}

1245 1246 1247 1248 1249 1250
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1251
		notify_ring(&dev_priv->ring[RCS]);
1252
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1253
		notify_ring(&dev_priv->ring[VCS]);
1254 1255
}

1256 1257 1258 1259 1260
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1261 1262
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1263
		notify_ring(&dev_priv->ring[RCS]);
1264
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1265
		notify_ring(&dev_priv->ring[VCS]);
1266
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1267
		notify_ring(&dev_priv->ring[BCS]);
1268

1269 1270
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1271 1272
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1273

1274 1275
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1276 1277
}

C
Chris Wilson 已提交
1278
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1279 1280 1281 1282 1283
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1284
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1285
		if (tmp) {
1286
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1287
			ret = IRQ_HANDLED;
1288

C
Chris Wilson 已提交
1289 1290 1291 1292 1293 1294 1295 1296 1297
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1298 1299 1300 1301
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1302
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1303
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1304
		if (tmp) {
1305
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1306
			ret = IRQ_HANDLED;
1307

C
Chris Wilson 已提交
1308 1309 1310 1311
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);
1312

C
Chris Wilson 已提交
1313 1314 1315 1316
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1317
		} else
1318
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1319 1320
	}

1321
	if (master_ctl & GEN8_GT_VECS_IRQ) {
C
Chris Wilson 已提交
1322
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1323
		if (tmp) {
C
Chris Wilson 已提交
1324
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1325
			ret = IRQ_HANDLED;
1326

C
Chris Wilson 已提交
1327 1328 1329 1330
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
1331 1332 1333 1334
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1335
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1336
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1337
		if (tmp & dev_priv->pm_rps_events) {
1338 1339
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1340
			ret = IRQ_HANDLED;
1341
			gen6_rps_irq_handler(dev_priv, tmp);
1342 1343 1344 1345
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1346 1347 1348
	return ret;
}

1349 1350 1351
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1352
/**
1353
 * intel_hpd_irq_storm_detect - gather stats and detect HPD irq storm on a pin
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
 * @dev_priv: private driver data pointer
 * @pin: the pin to gather stats on
 *
 * Gather stats about HPD irqs from the specified @pin, and detect irq
 * storms. Only the pin specific stats and state are changed, the caller is
 * responsible for further action.
 *
 * @HPD_STORM_THRESHOLD irqs are allowed within @HPD_STORM_DETECT_PERIOD ms,
 * otherwise it's considered an irq storm, and the irq state is set to
 * @HPD_MARK_DISABLED.
 *
 * Return true if an irq storm was detected on @pin.
 */
1367 1368
static bool intel_hpd_irq_storm_detect(struct drm_i915_private *dev_priv,
				       enum hpd_pin pin)
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
{
	unsigned long start = dev_priv->hotplug.stats[pin].last_jiffies;
	unsigned long end = start + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD);
	bool storm = false;

	if (!time_in_range(jiffies, start, end)) {
		dev_priv->hotplug.stats[pin].last_jiffies = jiffies;
		dev_priv->hotplug.stats[pin].count = 0;
		DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", pin);
	} else if (dev_priv->hotplug.stats[pin].count > HPD_STORM_THRESHOLD) {
		dev_priv->hotplug.stats[pin].state = HPD_MARK_DISABLED;
		DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", pin);
		storm = true;
	} else {
		dev_priv->hotplug.stats[pin].count++;
		DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", pin,
			      dev_priv->hotplug.stats[pin].count);
	}

	return storm;
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

static void intel_hpd_irq_storm_disable(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	enum hpd_pin pin;
	bool hpd_disabled = false;

	assert_spin_locked(&dev_priv->irq_lock);

	list_for_each_entry(connector, &mode_config->connector_list, head) {
		if (connector->polled != DRM_CONNECTOR_POLL_HPD)
			continue;

		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (!intel_encoder)
			continue;

		pin = intel_encoder->hpd_pin;
		if (pin == HPD_NONE ||
		    dev_priv->hotplug.stats[pin].state != HPD_MARK_DISABLED)
			continue;

		DRM_INFO("HPD interrupt storm detected on connector %s: "
			 "switching from hotplug detection to polling\n",
			 connector->name);

		dev_priv->hotplug.stats[pin].state = HPD_DISABLED;
		connector->polled = DRM_CONNECTOR_POLL_CONNECT
			| DRM_CONNECTOR_POLL_DISCONNECT;
		hpd_disabled = true;
	}

	/* Enable polling and queue hotplug re-enabling. */
	if (hpd_disabled) {
		drm_kms_helper_poll_enable(dev);
		mod_delayed_work(system_wq, &dev_priv->hotplug.reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
}

1437
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1438 1439 1440
{
	switch (port) {
	case PORT_B:
1441
		return val & PORTB_HOTPLUG_LONG_DETECT;
1442
	case PORT_C:
1443
		return val & PORTC_HOTPLUG_LONG_DETECT;
1444
	case PORT_D:
1445 1446 1447
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1448 1449 1450
	}
}

1451
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1452 1453 1454
{
	switch (port) {
	case PORT_B:
1455
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1456
	case PORT_C:
1457
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1458
	case PORT_D:
1459 1460 1461
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1462 1463 1464
	}
}

1465
static enum port get_port_from_pin(enum hpd_pin pin)
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
/* Get a bit mask of pins that have triggered, and which ones may be long. */
static void pch_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
			     u32 hotplug_trigger, u32 dig_hotplug_reg, const u32 hpd[HPD_NUM_PINS])
{
	int i;

	*pin_mask = 0;
	*long_mask = 0;

	if (!hotplug_trigger)
		return;

	for_each_hpd_pin(i) {
		if (hpd[i] & hotplug_trigger) {
			*pin_mask |= BIT(i);

			if (pch_port_hotplug_long_detect(get_port_from_pin(i), dig_hotplug_reg))
				*long_mask |= BIT(i);
		}
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

/* Get a bit mask of pins that have triggered, and which ones may be long. */
static void i9xx_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
			      u32 hotplug_trigger, const u32 hpd[HPD_NUM_PINS])
{
	int i;

	*pin_mask = 0;
	*long_mask = 0;

	if (!hotplug_trigger)
		return;

	for_each_hpd_pin(i) {
		if (hpd[i] & hotplug_trigger) {
			*pin_mask |= BIT(i);

			if (i9xx_port_hotplug_long_detect(get_port_from_pin(i), hotplug_trigger))
				*long_mask |= BIT(i);
		}
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, *pin_mask);
}

/**
 * intel_hpd_irq_handler - main hotplug irq handler
 * @dev: drm device
 * @pin_mask: a mask of hpd pins that have triggered the irq
 * @long_mask: a mask of hpd pins that may be long hpd pulses
 *
 * This is the main hotplug irq handler for all platforms. The platform specific
 * irq handlers call the platform specific hotplug irq handlers, which read and
 * decode the appropriate registers into bitmasks about hpd pins that have
 * triggered (@pin_mask), and which of those pins may be long pulses
 * (@long_mask). The @long_mask is ignored if the port corresponding to the pin
 * is not a digital port.
 *
 * Here, we do hotplug irq storm detection and mitigation, and pass further
 * processing to appropriate bottom halves.
 */
1546
static void intel_hpd_irq_handler(struct drm_device *dev,
1547
				  u32 pin_mask, u32 long_mask)
1548
{
1549
	struct drm_i915_private *dev_priv = dev->dev_private;
1550
	int i;
1551
	enum port port;
1552
	bool storm_detected = false;
1553
	bool queue_dig = false, queue_hp = false;
1554
	bool is_dig_port;
1555

1556
	if (!pin_mask)
1557 1558
		return;

1559
	spin_lock(&dev_priv->irq_lock);
1560
	for_each_hpd_pin(i) {
1561
		if (!(BIT(i) & pin_mask))
1562 1563 1564
			continue;

		port = get_port_from_pin(i);
1565 1566 1567
		is_dig_port = port && dev_priv->hotplug.irq_port[port];

		if (is_dig_port) {
1568
			bool long_hpd = long_mask & BIT(i);
1569

1570 1571 1572 1573 1574 1575
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", port_name(port),
					 long_hpd ? "long" : "short");
			/*
			 * For long HPD pulses we want to have the digital queue happen,
			 * but we still want HPD storm detection to function.
			 */
1576
			queue_dig = true;
1577 1578 1579 1580 1581
			if (long_hpd) {
				dev_priv->hotplug.long_port_mask |= (1 << port);
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->hotplug.short_port_mask |= (1 << port);
1582
				continue;
1583
			}
1584
		}
1585 1586

		if (dev_priv->hotplug.stats[i].state == HPD_DISABLED) {
1587 1588 1589 1590 1591 1592 1593
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1594
				  "Received HPD interrupt on pin %d although disabled\n", i);
1595 1596
			continue;
		}
1597

1598
		if (dev_priv->hotplug.stats[i].state != HPD_ENABLED)
1599 1600
			continue;

1601
		if (!is_dig_port) {
1602
			dev_priv->hotplug.event_bits |= BIT(i);
1603 1604 1605
			queue_hp = true;
		}

1606
		if (intel_hpd_irq_storm_detect(dev_priv, i)) {
1607
			dev_priv->hotplug.event_bits &= ~BIT(i);
1608
			storm_detected = true;
1609 1610 1611
		}
	}

1612 1613
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1614
	spin_unlock(&dev_priv->irq_lock);
1615

1616 1617 1618 1619 1620 1621
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1622
	if (queue_dig)
1623
		queue_work(dev_priv->hotplug.dp_wq, &dev_priv->hotplug.dig_port_work);
1624
	if (queue_hp)
1625
		schedule_work(&dev_priv->hotplug.hotplug_work);
1626 1627
}

1628 1629
static void gmbus_irq_handler(struct drm_device *dev)
{
1630
	struct drm_i915_private *dev_priv = dev->dev_private;
1631 1632

	wake_up_all(&dev_priv->gmbus_wait_queue);
1633 1634
}

1635 1636
static void dp_aux_irq_handler(struct drm_device *dev)
{
1637
	struct drm_i915_private *dev_priv = dev->dev_private;
1638 1639

	wake_up_all(&dev_priv->gmbus_wait_queue);
1640 1641
}

1642
#if defined(CONFIG_DEBUG_FS)
1643 1644 1645 1646
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1647 1648 1649 1650
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1651
	int head, tail;
1652

1653 1654
	spin_lock(&pipe_crc->lock);

1655
	if (!pipe_crc->entries) {
1656
		spin_unlock(&pipe_crc->lock);
1657
		DRM_DEBUG_KMS("spurious interrupt\n");
1658 1659 1660
		return;
	}

1661 1662
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1663 1664

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1665
		spin_unlock(&pipe_crc->lock);
1666 1667 1668 1669 1670
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1671

1672
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1673 1674 1675 1676 1677
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1678 1679

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1680 1681 1682
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1683 1684

	wake_up_interruptible(&pipe_crc->wq);
1685
}
1686 1687 1688 1689 1690 1691 1692 1693
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1694

1695
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1696 1697 1698
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1699 1700 1701
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1702 1703
}

1704
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1705 1706 1707
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1708 1709 1710 1711 1712 1713
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1714
}
1715

1716
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1717 1718
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1730

1731 1732 1733 1734 1735
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1736
}
1737

1738 1739 1740 1741
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1742
{
1743
	if (pm_iir & dev_priv->pm_rps_events) {
1744
		spin_lock(&dev_priv->irq_lock);
1745
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1746 1747 1748 1749
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1750
		spin_unlock(&dev_priv->irq_lock);
1751 1752
	}

1753 1754 1755
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1756 1757
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1758
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1759

1760 1761
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1762
	}
1763 1764
}

1765 1766 1767 1768 1769 1770 1771 1772
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1773 1774 1775
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1776
	u32 pipe_stats[I915_MAX_PIPES] = { };
1777 1778
	int pipe;

1779
	spin_lock(&dev_priv->irq_lock);
1780
	for_each_pipe(dev_priv, pipe) {
1781
		int reg;
1782
		u32 mask, iir_bit = 0;
1783

1784 1785 1786 1787 1788 1789 1790
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1791 1792 1793

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1794 1795 1796 1797 1798 1799 1800 1801

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1802 1803 1804
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1805 1806 1807 1808 1809
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1810 1811 1812
			continue;

		reg = PIPESTAT(pipe);
1813 1814
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1815 1816 1817 1818

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1819 1820
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1821 1822
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1823
	spin_unlock(&dev_priv->irq_lock);
1824

1825
	for_each_pipe(dev_priv, pipe) {
1826 1827 1828
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1829

1830
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1831 1832 1833 1834 1835 1836 1837
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1838 1839
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1840 1841 1842 1843 1844 1845
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1846 1847 1848 1849
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1850
	u32 pin_mask, long_mask;
1851

1852 1853
	if (!hotplug_status)
		return;
1854

1855 1856 1857 1858 1859 1860
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1861

1862 1863
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1864

1865 1866
		i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_g4x);
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1867 1868 1869

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1870 1871
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1872

1873 1874
		i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_i915);
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1875
	}
1876 1877
}

1878
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1879
{
1880
	struct drm_device *dev = arg;
1881
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1882 1883 1884
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1885 1886 1887
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1888
	while (true) {
1889 1890
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1891
		gt_iir = I915_READ(GTIIR);
1892 1893 1894
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1895
		pm_iir = I915_READ(GEN6_PMIIR);
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1906 1907 1908 1909 1910 1911

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1912 1913
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1914
		if (pm_iir)
1915
			gen6_rps_irq_handler(dev_priv, pm_iir);
1916 1917 1918
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1919 1920 1921 1922 1923 1924
	}

out:
	return ret;
}

1925 1926
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1927
	struct drm_device *dev = arg;
1928 1929 1930 1931
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1932 1933 1934
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1935 1936 1937
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1938

1939 1940
		if (master_ctl == 0 && iir == 0)
			break;
1941

1942 1943
		ret = IRQ_HANDLED;

1944
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1945

1946
		/* Find, clear, then process each source of interrupt */
1947

1948 1949 1950 1951 1952 1953
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1954

C
Chris Wilson 已提交
1955
		gen8_gt_irq_handler(dev_priv, master_ctl);
1956

1957 1958 1959
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1960

1961 1962 1963
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1964

1965 1966 1967
	return ret;
}

1968
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1969
{
1970
	struct drm_i915_private *dev_priv = dev->dev_private;
1971
	int pipe;
1972
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1973
	u32 dig_hotplug_reg;
1974
	u32 pin_mask, long_mask;
1975 1976 1977

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1978

1979 1980
	pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1981

1982 1983 1984
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1985
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1986 1987
				 port_name(port));
	}
1988

1989 1990 1991
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1992
	if (pch_iir & SDE_GMBUS)
1993
		gmbus_irq_handler(dev);
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2004
	if (pch_iir & SDE_FDI_MASK)
2005
		for_each_pipe(dev_priv, pipe)
2006 2007 2008
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2009 2010 2011 2012 2013 2014 2015 2016

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2017
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2018 2019

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2020
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2021 2022 2023 2024 2025 2026
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2027
	enum pipe pipe;
2028

2029 2030 2031
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2032
	for_each_pipe(dev_priv, pipe) {
2033 2034
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2035

D
Daniel Vetter 已提交
2036 2037
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
2038
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2039
			else
2040
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2041 2042
		}
	}
2043

2044 2045 2046 2047 2048 2049 2050 2051
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2052 2053 2054
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2055
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2056
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2057 2058

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2059
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2060 2061

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2062
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2063 2064

	I915_WRITE(SERR_INT, serr_int);
2065 2066
}

2067 2068
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2069
	struct drm_i915_private *dev_priv = dev->dev_private;
2070
	int pipe;
2071
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2072
	u32 dig_hotplug_reg;
2073
	u32 pin_mask, long_mask;
2074 2075 2076

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2077

2078 2079
	pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2080

2081 2082 2083 2084 2085 2086
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2087 2088

	if (pch_iir & SDE_AUX_MASK_CPT)
2089
		dp_aux_irq_handler(dev);
2090 2091

	if (pch_iir & SDE_GMBUS_CPT)
2092
		gmbus_irq_handler(dev);
2093 2094 2095 2096 2097 2098 2099 2100

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2101
		for_each_pipe(dev_priv, pipe)
2102 2103 2104
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2105 2106 2107

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2108 2109
}

2110 2111 2112
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2113
	enum pipe pipe;
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2124
	for_each_pipe(dev_priv, pipe) {
2125 2126 2127
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2128

2129
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2130
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2131

2132 2133
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2134

2135 2136 2137 2138 2139
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2159 2160 2161
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2162
	enum pipe pipe;
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2173
	for_each_pipe(dev_priv, pipe) {
2174 2175 2176
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2177 2178

		/* plane/pipes map 1:1 on ilk+ */
2179 2180 2181
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2196 2197 2198 2199 2200 2201 2202 2203
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2204
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2205
{
2206
	struct drm_device *dev = arg;
2207
	struct drm_i915_private *dev_priv = dev->dev_private;
2208
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2209
	irqreturn_t ret = IRQ_NONE;
2210

2211 2212 2213
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2214 2215
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2216
	intel_uncore_check_errors(dev);
2217

2218 2219 2220
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2221
	POSTING_READ(DEIER);
2222

2223 2224 2225 2226 2227
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2228 2229 2230 2231 2232
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2233

2234 2235
	/* Find, clear, then process each source of interrupt */

2236
	gt_iir = I915_READ(GTIIR);
2237
	if (gt_iir) {
2238 2239
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2240
		if (INTEL_INFO(dev)->gen >= 6)
2241
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2242 2243
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2244 2245
	}

2246 2247
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2248 2249
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2250 2251 2252 2253
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2254 2255
	}

2256 2257 2258 2259 2260
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2261
			gen6_rps_irq_handler(dev_priv, pm_iir);
2262
		}
2263
	}
2264 2265 2266

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2267 2268 2269 2270
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2271 2272 2273 2274

	return ret;
}

2275 2276 2277
static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2278 2279
	u32 hp_control, hp_trigger;
	u32 pin_mask, long_mask;
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290

	/* Get the status */
	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
	hp_control = I915_READ(BXT_HOTPLUG_CTL);

	/* Hotplug not enabled ? */
	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
		DRM_ERROR("Interrupt when HPD disabled\n");
		return;
	}

2291 2292
	/* Clear sticky bits in hpd status */
	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2293

2294 2295
	pch_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, hpd_bxt);
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2296 2297
}

2298 2299 2300 2301 2302 2303 2304
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2305
	enum pipe pipe;
J
Jesse Barnes 已提交
2306 2307
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2308 2309 2310
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
2311 2312 2313
	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2314

2315
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2316 2317 2318 2319
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2320
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2321

2322 2323
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2324
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2325 2326 2327 2328 2329 2330

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2331 2332 2333 2334
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2335
		}
2336 2337
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2338 2339
	}

2340 2341 2342
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2343 2344
			bool found = false;

2345 2346
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2347

2348
			if (tmp & aux_mask) {
2349
				dp_aux_irq_handler(dev);
2350 2351 2352 2353 2354 2355 2356 2357
				found = true;
			}

			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
				bxt_hpd_handler(dev, tmp);
				found = true;
			}

S
Shashank Sharma 已提交
2358 2359 2360 2361 2362
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2363
			if (!found)
2364
				DRM_ERROR("Unexpected DE Port interrupt\n");
2365
		}
2366 2367
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2368 2369
	}

2370
	for_each_pipe(dev_priv, pipe) {
2371
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2372

2373 2374
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2375

2376 2377 2378 2379
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2380

2381 2382 2383
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2384

2385 2386 2387 2388 2389 2390
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2391 2392 2393 2394 2395 2396 2397
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2398 2399 2400
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2401

2402 2403 2404 2405 2406 2407 2408

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2409 2410 2411
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2412
		} else
2413 2414 2415
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2416 2417
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2418 2419 2420 2421 2422 2423 2424 2425 2426
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2427 2428 2429 2430
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2431 2432
	}

2433 2434
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2435 2436 2437 2438

	return ret;
}

2439 2440 2441
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2442
	struct intel_engine_cs *ring;
2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2467
/**
2468
 * i915_reset_and_wakeup - do process context error handling work
2469 2470 2471 2472
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2473
static void i915_reset_and_wakeup(struct drm_device *dev)
2474
{
2475 2476
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2477 2478 2479
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2480
	int ret;
2481

2482
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2483

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2495
		DRM_DEBUG_DRIVER("resetting chip\n");
2496
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2497
				   reset_event);
2498

2499 2500 2501 2502 2503 2504 2505 2506
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2507 2508 2509

		intel_prepare_reset(dev);

2510 2511 2512 2513 2514 2515
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2516 2517
		ret = i915_reset(dev);

2518
		intel_finish_reset(dev);
2519

2520 2521
		intel_runtime_pm_put(dev_priv);

2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2533
			smp_mb__before_atomic();
2534 2535
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2536
			kobject_uevent_env(&dev->primary->kdev->kobj,
2537
					   KOBJ_CHANGE, reset_done_event);
2538
		} else {
M
Mika Kuoppala 已提交
2539
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2540
		}
2541

2542 2543 2544 2545 2546
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2547
	}
2548 2549
}

2550
static void i915_report_and_clear_eir(struct drm_device *dev)
2551 2552
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2553
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2554
	u32 eir = I915_READ(EIR);
2555
	int pipe, i;
2556

2557 2558
	if (!eir)
		return;
2559

2560
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2561

2562 2563
	i915_get_extra_instdone(dev, instdone);

2564 2565 2566 2567
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2568 2569
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2570 2571
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2572 2573
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2574
			I915_WRITE(IPEIR_I965, ipeir);
2575
			POSTING_READ(IPEIR_I965);
2576 2577 2578
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2579 2580
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2581
			I915_WRITE(PGTBL_ER, pgtbl_err);
2582
			POSTING_READ(PGTBL_ER);
2583 2584 2585
		}
	}

2586
	if (!IS_GEN2(dev)) {
2587 2588
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2589 2590
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2591
			I915_WRITE(PGTBL_ER, pgtbl_err);
2592
			POSTING_READ(PGTBL_ER);
2593 2594 2595 2596
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2597
		pr_err("memory refresh error:\n");
2598
		for_each_pipe(dev_priv, pipe)
2599
			pr_err("pipe %c stat: 0x%08x\n",
2600
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2601 2602 2603
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2604 2605
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2606 2607
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2608
		if (INTEL_INFO(dev)->gen < 4) {
2609 2610
			u32 ipeir = I915_READ(IPEIR);

2611 2612 2613
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2614
			I915_WRITE(IPEIR, ipeir);
2615
			POSTING_READ(IPEIR);
2616 2617 2618
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2619 2620 2621 2622
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2623
			I915_WRITE(IPEIR_I965, ipeir);
2624
			POSTING_READ(IPEIR_I965);
2625 2626 2627 2628
		}
	}

	I915_WRITE(EIR, eir);
2629
	POSTING_READ(EIR);
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2640 2641 2642
}

/**
2643
 * i915_handle_error - handle a gpu error
2644 2645
 * @dev: drm device
 *
2646
 * Do some basic checking of regsiter state at error time and
2647 2648 2649 2650 2651
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2652 2653
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2654 2655
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2656 2657
	va_list args;
	char error_msg[80];
2658

2659 2660 2661 2662 2663
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2664
	i915_report_and_clear_eir(dev);
2665

2666
	if (wedged) {
2667 2668
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2669

2670
		/*
2671 2672 2673
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2674 2675 2676 2677 2678 2679 2680 2681
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2682
		 */
2683
		i915_error_wake_up(dev_priv, false);
2684 2685
	}

2686
	i915_reset_and_wakeup(dev);
2687 2688
}

2689 2690 2691
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2692
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2693
{
2694
	struct drm_i915_private *dev_priv = dev->dev_private;
2695
	unsigned long irqflags;
2696

2697
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2698
	if (INTEL_INFO(dev)->gen >= 4)
2699
		i915_enable_pipestat(dev_priv, pipe,
2700
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2701
	else
2702
		i915_enable_pipestat(dev_priv, pipe,
2703
				     PIPE_VBLANK_INTERRUPT_STATUS);
2704
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2705

2706 2707 2708
	return 0;
}

2709
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2710
{
2711
	struct drm_i915_private *dev_priv = dev->dev_private;
2712
	unsigned long irqflags;
2713
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2714
						     DE_PIPE_VBLANK(pipe);
2715 2716

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2717
	ironlake_enable_display_irq(dev_priv, bit);
2718 2719 2720 2721 2722
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2723 2724
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2725
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2726 2727 2728
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2729
	i915_enable_pipestat(dev_priv, pipe,
2730
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2731 2732 2733 2734 2735
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2736 2737 2738 2739 2740 2741
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2742 2743 2744
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2745 2746 2747 2748
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2749 2750 2751
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2752
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2753
{
2754
	struct drm_i915_private *dev_priv = dev->dev_private;
2755
	unsigned long irqflags;
2756

2757
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2758
	i915_disable_pipestat(dev_priv, pipe,
2759 2760
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2761 2762 2763
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2764
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2765
{
2766
	struct drm_i915_private *dev_priv = dev->dev_private;
2767
	unsigned long irqflags;
2768
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2769
						     DE_PIPE_VBLANK(pipe);
2770 2771

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2772
	ironlake_disable_display_irq(dev_priv, bit);
2773 2774 2775
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2776 2777
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2778
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2779 2780 2781
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2782
	i915_disable_pipestat(dev_priv, pipe,
2783
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2784 2785 2786
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2787 2788 2789 2790 2791 2792
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2793 2794 2795
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2796 2797 2798
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2799 2800
static struct drm_i915_gem_request *
ring_last_request(struct intel_engine_cs *ring)
2801
{
2802
	return list_entry(ring->request_list.prev,
2803
			  struct drm_i915_gem_request, list);
2804 2805
}

2806
static bool
2807
ring_idle(struct intel_engine_cs *ring)
2808 2809
{
	return (list_empty(&ring->request_list) ||
2810
		i915_gem_request_completed(ring_last_request(ring), false));
B
Ben Gamari 已提交
2811 2812
}

2813 2814 2815 2816
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2817
		return (ipehr >> 23) == 0x1c;
2818 2819 2820 2821 2822 2823 2824
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2825
static struct intel_engine_cs *
2826
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2827 2828
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2829
	struct intel_engine_cs *signaller;
2830 2831 2832
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2833 2834 2835 2836 2837 2838 2839
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2840 2841 2842 2843 2844 2845 2846
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2847
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2848 2849 2850 2851
				return signaller;
		}
	}

2852 2853
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2854 2855 2856 2857

	return NULL;
}

2858 2859
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2860 2861
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2862
	u32 cmd, ipehr, head;
2863 2864
	u64 offset = 0;
	int i, backwards;
2865 2866

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2867
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2868
		return NULL;
2869

2870 2871 2872
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2873 2874
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2875 2876
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2877
	 */
2878
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2879
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2880

2881
	for (i = backwards; i; --i) {
2882 2883 2884 2885 2886
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2887
		head &= ring->buffer->size - 1;
2888 2889

		/* This here seems to blow up */
2890
		cmd = ioread32(ring->buffer->virtual_start + head);
2891 2892 2893
		if (cmd == ipehr)
			break;

2894 2895
		head -= 4;
	}
2896

2897 2898
	if (!i)
		return NULL;
2899

2900
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2901 2902 2903 2904 2905 2906
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2907 2908
}

2909
static int semaphore_passed(struct intel_engine_cs *ring)
2910 2911
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2912
	struct intel_engine_cs *signaller;
2913
	u32 seqno;
2914

2915
	ring->hangcheck.deadlock++;
2916 2917

	signaller = semaphore_waits_for(ring, &seqno);
2918 2919 2920 2921 2922
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2923 2924
		return -1;

2925 2926 2927
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2928 2929 2930
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2931 2932 2933
		return -1;

	return 0;
2934 2935 2936 2937
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2938
	struct intel_engine_cs *ring;
2939 2940 2941
	int i;

	for_each_ring(ring, dev_priv, i)
2942
		ring->hangcheck.deadlock = 0;
2943 2944
}

2945
static enum intel_ring_hangcheck_action
2946
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2947 2948 2949
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2950 2951
	u32 tmp;

2952 2953 2954 2955 2956 2957 2958 2959
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2960

2961
	if (IS_GEN2(dev))
2962
		return HANGCHECK_HUNG;
2963 2964 2965 2966 2967 2968 2969

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2970
	if (tmp & RING_WAIT) {
2971 2972 2973
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2974
		I915_WRITE_CTL(ring, tmp);
2975
		return HANGCHECK_KICK;
2976 2977 2978 2979 2980
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2981
			return HANGCHECK_HUNG;
2982
		case 1:
2983 2984 2985
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2986
			I915_WRITE_CTL(ring, tmp);
2987
			return HANGCHECK_KICK;
2988
		case 0:
2989
			return HANGCHECK_WAIT;
2990
		}
2991
	}
2992

2993
	return HANGCHECK_HUNG;
2994 2995
}

2996
/*
B
Ben Gamari 已提交
2997
 * This is called when the chip hasn't reported back with completed
2998 2999 3000 3001 3002
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3003
 */
3004
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3005
{
3006 3007 3008 3009
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
3010
	struct intel_engine_cs *ring;
3011
	int i;
3012
	int busy_count = 0, rings_hung = 0;
3013 3014 3015 3016
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
3017

3018
	if (!i915.enable_hangcheck)
3019 3020
		return;

3021
	for_each_ring(ring, dev_priv, i) {
3022 3023
		u64 acthd;
		u32 seqno;
3024
		bool busy = true;
3025

3026 3027
		semaphore_clear_deadlocks(dev_priv);

3028 3029
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
3030

3031
		if (ring->hangcheck.seqno == seqno) {
3032
			if (ring_idle(ring)) {
3033 3034
				ring->hangcheck.action = HANGCHECK_IDLE;

3035 3036
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
3037
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3038 3039 3040 3041 3042 3043
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
3044 3045 3046 3047
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3048 3049
				} else
					busy = false;
3050
			} else {
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3066 3067 3068 3069
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3070
				case HANGCHECK_IDLE:
3071 3072
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3073 3074
					break;
				case HANGCHECK_ACTIVE_LOOP:
3075
					ring->hangcheck.score += BUSY;
3076
					break;
3077
				case HANGCHECK_KICK:
3078
					ring->hangcheck.score += KICK;
3079
					break;
3080
				case HANGCHECK_HUNG:
3081
					ring->hangcheck.score += HUNG;
3082 3083 3084
					stuck[i] = true;
					break;
				}
3085
			}
3086
		} else {
3087 3088
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3089 3090 3091 3092 3093
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3094 3095

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3096 3097
		}

3098 3099
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3100
		busy_count += busy;
3101
	}
3102

3103
	for_each_ring(ring, dev_priv, i) {
3104
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3105 3106 3107
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3108
			rings_hung++;
3109 3110 3111
		}
	}

3112
	if (rings_hung)
3113
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3114

3115 3116 3117
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3118 3119 3120 3121 3122
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
3123
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3124

3125
	if (!i915.enable_hangcheck)
3126 3127
		return;

3128 3129 3130 3131 3132 3133 3134
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3135 3136
}

3137
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3138 3139 3140 3141 3142 3143
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3144
	GEN5_IRQ_RESET(SDE);
3145 3146 3147

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3148
}
3149

P
Paulo Zanoni 已提交
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3166 3167 3168 3169
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3170
static void gen5_gt_irq_reset(struct drm_device *dev)
3171 3172 3173
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3174
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3175
	if (INTEL_INFO(dev)->gen >= 6)
3176
		GEN5_IRQ_RESET(GEN6_PM);
3177 3178
}

L
Linus Torvalds 已提交
3179 3180
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3181
static void ironlake_irq_reset(struct drm_device *dev)
3182
{
3183
	struct drm_i915_private *dev_priv = dev->dev_private;
3184

3185
	I915_WRITE(HWSTAM, 0xffffffff);
3186

3187
	GEN5_IRQ_RESET(DE);
3188 3189
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3190

3191
	gen5_gt_irq_reset(dev);
3192

3193
	ibx_irq_reset(dev);
3194
}
3195

3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3209 3210
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3211
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3212 3213 3214 3215 3216 3217 3218

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3219
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3220

3221
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3222

3223
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3224 3225
}

3226 3227 3228 3229 3230 3231 3232 3233
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3234
static void gen8_irq_reset(struct drm_device *dev)
3235 3236 3237 3238 3239 3240 3241
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3242
	gen8_gt_irq_reset(dev_priv);
3243

3244
	for_each_pipe(dev_priv, pipe)
3245 3246
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3247
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3248

3249 3250 3251
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3252

3253 3254
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3255
}
3256

3257 3258
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3259
{
3260
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3261

3262
	spin_lock_irq(&dev_priv->irq_lock);
3263 3264 3265 3266
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
3267 3268 3269 3270 3271 3272 3273 3274
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3275
	spin_unlock_irq(&dev_priv->irq_lock);
3276 3277
}

3278 3279 3280 3281 3282 3283 3284
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3285
	gen8_gt_irq_reset(dev_priv);
3286 3287 3288 3289 3290

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3291
	vlv_display_irq_reset(dev_priv);
3292 3293
}

3294
static void ibx_hpd_irq_setup(struct drm_device *dev)
3295
{
3296
	struct drm_i915_private *dev_priv = dev->dev_private;
3297
	struct intel_encoder *intel_encoder;
3298
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3299 3300

	if (HAS_PCH_IBX(dev)) {
3301
		hotplug_irqs = SDE_HOTPLUG_MASK;
3302
		for_each_intel_encoder(dev, intel_encoder)
3303
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3304
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3305
	} else {
3306
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3307
		for_each_intel_encoder(dev, intel_encoder)
3308
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3309
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3310
	}
3311

3312
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3313 3314 3315 3316 3317 3318 3319

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3320 3321 3322 3323 3324 3325 3326 3327
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

3328 3329 3330 3331 3332 3333 3334 3335 3336
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	u32 hotplug_port = 0;
	u32 hotplug_ctrl;

	/* Now, enable HPD */
	for_each_intel_encoder(dev, intel_encoder) {
3337
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
				== HPD_ENABLED)
			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
	}

	/* Mask all HPD control bits */
	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;

	/* Enable requested port in hotplug control */
	/* TODO: implement (short) HPD support on port A */
	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);

	/* Unmask DDI hotplug in IMR */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);

	/* Enable DDI hotplug in IER */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
	POSTING_READ(GEN8_DE_PORT_IER);
}

P
Paulo Zanoni 已提交
3364 3365
static void ibx_irq_postinstall(struct drm_device *dev)
{
3366
	struct drm_i915_private *dev_priv = dev->dev_private;
3367
	u32 mask;
3368

D
Daniel Vetter 已提交
3369 3370 3371
	if (HAS_PCH_NOP(dev))
		return;

3372
	if (HAS_PCH_IBX(dev))
3373
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3374
	else
3375
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3376

3377
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3378 3379 3380
	I915_WRITE(SDEIMR, ~mask);
}

3381 3382 3383 3384 3385 3386 3387 3388
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3389
	if (HAS_L3_DPF(dev)) {
3390
		/* L3 parity interrupt is always unmasked. */
3391 3392
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3403
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3404 3405

	if (INTEL_INFO(dev)->gen >= 6) {
3406 3407 3408 3409
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3410 3411 3412
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3413
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3414
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3415 3416 3417
	}
}

3418
static int ironlake_irq_postinstall(struct drm_device *dev)
3419
{
3420
	struct drm_i915_private *dev_priv = dev->dev_private;
3421 3422 3423 3424 3425 3426
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3427
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3428
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3429
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3430 3431 3432
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3433 3434 3435
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3436 3437
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3438
	}
3439

3440
	dev_priv->irq_mask = ~display_mask;
3441

3442 3443
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3444 3445
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3446
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3447

3448
	gen5_gt_irq_postinstall(dev);
3449

P
Paulo Zanoni 已提交
3450
	ibx_irq_postinstall(dev);
3451

3452
	if (IS_IRONLAKE_M(dev)) {
3453 3454 3455
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3456 3457
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3458
		spin_lock_irq(&dev_priv->irq_lock);
3459
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3460
		spin_unlock_irq(&dev_priv->irq_lock);
3461 3462
	}

3463 3464 3465
	return 0;
}

3466 3467 3468 3469
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3470
	enum pipe pipe;
3471 3472 3473 3474

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3475 3476
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3477 3478 3479 3480 3481
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3482 3483 3484
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3485 3486 3487 3488

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3489 3490
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3491 3492 3493 3494 3495
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3496 3497
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3498 3499 3500 3501 3502 3503
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3504
	enum pipe pipe;
3505 3506 3507

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3508
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3509 3510
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3511 3512 3513

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3514
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3515 3516 3517 3518 3519 3520 3521
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3522 3523 3524
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3525 3526 3527

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3528 3529 3530

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3543
	if (intel_irqs_enabled(dev_priv))
3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3556
	if (intel_irqs_enabled(dev_priv))
3557 3558 3559
		valleyview_display_irqs_uninstall(dev_priv);
}

3560
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3561
{
3562
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3563

3564 3565 3566
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3567
	I915_WRITE(VLV_IIR, 0xffffffff);
3568 3569 3570 3571
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3572

3573 3574
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3575
	spin_lock_irq(&dev_priv->irq_lock);
3576 3577
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3578
	spin_unlock_irq(&dev_priv->irq_lock);
3579 3580 3581 3582 3583 3584 3585
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3586

3587
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3588 3589 3590 3591 3592 3593 3594 3595

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3596 3597 3598 3599

	return 0;
}

3600 3601 3602 3603 3604
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3605
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3606
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3607 3608
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3609
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3610 3611 3612
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3613
		0,
3614 3615
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3616 3617
		};

3618
	dev_priv->pm_irq_mask = 0xffffffff;
3619 3620
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3621 3622 3623 3624 3625
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3626
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3627 3628 3629 3630
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3631 3632
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3633
	int pipe;
S
Shashank Sharma 已提交
3634
	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3635

J
Jesse Barnes 已提交
3636
	if (IS_GEN9(dev_priv)) {
3637 3638
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
S
Shashank Sharma 已提交
3639
		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
J
Jesse Barnes 已提交
3640
			GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3641 3642 3643

		if (IS_BROXTON(dev_priv))
			de_port_en |= BXT_DE_PORT_GMBUS;
J
Jesse Barnes 已提交
3644
	} else
3645 3646 3647 3648 3649 3650
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3651 3652 3653
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3654

3655
	for_each_pipe(dev_priv, pipe)
3656
		if (intel_display_power_is_enabled(dev_priv,
3657 3658 3659 3660
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3661

S
Shashank Sharma 已提交
3662
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3663 3664 3665 3666 3667 3668
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3669 3670
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3671

3672 3673 3674
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3675 3676
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3677 3678 3679 3680 3681 3682 3683

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3684 3685 3686 3687
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3688
	vlv_display_irq_postinstall(dev_priv);
3689 3690 3691 3692 3693 3694 3695 3696 3697

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3698 3699 3700 3701 3702 3703 3704
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3705
	gen8_irq_reset(dev);
3706 3707
}

3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3719
	dev_priv->irq_mask = ~0;
3720 3721
}

J
Jesse Barnes 已提交
3722 3723
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3724
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3725 3726 3727 3728

	if (!dev_priv)
		return;

3729 3730
	I915_WRITE(VLV_MASTER_IER, 0);

3731 3732
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3733
	I915_WRITE(HWSTAM, 0xffffffff);
3734

3735
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3736 3737
}

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3748
	gen8_gt_irq_reset(dev_priv);
3749

3750
	GEN5_IRQ_RESET(GEN8_PCU_);
3751

3752
	vlv_display_irq_uninstall(dev_priv);
3753 3754
}

3755
static void ironlake_irq_uninstall(struct drm_device *dev)
3756
{
3757
	struct drm_i915_private *dev_priv = dev->dev_private;
3758 3759 3760 3761

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3762
	ironlake_irq_reset(dev);
3763 3764
}

3765
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3766
{
3767
	struct drm_i915_private *dev_priv = dev->dev_private;
3768
	int pipe;
3769

3770
	for_each_pipe(dev_priv, pipe)
3771
		I915_WRITE(PIPESTAT(pipe), 0);
3772 3773 3774
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3775 3776 3777 3778
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3779
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3780 3781 3782 3783 3784 3785 3786 3787 3788

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3789
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3790 3791 3792 3793 3794 3795 3796 3797
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3798 3799
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3800
	spin_lock_irq(&dev_priv->irq_lock);
3801 3802
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3803
	spin_unlock_irq(&dev_priv->irq_lock);
3804

C
Chris Wilson 已提交
3805 3806 3807
	return 0;
}

3808 3809 3810 3811
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3812
			       int plane, int pipe, u32 iir)
3813
{
3814
	struct drm_i915_private *dev_priv = dev->dev_private;
3815
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3816

3817
	if (!intel_pipe_handle_vblank(dev, pipe))
3818 3819 3820
		return false;

	if ((iir & flip_pending) == 0)
3821
		goto check_page_flip;
3822 3823 3824 3825 3826 3827 3828 3829

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3830
		goto check_page_flip;
3831

3832
	intel_prepare_page_flip(dev, plane);
3833 3834
	intel_finish_page_flip(dev, pipe);
	return true;
3835 3836 3837 3838

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3839 3840
}

3841
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3842
{
3843
	struct drm_device *dev = arg;
3844
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3845 3846 3847 3848 3849 3850 3851
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3852 3853 3854
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3865
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3866
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3867
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3868

3869
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3870 3871 3872 3873 3874 3875
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3876
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3877 3878
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3879
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3880 3881 3882 3883 3884

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3885
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3886

3887
		for_each_pipe(dev_priv, pipe) {
3888
			int plane = pipe;
3889
			if (HAS_FBC(dev))
3890 3891
				plane = !plane;

3892
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3893 3894
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3895

3896
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3897
				i9xx_pipe_crc_irq_handler(dev, pipe);
3898

3899 3900 3901
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3902
		}
C
Chris Wilson 已提交
3903 3904 3905 3906 3907 3908 3909 3910 3911

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3912
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3913 3914
	int pipe;

3915
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3916 3917 3918 3919 3920 3921 3922 3923 3924
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3925 3926
static void i915_irq_preinstall(struct drm_device * dev)
{
3927
	struct drm_i915_private *dev_priv = dev->dev_private;
3928 3929 3930 3931 3932 3933 3934
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3935
	I915_WRITE16(HWSTAM, 0xeffe);
3936
	for_each_pipe(dev_priv, pipe)
3937 3938 3939 3940 3941 3942 3943 3944
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3945
	struct drm_i915_private *dev_priv = dev->dev_private;
3946
	u32 enable_mask;
3947

3948 3949 3950 3951 3952 3953 3954 3955
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3956
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3957 3958 3959 3960 3961 3962 3963

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3964
	if (I915_HAS_HOTPLUG(dev)) {
3965 3966 3967
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3968 3969 3970 3971 3972 3973 3974 3975 3976 3977
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3978
	i915_enable_asle_pipestat(dev);
3979

3980 3981
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3982
	spin_lock_irq(&dev_priv->irq_lock);
3983 3984
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3985
	spin_unlock_irq(&dev_priv->irq_lock);
3986

3987 3988 3989
	return 0;
}

3990 3991 3992 3993 3994 3995
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3996
	struct drm_i915_private *dev_priv = dev->dev_private;
3997 3998
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3999
	if (!intel_pipe_handle_vblank(dev, pipe))
4000 4001 4002
		return false;

	if ((iir & flip_pending) == 0)
4003
		goto check_page_flip;
4004 4005 4006 4007 4008 4009 4010 4011

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4012
		goto check_page_flip;
4013

4014
	intel_prepare_page_flip(dev, plane);
4015 4016
	intel_finish_page_flip(dev, pipe);
	return true;
4017 4018 4019 4020

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4021 4022
}

4023
static irqreturn_t i915_irq_handler(int irq, void *arg)
4024
{
4025
	struct drm_device *dev = arg;
4026
	struct drm_i915_private *dev_priv = dev->dev_private;
4027
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4028 4029 4030 4031
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4032

4033 4034 4035
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4036
	iir = I915_READ(IIR);
4037 4038
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4039
		bool blc_event = false;
4040 4041 4042 4043 4044 4045

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4046
		spin_lock(&dev_priv->irq_lock);
4047
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4048
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4049

4050
		for_each_pipe(dev_priv, pipe) {
4051 4052 4053
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

4054
			/* Clear the PIPE*STAT regs before the IIR */
4055 4056
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4057
				irq_received = true;
4058 4059
			}
		}
4060
		spin_unlock(&dev_priv->irq_lock);
4061 4062 4063 4064 4065

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4066 4067 4068
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4069

4070
		I915_WRITE(IIR, iir & ~flip_mask);
4071 4072 4073
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4074
			notify_ring(&dev_priv->ring[RCS]);
4075

4076
		for_each_pipe(dev_priv, pipe) {
4077
			int plane = pipe;
4078
			if (HAS_FBC(dev))
4079
				plane = !plane;
4080

4081
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4082 4083
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4084 4085 4086

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4087 4088

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4089
				i9xx_pipe_crc_irq_handler(dev, pipe);
4090

4091 4092 4093
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4114
		ret = IRQ_HANDLED;
4115
		iir = new_iir;
4116
	} while (iir & ~flip_mask);
4117 4118 4119 4120 4121 4122

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4123
	struct drm_i915_private *dev_priv = dev->dev_private;
4124 4125 4126 4127 4128 4129 4130
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4131
	I915_WRITE16(HWSTAM, 0xffff);
4132
	for_each_pipe(dev_priv, pipe) {
4133
		/* Clear enable bits; then clear status bits */
4134
		I915_WRITE(PIPESTAT(pipe), 0);
4135 4136
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4137 4138 4139 4140 4141 4142 4143 4144
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4145
	struct drm_i915_private *dev_priv = dev->dev_private;
4146 4147
	int pipe;

4148 4149
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4150 4151

	I915_WRITE(HWSTAM, 0xeffe);
4152
	for_each_pipe(dev_priv, pipe)
4153 4154 4155 4156 4157 4158 4159 4160
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4161
	struct drm_i915_private *dev_priv = dev->dev_private;
4162
	u32 enable_mask;
4163 4164 4165
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4166
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4167
			       I915_DISPLAY_PORT_INTERRUPT |
4168 4169 4170 4171 4172 4173 4174
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4175 4176
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4177 4178 4179 4180
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4181

4182 4183
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4184
	spin_lock_irq(&dev_priv->irq_lock);
4185 4186 4187
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4188
	spin_unlock_irq(&dev_priv->irq_lock);
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4209 4210 4211
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4212
	i915_enable_asle_pipestat(dev);
4213 4214 4215 4216

	return 0;
}

4217
static void i915_hpd_irq_setup(struct drm_device *dev)
4218
{
4219
	struct drm_i915_private *dev_priv = dev->dev_private;
4220
	struct intel_encoder *intel_encoder;
4221 4222
	u32 hotplug_en;

4223 4224
	assert_spin_locked(&dev_priv->irq_lock);

4225 4226 4227 4228 4229
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
	for_each_intel_encoder(dev, intel_encoder)
4230
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4243 4244
}

4245
static irqreturn_t i965_irq_handler(int irq, void *arg)
4246
{
4247
	struct drm_device *dev = arg;
4248
	struct drm_i915_private *dev_priv = dev->dev_private;
4249 4250 4251
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4252 4253 4254
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4255

4256 4257 4258
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4259 4260 4261
	iir = I915_READ(IIR);

	for (;;) {
4262
		bool irq_received = (iir & ~flip_mask) != 0;
4263 4264
		bool blc_event = false;

4265 4266 4267 4268 4269
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4270
		spin_lock(&dev_priv->irq_lock);
4271
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4272
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4273

4274
		for_each_pipe(dev_priv, pipe) {
4275 4276 4277 4278 4279 4280 4281 4282
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4283
				irq_received = true;
4284 4285
			}
		}
4286
		spin_unlock(&dev_priv->irq_lock);
4287 4288 4289 4290 4291 4292 4293

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4294 4295
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4296

4297
		I915_WRITE(IIR, iir & ~flip_mask);
4298 4299 4300
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4301
			notify_ring(&dev_priv->ring[RCS]);
4302
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4303
			notify_ring(&dev_priv->ring[VCS]);
4304

4305
		for_each_pipe(dev_priv, pipe) {
4306
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4307 4308
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4309 4310 4311

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4312 4313

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4314
				i9xx_pipe_crc_irq_handler(dev, pipe);
4315

4316 4317
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4318
		}
4319 4320 4321 4322

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4323 4324 4325
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4349
	struct drm_i915_private *dev_priv = dev->dev_private;
4350 4351 4352 4353 4354
	int pipe;

	if (!dev_priv)
		return;

4355 4356
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4357 4358

	I915_WRITE(HWSTAM, 0xffffffff);
4359
	for_each_pipe(dev_priv, pipe)
4360 4361 4362 4363
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4364
	for_each_pipe(dev_priv, pipe)
4365 4366 4367 4368 4369
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4370
static void intel_hpd_irq_storm_reenable_work(struct work_struct *work)
4371
{
4372 4373
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
4374
			     hotplug.reenable_work.work);
4375 4376 4377 4378
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4379 4380
	intel_runtime_pm_get(dev_priv);

4381
	spin_lock_irq(&dev_priv->irq_lock);
4382
	for_each_hpd_pin(i) {
4383 4384
		struct drm_connector *connector;

4385
		if (dev_priv->hotplug.stats[i].state != HPD_DISABLED)
4386 4387
			continue;

4388
		dev_priv->hotplug.stats[i].state = HPD_ENABLED;
4389 4390 4391 4392 4393 4394 4395

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4396
							 connector->name);
4397 4398 4399 4400 4401 4402 4403 4404
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4405
	spin_unlock_irq(&dev_priv->irq_lock);
4406 4407

	intel_runtime_pm_put(dev_priv);
4408 4409
}

4410 4411 4412 4413 4414 4415 4416
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4417
void intel_irq_init(struct drm_i915_private *dev_priv)
4418
{
4419
	struct drm_device *dev = dev_priv->dev;
4420

4421 4422
	INIT_WORK(&dev_priv->hotplug.hotplug_work, i915_hotplug_work_func);
	INIT_WORK(&dev_priv->hotplug.dig_port_work, i915_digport_work_func);
4423
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4424
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4425

4426
	/* Let's track the enabled rps events */
4427
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4428
		/* WaGsvRC0ResidencyMethod:vlv */
4429
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4430 4431
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4432

4433 4434
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4435
	INIT_DELAYED_WORK(&dev_priv->hotplug.reenable_work,
4436
			  intel_hpd_irq_storm_reenable_work);
4437

4438
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4439

4440
	if (IS_GEN2(dev_priv)) {
4441 4442
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4443
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4444 4445
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4446 4447 4448
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4449 4450
	}

4451 4452 4453 4454 4455
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4456
	if (!IS_GEN2(dev_priv))
4457 4458
		dev->vblank_disable_immediate = true;

4459 4460
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4461

4462
	if (IS_CHERRYVIEW(dev_priv)) {
4463 4464 4465 4466 4467 4468 4469
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4470
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4471 4472 4473 4474 4475 4476
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4477
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4478
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4479
		dev->driver->irq_handler = gen8_irq_handler;
4480
		dev->driver->irq_preinstall = gen8_irq_reset;
4481 4482 4483 4484
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4485 4486 4487 4488
		if (HAS_PCH_SPLIT(dev))
			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
		else
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4489 4490
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4491
		dev->driver->irq_preinstall = ironlake_irq_reset;
4492 4493 4494 4495
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4496
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4497
	} else {
4498
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4499 4500 4501 4502
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4503
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4504 4505 4506 4507
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4508
		} else {
4509 4510 4511 4512
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4513
		}
4514 4515
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4516 4517 4518 4519
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4520

4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4533
void intel_hpd_init(struct drm_i915_private *dev_priv)
4534
{
4535
	struct drm_device *dev = dev_priv->dev;
4536 4537 4538
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4539

4540
	for_each_hpd_pin(i) {
4541 4542
		dev_priv->hotplug.stats[i].count = 0;
		dev_priv->hotplug.stats[i].state = HPD_ENABLED;
4543 4544 4545 4546
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4547 4548 4549
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4550 4551
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4552 4553 4554

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4555
	spin_lock_irq(&dev_priv->irq_lock);
4556 4557
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4558
	spin_unlock_irq(&dev_priv->irq_lock);
4559
}
4560

4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4584 4585 4586 4587 4588 4589 4590
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4591 4592 4593 4594 4595 4596 4597
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4598 4599 4600 4601 4602 4603 4604
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4605
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4606
{
4607
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4608
	dev_priv->pm.irqs_enabled = false;
4609
	synchronize_irq(dev_priv->dev->irq);
4610 4611
}

4612 4613 4614 4615 4616 4617 4618
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4619
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4620
{
4621
	dev_priv->pm.irqs_enabled = true;
4622 4623
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4624
}