i915_irq.c 131.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
218 219 220
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

P
Paulo Zanoni 已提交
242 243 244 245 246 247 248 249 250 251 252 253
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

254 255
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

256
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257 258
		return;

P
Paulo Zanoni 已提交
259 260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267 268 269
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

270
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
271 272 273 274
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

275
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276 277 278 279
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

280
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281 282 283 284
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

285
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
290
/**
291 292 293 294 295
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
296 297 298 299
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
300
	uint32_t new_val;
P
Paulo Zanoni 已提交
301

302 303
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
304 305
	assert_spin_locked(&dev_priv->irq_lock);

306
	new_val = dev_priv->pm_irq_mask;
307 308 309
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

310 311
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
312 313
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
314
	}
P
Paulo Zanoni 已提交
315 316
}

317
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
318
{
319 320 321
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
322 323 324
	snb_update_pm_irq(dev_priv, mask, mask);
}

325 326
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331 332 333 334 335 336 337 338
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
339 340 341
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
342
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
343 344 345 346 347

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
348
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
349 350 351
	spin_unlock_irq(&dev_priv->irq_lock);
}

352
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
353 354
{
	spin_lock_irq(&dev_priv->irq_lock);
355

356
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
357
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
358
	dev_priv->rps.interrupts_enabled = true;
359 360
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
361
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
362

363 364 365
	spin_unlock_irq(&dev_priv->irq_lock);
}

366 367 368
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
369
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
370
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
371 372
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
373 374 375 376 377 378 379 380 381 382
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

383
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
384
{
I
Imre Deak 已提交
385 386 387 388 389 390
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

391 392
	spin_lock_irq(&dev_priv->irq_lock);

393
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
394 395

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
396 397
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
398 399 400

	spin_unlock_irq(&dev_priv->irq_lock);

401
	synchronize_irq(dev_priv->dev->irq);
402 403
}

404
/**
405 406 407 408 409
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

468 469 470 471 472 473
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
474 475 476
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
477 478 479 480 481
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

482 483
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

484 485
	assert_spin_locked(&dev_priv->irq_lock);

486
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
487 488
		return;

489 490 491
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
492

D
Daniel Vetter 已提交
493
static void
494 495
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
496
{
497
	i915_reg_t reg = PIPESTAT(pipe);
498
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
499

500
	assert_spin_locked(&dev_priv->irq_lock);
501
	WARN_ON(!intel_irqs_enabled(dev_priv));
502

503 504 505 506
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
507 508 509
		return;

	if ((pipestat & enable_mask) == enable_mask)
510 511
		return;

512 513
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

514
	/* Enable the interrupt, clear any pending status */
515
	pipestat |= enable_mask | status_mask;
516 517
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
518 519
}

D
Daniel Vetter 已提交
520
static void
521 522
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
523
{
524
	i915_reg_t reg = PIPESTAT(pipe);
525
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
526

527
	assert_spin_locked(&dev_priv->irq_lock);
528
	WARN_ON(!intel_irqs_enabled(dev_priv));
529

530 531 532 533
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
534 535
		return;

536 537 538
	if ((pipestat & enable_mask) == 0)
		return;

539 540
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

541
	pipestat &= ~enable_mask;
542 543
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
544 545
}

546 547 548 549 550
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
551 552
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
553 554 555
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
556 557 558 559 560 561
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
562 563 564 565 566 567 568 569 570 571 572 573

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

574 575 576 577 578 579
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

580
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
581 582 583 584
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
585 586 587 588 589 590 591 592 593
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

594
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 596 597 598
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
599 600 601
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

602
/**
603
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
604
 * @dev: drm device
605
 */
606
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
607
{
608
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
609 610
		return;

611
	spin_lock_irq(&dev_priv->irq_lock);
612

613
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
614
	if (INTEL_GEN(dev_priv) >= 4)
615
		i915_enable_pipestat(dev_priv, PIPE_A,
616
				     PIPE_LEGACY_BLC_EVENT_STATUS);
617

618
	spin_unlock_irq(&dev_priv->irq_lock);
619 620
}

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

671
static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
672 673 674 675 676
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

677 678 679
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
680
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
681
{
682
	struct drm_i915_private *dev_priv = dev->dev_private;
683
	i915_reg_t high_frame, low_frame;
684
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
685 686
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
687
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
688

689 690 691 692 693
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
694

695 696 697 698 699 700
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

701 702
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
703

704 705 706 707 708 709
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
710
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
711
		low   = I915_READ(low_frame);
712
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
713 714
	} while (high1 != high2);

715
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
716
	pixel = low & PIPE_PIXEL_MASK;
717
	low >>= PIPE_FRAME_LOW_SHIFT;
718 719 720 721 722 723

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
724
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
725 726
}

727
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
728
{
729
	struct drm_i915_private *dev_priv = dev->dev_private;
730

731
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
732 733
}

734
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
735 736 737 738
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
739
	const struct drm_display_mode *mode = &crtc->base.hwmode;
740
	enum pipe pipe = crtc->pipe;
741
	int position, vtotal;
742

743
	vtotal = mode->crtc_vtotal;
744 745 746
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

747
	if (IS_GEN2(dev_priv))
748
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
749
	else
750
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
751

752 753 754 755 756 757 758 759 760 761 762 763
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
764
	if (HAS_DDI(dev_priv) && !position) {
765 766 767 768 769 770 771 772 773 774 775 776 777
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

778
	/*
779 780
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
781
	 */
782
	return (position + crtc->scanline_offset) % vtotal;
783 784
}

785
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
786
				    unsigned int flags, int *vpos, int *hpos,
787 788
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
789
{
790 791 792
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
793
	int position;
794
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
795 796
	bool in_vbl = true;
	int ret = 0;
797
	unsigned long irqflags;
798

799
	if (WARN_ON(!mode->crtc_clock)) {
800
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
801
				 "pipe %c\n", pipe_name(pipe));
802 803 804
		return 0;
	}

805
	htotal = mode->crtc_htotal;
806
	hsync_start = mode->crtc_hsync_start;
807 808 809
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
810

811 812 813 814 815 816
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

817 818
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

819 820 821 822 823 824
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
825

826 827 828 829 830 831
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

832
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
833 834 835
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
836
		position = __intel_get_crtc_scanline(intel_crtc);
837 838 839 840 841
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
842
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
843

844 845 846 847
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
848

849 850 851 852 853 854 855 856 857 858 859 860
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

861 862 863 864 865 866 867 868 869 870
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
871 872
	}

873 874 875 876 877 878 879 880
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

881 882 883 884 885 886 887 888 889 890 891 892
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
893

894
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
895 896 897 898 899 900
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
901 902 903

	/* In vblank? */
	if (in_vbl)
904
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
905 906 907 908

	return ret;
}

909 910 911 912 913 914 915 916 917 918 919 920 921
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

922
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
923 924 925 926
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
927
	struct drm_crtc *crtc;
928

929 930
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
931 932 933 934
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
935 936
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
937
		DRM_ERROR("Invalid crtc %u\n", pipe);
938 939 940
		return -EINVAL;
	}

941
	if (!crtc->hwmode.crtc_clock) {
942
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
943 944
		return -EBUSY;
	}
945 946

	/* Helper routine in DRM core does all the work: */
947 948
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
949
						     &crtc->hwmode);
950 951
}

952
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
953
{
954
	u32 busy_up, busy_down, max_avg, min_avg;
955 956
	u8 new_delay;

957
	spin_lock(&mchdev_lock);
958

959 960
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

961
	new_delay = dev_priv->ips.cur_delay;
962

963
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
964 965
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
966 967 968 969
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
970
	if (busy_up > max_avg) {
971 972 973 974
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
975
	} else if (busy_down < min_avg) {
976 977 978 979
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
980 981
	}

982
	if (ironlake_set_drps(dev_priv, new_delay))
983
		dev_priv->ips.cur_delay = new_delay;
984

985
	spin_unlock(&mchdev_lock);
986

987 988 989
	return;
}

990
static void notify_ring(struct intel_engine_cs *engine)
991
{
992
	if (!intel_engine_initialized(engine))
993 994
		return;

995
	trace_i915_gem_request_notify(engine);
996
	engine->user_interrupts++;
997

998
	wake_up_all(&engine->irq_queue);
999 1000
}

1001 1002
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1003
{
1004 1005 1006 1007
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1008

1009 1010 1011 1012 1013 1014
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1015
	unsigned int mul = 100;
1016

1017 1018
	if (old->cz_clock == 0)
		return false;
1019

1020 1021 1022
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1023
	time = now->cz_clock - old->cz_clock;
1024
	time *= threshold * dev_priv->czclk_freq;
1025

1026 1027 1028
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1029
	 */
1030 1031
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1032
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1033

1034
	return c0 >= time;
1035 1036
}

1037
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1038
{
1039 1040 1041
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1042

1043 1044 1045 1046
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1047

1048
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1049
		return 0;
1050

1051 1052 1053
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1054

1055 1056 1057
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1058
				  dev_priv->rps.down_threshold))
1059 1060 1061
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1062

1063 1064 1065
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1066
				 dev_priv->rps.up_threshold))
1067 1068
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1069 1070
	}

1071
	return events;
1072 1073
}

1074 1075
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1076
	struct intel_engine_cs *engine;
1077

1078
	for_each_engine(engine, dev_priv)
1079
		if (engine->irq_refcount)
1080 1081 1082 1083 1084
			return true;

	return false;
}

1085
static void gen6_pm_rps_work(struct work_struct *work)
1086
{
1087 1088
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1089 1090
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1091
	u32 pm_iir;
1092

1093
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1094 1095 1096 1097 1098
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1099 1100 1101 1102 1103 1104 1105 1106

	/*
	 * The RPS work is synced during runtime suspend, we don't require a
	 * wakeref. TODO: instead of disabling the asserts make sure that we
	 * always hold an RPM reference while the work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

1107 1108
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1109 1110
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1111 1112
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1113
	spin_unlock_irq(&dev_priv->irq_lock);
1114

1115
	/* Make sure we didn't queue anything we're not going to process. */
1116
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1117

1118
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1119
		goto out;
1120

1121
	mutex_lock(&dev_priv->rps.hw_lock);
1122

1123 1124
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1125
	adj = dev_priv->rps.last_adj;
1126
	new_delay = dev_priv->rps.cur_freq;
1127 1128 1129 1130 1131 1132 1133
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1134 1135
		if (adj > 0)
			adj *= 2;
1136 1137
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1138 1139 1140 1141
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1142
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1143
			new_delay = dev_priv->rps.efficient_freq;
1144 1145
			adj = 0;
		}
1146 1147
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1148
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1149 1150
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1151
		else
1152
			new_delay = dev_priv->rps.min_freq_softlimit;
1153 1154 1155 1156
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1157 1158
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1159
	} else { /* unknown event */
1160
		adj = 0;
1161
	}
1162

1163 1164
	dev_priv->rps.last_adj = adj;

1165 1166 1167
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1168
	new_delay += adj;
1169
	new_delay = clamp_t(int, new_delay, min, max);
1170

1171
	intel_set_rps(dev_priv->dev, new_delay);
1172

1173
	mutex_unlock(&dev_priv->rps.hw_lock);
1174 1175
out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1176 1177
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1190 1191
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1192
	u32 error_status, row, bank, subbank;
1193
	char *parity_event[6];
1194
	uint32_t misccpctl;
1195
	uint8_t slice = 0;
1196 1197 1198 1199 1200 1201 1202

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1203 1204 1205 1206
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1207 1208 1209 1210
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1211
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1212
		i915_reg_t reg;
1213

1214
		slice--;
1215
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1216
			break;
1217

1218
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1219

1220
		reg = GEN7_L3CDERRST1(slice);
1221

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1237
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1238
				   KOBJ_CHANGE, parity_event);
1239

1240 1241
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1242

1243 1244 1245 1246 1247
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1248

1249
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1250

1251 1252
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1253
	spin_lock_irq(&dev_priv->irq_lock);
1254
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1255
	spin_unlock_irq(&dev_priv->irq_lock);
1256 1257

	mutex_unlock(&dev_priv->dev->struct_mutex);
1258 1259
}

1260 1261
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1262
{
1263
	if (!HAS_L3_DPF(dev_priv))
1264 1265
		return;

1266
	spin_lock(&dev_priv->irq_lock);
1267
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1268
	spin_unlock(&dev_priv->irq_lock);
1269

1270
	iir &= GT_PARITY_ERROR(dev_priv);
1271 1272 1273 1274 1275 1276
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1277
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1278 1279
}

1280
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1281 1282 1283 1284
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1285
		notify_ring(&dev_priv->engine[RCS]);
1286
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1287
		notify_ring(&dev_priv->engine[VCS]);
1288 1289
}

1290
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1291 1292 1293
			       u32 gt_iir)
{

1294 1295
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1296
		notify_ring(&dev_priv->engine[RCS]);
1297
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1298
		notify_ring(&dev_priv->engine[VCS]);
1299
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1300
		notify_ring(&dev_priv->engine[BCS]);
1301

1302 1303
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1304 1305
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1306

1307 1308
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1309 1310
}

1311
static __always_inline void
1312
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1313 1314
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1315
		notify_ring(engine);
1316
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1317
		tasklet_schedule(&engine->irq_tasklet);
1318 1319
}

1320 1321 1322
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1323 1324 1325 1326
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1327 1328 1329
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1330 1331 1332 1333 1334
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1335
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1336 1337 1338
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1339
			ret = IRQ_HANDLED;
1340
		} else
1341
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1342 1343
	}

1344
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1345 1346 1347
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1348 1349 1350 1351 1352
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1353
	if (master_ctl & GEN8_GT_PM_IRQ) {
1354 1355
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
		if (gt_iir[2] & dev_priv->pm_rps_events) {
1356
			I915_WRITE_FW(GEN8_GT_IIR(2),
1357
				      gt_iir[2] & dev_priv->pm_rps_events);
1358
			ret = IRQ_HANDLED;
1359 1360 1361 1362
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1363 1364 1365
	return ret;
}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
		gen8_cs_irq_handler(&dev_priv->engine[RCS],
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[BCS],
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
		gen8_cs_irq_handler(&dev_priv->engine[VCS],
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
		gen8_cs_irq_handler(&dev_priv->engine[VECS],
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
}

1391 1392 1393 1394
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1395
		return val & PORTA_HOTPLUG_LONG_DETECT;
1396 1397 1398 1399 1400 1401 1402 1403 1404
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1441
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1442 1443 1444
{
	switch (port) {
	case PORT_B:
1445
		return val & PORTB_HOTPLUG_LONG_DETECT;
1446
	case PORT_C:
1447
		return val & PORTC_HOTPLUG_LONG_DETECT;
1448
	case PORT_D:
1449 1450 1451
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1452 1453 1454
	}
}

1455
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1456 1457 1458
{
	switch (port) {
	case PORT_B:
1459
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1460
	case PORT_C:
1461
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1462
	case PORT_D:
1463 1464 1465
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1466 1467 1468
	}
}

1469 1470 1471 1472 1473 1474 1475
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1476
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1477
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1478 1479
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1480
{
1481
	enum port port;
1482 1483 1484
	int i;

	for_each_hpd_pin(i) {
1485 1486
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1487

1488 1489
		*pin_mask |= BIT(i);

1490 1491 1492
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1493
		if (long_pulse_detect(port, dig_hotplug_reg))
1494
			*long_mask |= BIT(i);
1495 1496 1497 1498 1499 1500 1501
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1502
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1503
{
1504
	wake_up_all(&dev_priv->gmbus_wait_queue);
1505 1506
}

1507
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1508
{
1509
	wake_up_all(&dev_priv->gmbus_wait_queue);
1510 1511
}

1512
#if defined(CONFIG_DEBUG_FS)
1513 1514
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1515 1516 1517
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1518 1519 1520
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1521
	int head, tail;
1522

1523 1524
	spin_lock(&pipe_crc->lock);

1525
	if (!pipe_crc->entries) {
1526
		spin_unlock(&pipe_crc->lock);
1527
		DRM_DEBUG_KMS("spurious interrupt\n");
1528 1529 1530
		return;
	}

1531 1532
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1533 1534

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1535
		spin_unlock(&pipe_crc->lock);
1536 1537 1538 1539 1540
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1541

1542 1543
	entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
								 pipe);
1544 1545 1546 1547 1548
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1549 1550

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1551 1552 1553
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1554 1555

	wake_up_interruptible(&pipe_crc->wq);
1556
}
1557 1558
#else
static inline void
1559 1560
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1561 1562 1563 1564 1565
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1566

1567 1568
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1569
{
1570
	display_pipe_crc_irq_handler(dev_priv, pipe,
1571 1572
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1573 1574
}

1575 1576
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1577
{
1578
	display_pipe_crc_irq_handler(dev_priv, pipe,
1579 1580 1581 1582 1583
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1584
}
1585

1586 1587
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1588
{
1589 1590
	uint32_t res1, res2;

1591
	if (INTEL_GEN(dev_priv) >= 3)
1592 1593 1594 1595
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1596
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1597 1598 1599
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1600

1601
	display_pipe_crc_irq_handler(dev_priv, pipe,
1602 1603 1604 1605
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1606
}
1607

1608 1609 1610 1611
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1612
{
1613
	if (pm_iir & dev_priv->pm_rps_events) {
1614
		spin_lock(&dev_priv->irq_lock);
1615
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1616 1617 1618 1619
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1620
		spin_unlock(&dev_priv->irq_lock);
1621 1622
	}

1623 1624 1625
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1626
	if (HAS_VEBOX(dev_priv)) {
1627
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1628
			notify_ring(&dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1629

1630 1631
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1632
	}
1633 1634
}

1635 1636
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1637
{
1638
	return drm_handle_vblank(dev_priv->dev, pipe);
1639 1640
}

1641 1642
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1643 1644 1645
{
	int pipe;

1646
	spin_lock(&dev_priv->irq_lock);
1647 1648 1649 1650 1651 1652

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1653
	for_each_pipe(dev_priv, pipe) {
1654
		i915_reg_t reg;
1655
		u32 mask, iir_bit = 0;
1656

1657 1658 1659 1660 1661 1662 1663
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1664 1665 1666

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1667 1668 1669 1670 1671 1672 1673 1674

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1675 1676 1677
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1678 1679 1680 1681 1682
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1683 1684 1685
			continue;

		reg = PIPESTAT(pipe);
1686 1687
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1688 1689 1690 1691

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1692 1693
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1694 1695
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1696
	spin_unlock(&dev_priv->irq_lock);
1697 1698
}

1699
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1700 1701 1702
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1703

1704
	for_each_pipe(dev_priv, pipe) {
1705
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1706 1707
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1708

1709
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1710 1711
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip(dev_priv, pipe);
1712 1713 1714
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1715
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1716

1717 1718
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1719 1720 1721
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1722
		gmbus_irq_handler(dev_priv);
1723 1724
}

1725
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1726 1727 1728
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1729 1730
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1731

1732 1733 1734
	return hotplug_status;
}

1735
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1736 1737 1738
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1739

1740 1741
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1742
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1743

1744 1745 1746 1747 1748
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1749
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1750
		}
1751 1752

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1753
			dp_aux_irq_handler(dev_priv);
1754 1755
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1756

1757 1758
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1759
					   hotplug_trigger, hpd_status_i915,
1760
					   i9xx_port_hotplug_long_detect);
1761
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1762
		}
1763
	}
1764 1765
}

1766
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1767
{
1768
	struct drm_device *dev = arg;
1769
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1770 1771
	irqreturn_t ret = IRQ_NONE;

1772 1773 1774
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1775 1776 1777
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1778
	do {
1779
		u32 iir, gt_iir, pm_iir;
1780
		u32 pipe_stats[I915_MAX_PIPES] = {};
1781
		u32 hotplug_status = 0;
1782
		u32 ier = 0;
1783

J
Jesse Barnes 已提交
1784 1785
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1786
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1787 1788

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1789
			break;
J
Jesse Barnes 已提交
1790 1791 1792

		ret = IRQ_HANDLED;

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1806
		I915_WRITE(VLV_MASTER_IER, 0);
1807 1808
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1809 1810 1811 1812 1813 1814

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1815
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1816
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1817

1818 1819
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1820
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1821 1822 1823 1824 1825 1826 1827

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1828

1829
		I915_WRITE(VLV_IER, ier);
1830 1831
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1832

1833
		if (gt_iir)
1834
			snb_gt_irq_handler(dev_priv, gt_iir);
1835 1836 1837
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1838
		if (hotplug_status)
1839
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1840

1841
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1842
	} while (0);
J
Jesse Barnes 已提交
1843

1844 1845
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1846 1847 1848
	return ret;
}

1849 1850
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1851
	struct drm_device *dev = arg;
1852 1853 1854
	struct drm_i915_private *dev_priv = dev->dev_private;
	irqreturn_t ret = IRQ_NONE;

1855 1856 1857
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1858 1859 1860
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1861
	do {
1862
		u32 master_ctl, iir;
1863
		u32 gt_iir[4] = {};
1864
		u32 pipe_stats[I915_MAX_PIPES] = {};
1865
		u32 hotplug_status = 0;
1866 1867
		u32 ier = 0;

1868 1869
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1870

1871 1872
		if (master_ctl == 0 && iir == 0)
			break;
1873

1874 1875
		ret = IRQ_HANDLED;

1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1889
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1890 1891
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1892

1893
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1894

1895
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1896
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1897

1898 1899
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1900
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1901

1902 1903 1904 1905 1906 1907 1908
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1909
		I915_WRITE(VLV_IER, ier);
1910
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1911
		POSTING_READ(GEN8_MASTER_IRQ);
1912

1913 1914
		gen8_gt_irq_handler(dev_priv, gt_iir);

1915
		if (hotplug_status)
1916
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1917

1918
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1919
	} while (0);
1920

1921 1922
	enable_rpm_wakeref_asserts(dev_priv);

1923 1924 1925
	return ret;
}

1926 1927
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1928 1929 1930 1931
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1932 1933 1934 1935 1936 1937
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1938
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1939 1940 1941 1942 1943 1944 1945 1946
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1947
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1948 1949
	if (!hotplug_trigger)
		return;
1950 1951 1952 1953 1954

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1955
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1956 1957
}

1958
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1959
{
1960
	int pipe;
1961
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1962

1963
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1964

1965 1966 1967
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1968
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1969 1970
				 port_name(port));
	}
1971

1972
	if (pch_iir & SDE_AUX_MASK)
1973
		dp_aux_irq_handler(dev_priv);
1974

1975
	if (pch_iir & SDE_GMBUS)
1976
		gmbus_irq_handler(dev_priv);
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1987
	if (pch_iir & SDE_FDI_MASK)
1988
		for_each_pipe(dev_priv, pipe)
1989 1990 1991
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1992 1993 1994 1995 1996 1997 1998 1999

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2000
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2001 2002

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2003
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2004 2005
}

2006
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2007 2008
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2009
	enum pipe pipe;
2010

2011 2012 2013
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2014
	for_each_pipe(dev_priv, pipe) {
2015 2016
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2017

D
Daniel Vetter 已提交
2018
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2019 2020
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2021
			else
2022
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2023 2024
		}
	}
2025

2026 2027 2028
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2029
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2030 2031 2032
{
	u32 serr_int = I915_READ(SERR_INT);

2033 2034 2035
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2036
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2037
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2038 2039

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2040
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2041 2042

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2043
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2044 2045

	I915_WRITE(SERR_INT, serr_int);
2046 2047
}

2048
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2049 2050
{
	int pipe;
2051
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2052

2053
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2054

2055 2056 2057 2058 2059 2060
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2061 2062

	if (pch_iir & SDE_AUX_MASK_CPT)
2063
		dp_aux_irq_handler(dev_priv);
2064 2065

	if (pch_iir & SDE_GMBUS_CPT)
2066
		gmbus_irq_handler(dev_priv);
2067 2068 2069 2070 2071 2072 2073 2074

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2075
		for_each_pipe(dev_priv, pipe)
2076 2077 2078
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2079 2080

	if (pch_iir & SDE_ERROR_CPT)
2081
		cpt_serr_int_handler(dev_priv);
2082 2083
}

2084
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2099
				   spt_port_hotplug_long_detect);
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2114
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2115 2116

	if (pch_iir & SDE_GMBUS_CPT)
2117
		gmbus_irq_handler(dev_priv);
2118 2119
}

2120 2121
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2133
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2134 2135
}

2136 2137
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2138
{
2139
	enum pipe pipe;
2140 2141
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2142
	if (hotplug_trigger)
2143
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2144 2145

	if (de_iir & DE_AUX_CHANNEL_A)
2146
		dp_aux_irq_handler(dev_priv);
2147 2148

	if (de_iir & DE_GSE)
2149
		intel_opregion_asle_intr(dev_priv);
2150 2151 2152 2153

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2154
	for_each_pipe(dev_priv, pipe) {
2155
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2156 2157
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2158

2159
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2160
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2161

2162
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2163
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2164

2165 2166
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2167 2168
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip_plane(dev_priv, pipe);
2169
		}
2170 2171 2172 2173 2174 2175
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2176 2177
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2178
		else
2179
			ibx_irq_handler(dev_priv, pch_iir);
2180 2181 2182 2183 2184

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2185 2186
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2187 2188
}

2189 2190
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2191
{
2192
	enum pipe pipe;
2193 2194
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2195
	if (hotplug_trigger)
2196
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2197 2198

	if (de_iir & DE_ERR_INT_IVB)
2199
		ivb_err_int_handler(dev_priv);
2200 2201

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2202
		dp_aux_irq_handler(dev_priv);
2203 2204

	if (de_iir & DE_GSE_IVB)
2205
		intel_opregion_asle_intr(dev_priv);
2206

2207
	for_each_pipe(dev_priv, pipe) {
2208
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2209 2210
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2211 2212

		/* plane/pipes map 1:1 on ilk+ */
2213
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2214 2215
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip_plane(dev_priv, pipe);
2216 2217 2218 2219
		}
	}

	/* check event from PCH */
2220
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2221 2222
		u32 pch_iir = I915_READ(SDEIIR);

2223
		cpt_irq_handler(dev_priv, pch_iir);
2224 2225 2226 2227 2228 2229

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2230 2231 2232 2233 2234 2235 2236 2237
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2238
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2239
{
2240
	struct drm_device *dev = arg;
2241
	struct drm_i915_private *dev_priv = dev->dev_private;
2242
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2243
	irqreturn_t ret = IRQ_NONE;
2244

2245 2246 2247
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2248 2249 2250
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2251 2252 2253
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2254
	POSTING_READ(DEIER);
2255

2256 2257 2258 2259 2260
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2261
	if (!HAS_PCH_NOP(dev_priv)) {
2262 2263 2264 2265
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2266

2267 2268
	/* Find, clear, then process each source of interrupt */

2269
	gt_iir = I915_READ(GTIIR);
2270
	if (gt_iir) {
2271 2272
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2273
		if (INTEL_GEN(dev_priv) >= 6)
2274
			snb_gt_irq_handler(dev_priv, gt_iir);
2275
		else
2276
			ilk_gt_irq_handler(dev_priv, gt_iir);
2277 2278
	}

2279 2280
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2281 2282
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2283 2284
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2285
		else
2286
			ilk_display_irq_handler(dev_priv, de_iir);
2287 2288
	}

2289
	if (INTEL_GEN(dev_priv) >= 6) {
2290 2291 2292 2293
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2294
			gen6_rps_irq_handler(dev_priv, pm_iir);
2295
		}
2296
	}
2297 2298 2299

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2300
	if (!HAS_PCH_NOP(dev_priv)) {
2301 2302 2303
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2304

2305 2306 2307
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2308 2309 2310
	return ret;
}

2311 2312
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2313
				const u32 hpd[HPD_NUM_PINS])
2314
{
2315
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2316

2317 2318
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2319

2320
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2321
			   dig_hotplug_reg, hpd,
2322
			   bxt_port_hotplug_long_detect);
2323

2324
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2325 2326
}

2327 2328
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2329 2330
{
	irqreturn_t ret = IRQ_NONE;
2331
	u32 iir;
2332
	enum pipe pipe;
J
Jesse Barnes 已提交
2333

2334
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2335 2336 2337
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2338
			ret = IRQ_HANDLED;
2339
			if (iir & GEN8_DE_MISC_GSE)
2340
				intel_opregion_asle_intr(dev_priv);
2341 2342
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2343
		}
2344 2345
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2346 2347
	}

2348
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2349 2350 2351
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2352
			bool found = false;
2353

2354
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2355
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2356

2357 2358 2359 2360 2361 2362 2363
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2364
				dp_aux_irq_handler(dev_priv);
2365 2366 2367
				found = true;
			}

2368 2369 2370
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2371 2372
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2373 2374 2375 2376 2377
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2378 2379
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2380 2381
					found = true;
				}
2382 2383
			}

2384 2385
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2386 2387 2388
				found = true;
			}

2389
			if (!found)
2390
				DRM_ERROR("Unexpected DE Port interrupt\n");
2391
		}
2392 2393
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2394 2395
	}

2396
	for_each_pipe(dev_priv, pipe) {
2397
		u32 flip_done, fault_errors;
2398

2399 2400
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2401

2402 2403 2404 2405 2406
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2407

2408 2409
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2410

2411
		if (iir & GEN8_PIPE_VBLANK &&
2412 2413
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2414

2415 2416 2417 2418 2419
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2420

2421
		if (flip_done) {
2422 2423
			intel_prepare_page_flip(dev_priv, pipe);
			intel_finish_page_flip_plane(dev_priv, pipe);
2424
		}
2425

2426
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2427
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2428

2429 2430
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2431

2432 2433 2434 2435 2436
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2437

2438 2439 2440 2441
		if (fault_errors)
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  fault_errors);
2442 2443
	}

2444
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2445
	    master_ctl & GEN8_DE_PCH_IRQ) {
2446 2447 2448 2449 2450
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2451 2452 2453
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2454
			ret = IRQ_HANDLED;
2455 2456

			if (HAS_PCH_SPT(dev_priv))
2457
				spt_irq_handler(dev_priv, iir);
2458
			else
2459
				cpt_irq_handler(dev_priv, iir);
2460 2461 2462 2463 2464 2465 2466
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2467 2468
	}

2469 2470 2471 2472 2473 2474 2475 2476
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
2477
	u32 gt_iir[4] = {};
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2494 2495
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2496 2497
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2498 2499
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2500

2501 2502
	enable_rpm_wakeref_asserts(dev_priv);

2503 2504 2505
	return ret;
}

2506 2507 2508
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2509
	struct intel_engine_cs *engine;
2510 2511 2512 2513 2514 2515 2516 2517 2518

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2519
	for_each_engine(engine, dev_priv)
2520
		wake_up_all(&engine->irq_queue);
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2533
/**
2534
 * i915_reset_and_wakeup - do process context error handling work
2535
 * @dev: drm device
2536 2537 2538 2539
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2540
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2541
{
2542
	struct kobject *kobj = &dev_priv->dev->primary->kdev->kobj;
2543 2544 2545
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2546
	int ret;
2547

2548
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2549

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
2560
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
2561
		DRM_DEBUG_DRIVER("resetting chip\n");
2562
		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2563

2564 2565 2566 2567 2568 2569 2570 2571
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2572

2573
		intel_prepare_reset(dev_priv);
2574

2575 2576 2577 2578 2579 2580
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2581
		ret = i915_reset(dev_priv);
2582

2583
		intel_finish_reset(dev_priv);
2584

2585 2586
		intel_runtime_pm_put(dev_priv);

2587
		if (ret == 0)
2588
			kobject_uevent_env(kobj,
2589
					   KOBJ_CHANGE, reset_done_event);
2590

2591 2592 2593 2594 2595
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2596
	}
2597 2598
}

2599
static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
2600
{
2601
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2602
	u32 eir = I915_READ(EIR);
2603
	int pipe, i;
2604

2605 2606
	if (!eir)
		return;
2607

2608
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2609

2610
	i915_get_extra_instdone(dev_priv, instdone);
2611

2612
	if (IS_G4X(dev_priv)) {
2613 2614 2615
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2616 2617
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2618 2619
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2620 2621
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2622
			I915_WRITE(IPEIR_I965, ipeir);
2623
			POSTING_READ(IPEIR_I965);
2624 2625 2626
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2627 2628
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2629
			I915_WRITE(PGTBL_ER, pgtbl_err);
2630
			POSTING_READ(PGTBL_ER);
2631 2632 2633
		}
	}

2634
	if (!IS_GEN2(dev_priv)) {
2635 2636
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2637 2638
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2639
			I915_WRITE(PGTBL_ER, pgtbl_err);
2640
			POSTING_READ(PGTBL_ER);
2641 2642 2643 2644
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2645
		pr_err("memory refresh error:\n");
2646
		for_each_pipe(dev_priv, pipe)
2647
			pr_err("pipe %c stat: 0x%08x\n",
2648
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2649 2650 2651
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2652 2653
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2654 2655
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2656
		if (INTEL_GEN(dev_priv) < 4) {
2657 2658
			u32 ipeir = I915_READ(IPEIR);

2659 2660 2661
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2662
			I915_WRITE(IPEIR, ipeir);
2663
			POSTING_READ(IPEIR);
2664 2665 2666
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2667 2668 2669 2670
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2671
			I915_WRITE(IPEIR_I965, ipeir);
2672
			POSTING_READ(IPEIR_I965);
2673 2674 2675 2676
		}
	}

	I915_WRITE(EIR, eir);
2677
	POSTING_READ(EIR);
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2688 2689 2690
}

/**
2691
 * i915_handle_error - handle a gpu error
2692
 * @dev: drm device
2693
 * @engine_mask: mask representing engines that are hung
2694
 * Do some basic checking of register state at error time and
2695 2696 2697 2698 2699
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2700 2701
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2702
		       const char *fmt, ...)
2703
{
2704 2705
	va_list args;
	char error_msg[80];
2706

2707 2708 2709 2710
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2711 2712
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
	i915_report_and_clear_eir(dev_priv);
2713

2714
	if (engine_mask) {
2715
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2716
				&dev_priv->gpu_error.reset_counter);
2717

2718
		/*
2719 2720 2721
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2722 2723 2724 2725 2726 2727 2728 2729
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2730
		 */
2731
		i915_error_wake_up(dev_priv, false);
2732 2733
	}

2734
	i915_reset_and_wakeup(dev_priv);
2735 2736
}

2737 2738 2739
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2740
static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
2741
{
2742
	struct drm_i915_private *dev_priv = dev->dev_private;
2743
	unsigned long irqflags;
2744

2745
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2746
	if (INTEL_INFO(dev)->gen >= 4)
2747
		i915_enable_pipestat(dev_priv, pipe,
2748
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2749
	else
2750
		i915_enable_pipestat(dev_priv, pipe,
2751
				     PIPE_VBLANK_INTERRUPT_STATUS);
2752
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2753

2754 2755 2756
	return 0;
}

2757
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2758
{
2759
	struct drm_i915_private *dev_priv = dev->dev_private;
2760
	unsigned long irqflags;
2761
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2762
						     DE_PIPE_VBLANK(pipe);
2763 2764

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2765
	ilk_enable_display_irq(dev_priv, bit);
2766 2767 2768 2769 2770
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2771
static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2772
{
2773
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2774 2775 2776
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2777
	i915_enable_pipestat(dev_priv, pipe,
2778
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2779 2780 2781 2782 2783
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2784
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2785 2786 2787 2788 2789
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2790
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2791
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2792

2793 2794 2795
	return 0;
}

2796 2797 2798
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2799
static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
2800
{
2801
	struct drm_i915_private *dev_priv = dev->dev_private;
2802
	unsigned long irqflags;
2803

2804
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2805
	i915_disable_pipestat(dev_priv, pipe,
2806 2807
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2808 2809 2810
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2811
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2812
{
2813
	struct drm_i915_private *dev_priv = dev->dev_private;
2814
	unsigned long irqflags;
2815
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2816
						     DE_PIPE_VBLANK(pipe);
2817 2818

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2819
	ilk_disable_display_irq(dev_priv, bit);
2820 2821 2822
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2823
static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2824
{
2825
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2826 2827 2828
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2829
	i915_disable_pipestat(dev_priv, pipe,
2830
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2831 2832 2833
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2834
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2835 2836 2837 2838 2839
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2840
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2841 2842 2843
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2844
static bool
2845
ring_idle(struct intel_engine_cs *engine, u32 seqno)
2846
{
2847 2848
	return i915_seqno_passed(seqno,
				 READ_ONCE(engine->last_submitted_seqno));
B
Ben Gamari 已提交
2849 2850
}

2851
static bool
2852
ipehr_is_semaphore_wait(struct drm_i915_private *dev_priv, u32 ipehr)
2853
{
2854
	if (INTEL_GEN(dev_priv) >= 8) {
2855
		return (ipehr >> 23) == 0x1c;
2856 2857 2858 2859 2860 2861 2862
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2863
static struct intel_engine_cs *
2864 2865
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2866
{
2867
	struct drm_i915_private *dev_priv = engine->i915;
2868
	struct intel_engine_cs *signaller;
2869

2870
	if (INTEL_GEN(dev_priv) >= 8) {
2871
		for_each_engine(signaller, dev_priv) {
2872
			if (engine == signaller)
2873 2874
				continue;

2875
			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2876 2877
				return signaller;
		}
2878 2879 2880
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2881
		for_each_engine(signaller, dev_priv) {
2882
			if(engine == signaller)
2883 2884
				continue;

2885
			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2886 2887 2888 2889
				return signaller;
		}
	}

2890
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2891
		  engine->id, ipehr, offset);
2892 2893 2894 2895

	return NULL;
}

2896
static struct intel_engine_cs *
2897
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2898
{
2899
	struct drm_i915_private *dev_priv = engine->i915;
2900
	u32 cmd, ipehr, head;
2901 2902
	u64 offset = 0;
	int i, backwards;
2903

2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2921
	if (engine->buffer == NULL)
2922 2923
		return NULL;

2924
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2925
	if (!ipehr_is_semaphore_wait(engine->i915, ipehr))
2926
		return NULL;
2927

2928 2929 2930
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2931 2932
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2933 2934
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2935
	 */
2936
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2937
	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
2938

2939
	for (i = backwards; i; --i) {
2940 2941 2942 2943 2944
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2945
		head &= engine->buffer->size - 1;
2946 2947

		/* This here seems to blow up */
2948
		cmd = ioread32(engine->buffer->virtual_start + head);
2949 2950 2951
		if (cmd == ipehr)
			break;

2952 2953
		head -= 4;
	}
2954

2955 2956
	if (!i)
		return NULL;
2957

2958
	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
2959
	if (INTEL_GEN(dev_priv) >= 8) {
2960
		offset = ioread32(engine->buffer->virtual_start + head + 12);
2961
		offset <<= 32;
2962
		offset = ioread32(engine->buffer->virtual_start + head + 8);
2963
	}
2964
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2965 2966
}

2967
static int semaphore_passed(struct intel_engine_cs *engine)
2968
{
2969
	struct drm_i915_private *dev_priv = engine->i915;
2970
	struct intel_engine_cs *signaller;
2971
	u32 seqno;
2972

2973
	engine->hangcheck.deadlock++;
2974

2975
	signaller = semaphore_waits_for(engine, &seqno);
2976 2977 2978 2979
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
2980
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2981 2982
		return -1;

2983
	if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
2984 2985
		return 1;

2986 2987 2988
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2989 2990 2991
		return -1;

	return 0;
2992 2993 2994 2995
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2996
	struct intel_engine_cs *engine;
2997

2998
	for_each_engine(engine, dev_priv)
2999
		engine->hangcheck.deadlock = 0;
3000 3001
}

3002
static bool subunits_stuck(struct intel_engine_cs *engine)
3003
{
3004 3005 3006 3007
	u32 instdone[I915_NUM_INSTDONE_REG];
	bool stuck;
	int i;

3008
	if (engine->id != RCS)
3009 3010
		return true;

3011
	i915_get_extra_instdone(engine->i915, instdone);
3012

3013 3014 3015 3016 3017 3018 3019
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
	stuck = true;
	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
3020
		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
3021

3022
		if (tmp != engine->hangcheck.instdone[i])
3023 3024
			stuck = false;

3025
		engine->hangcheck.instdone[i] |= tmp;
3026 3027 3028 3029 3030 3031
	}

	return stuck;
}

static enum intel_ring_hangcheck_action
3032
head_stuck(struct intel_engine_cs *engine, u64 acthd)
3033
{
3034
	if (acthd != engine->hangcheck.acthd) {
3035 3036

		/* Clear subunit states on head movement */
3037 3038
		memset(engine->hangcheck.instdone, 0,
		       sizeof(engine->hangcheck.instdone));
3039

3040
		return HANGCHECK_ACTIVE;
3041
	}
3042

3043
	if (!subunits_stuck(engine))
3044 3045 3046 3047 3048 3049
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

static enum intel_ring_hangcheck_action
3050
ring_stuck(struct intel_engine_cs *engine, u64 acthd)
3051
{
3052
	struct drm_i915_private *dev_priv = engine->i915;
3053 3054 3055
	enum intel_ring_hangcheck_action ha;
	u32 tmp;

3056
	ha = head_stuck(engine, acthd);
3057 3058 3059
	if (ha != HANGCHECK_HUNG)
		return ha;

3060
	if (IS_GEN2(dev_priv))
3061
		return HANGCHECK_HUNG;
3062 3063 3064 3065 3066 3067

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3068
	tmp = I915_READ_CTL(engine);
3069
	if (tmp & RING_WAIT) {
3070
		i915_handle_error(dev_priv, 0,
3071
				  "Kicking stuck wait on %s",
3072 3073
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3074
		return HANGCHECK_KICK;
3075 3076
	}

3077
	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3078
		switch (semaphore_passed(engine)) {
3079
		default:
3080
			return HANGCHECK_HUNG;
3081
		case 1:
3082
			i915_handle_error(dev_priv, 0,
3083
					  "Kicking stuck semaphore on %s",
3084 3085
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3086
			return HANGCHECK_KICK;
3087
		case 0:
3088
			return HANGCHECK_WAIT;
3089
		}
3090
	}
3091

3092
	return HANGCHECK_HUNG;
3093 3094
}

3095 3096
static unsigned kick_waiters(struct intel_engine_cs *engine)
{
3097
	struct drm_i915_private *i915 = engine->i915;
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
	unsigned user_interrupts = READ_ONCE(engine->user_interrupts);

	if (engine->hangcheck.user_interrupts == user_interrupts &&
	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
		if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  engine->name);
		else
			DRM_INFO("Fake missed irq on %s\n",
				 engine->name);
		wake_up_all(&engine->irq_queue);
	}

	return user_interrupts;
}
3113
/*
B
Ben Gamari 已提交
3114
 * This is called when the chip hasn't reported back with completed
3115 3116 3117 3118 3119
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3120
 */
3121
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3122
{
3123 3124 3125
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
3126
	struct intel_engine_cs *engine;
3127
	enum intel_engine_id id;
3128
	int busy_count = 0, rings_hung = 0;
3129
	bool stuck[I915_NUM_ENGINES] = { 0 };
3130 3131 3132
#define BUSY 1
#define KICK 5
#define HUNG 20
3133
#define ACTIVE_DECAY 15
3134

3135
	if (!i915.enable_hangcheck)
3136 3137
		return;

3138 3139 3140 3141 3142 3143 3144
	/*
	 * The hangcheck work is synced during runtime suspend, we don't
	 * require a wakeref. TODO: instead of disabling the asserts make
	 * sure that we hold a reference when this work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

3145 3146 3147 3148 3149 3150
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3151
	for_each_engine_id(engine, dev_priv, id) {
3152 3153
		u64 acthd;
		u32 seqno;
3154
		unsigned user_interrupts;
3155
		bool busy = true;
3156

3157 3158
		semaphore_clear_deadlocks(dev_priv);

3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3169
		acthd = intel_ring_get_active_head(engine);
3170
		seqno = engine->get_seqno(engine);
3171

3172 3173 3174
		/* Reset stuck interrupts between batch advances */
		user_interrupts = 0;

3175 3176 3177 3178
		if (engine->hangcheck.seqno == seqno) {
			if (ring_idle(engine, seqno)) {
				engine->hangcheck.action = HANGCHECK_IDLE;
				if (waitqueue_active(&engine->irq_queue)) {
3179
					/* Safeguard against driver failure */
3180
					user_interrupts = kick_waiters(engine);
3181
					engine->hangcheck.score += BUSY;
3182 3183
				} else
					busy = false;
3184
			} else {
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3200 3201
				engine->hangcheck.action = ring_stuck(engine,
								      acthd);
3202

3203
				switch (engine->hangcheck.action) {
3204
				case HANGCHECK_IDLE:
3205
				case HANGCHECK_WAIT:
3206
					break;
3207
				case HANGCHECK_ACTIVE:
3208
					engine->hangcheck.score += BUSY;
3209
					break;
3210
				case HANGCHECK_KICK:
3211
					engine->hangcheck.score += KICK;
3212
					break;
3213
				case HANGCHECK_HUNG:
3214
					engine->hangcheck.score += HUNG;
3215
					stuck[id] = true;
3216 3217
					break;
				}
3218
			}
3219
		} else {
3220
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3221

3222 3223 3224
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3225 3226 3227 3228
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3229

3230
			/* Clear head and subunit states on seqno movement */
3231
			acthd = 0;
3232

3233 3234
			memset(engine->hangcheck.instdone, 0,
			       sizeof(engine->hangcheck.instdone));
3235 3236
		}

3237 3238
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3239
		engine->hangcheck.user_interrupts = user_interrupts;
3240
		busy_count += busy;
3241
	}
3242

3243
	for_each_engine_id(engine, dev_priv, id) {
3244
		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3245
			DRM_INFO("%s on %s\n",
3246
				 stuck[id] ? "stuck" : "no progress",
3247
				 engine->name);
3248
			rings_hung |= intel_engine_flag(engine);
3249 3250 3251
		}
	}

3252
	if (rings_hung) {
3253
		i915_handle_error(dev_priv, rings_hung, "Engine(s) hung");
3254 3255
		goto out;
	}
B
Ben Gamari 已提交
3256

3257 3258 3259
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3260
		i915_queue_hangcheck(dev_priv);
3261 3262 3263

out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3264 3265
}

3266
void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3267
{
3268
	struct i915_gpu_error *e = &dev_priv->gpu_error;
3269

3270
	if (!i915.enable_hangcheck)
3271 3272
		return;

3273 3274 3275 3276 3277 3278 3279
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3280 3281
}

3282
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3283 3284 3285 3286 3287 3288
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3289
	GEN5_IRQ_RESET(SDE);
3290 3291 3292

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3293
}
3294

P
Paulo Zanoni 已提交
3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3311 3312 3313 3314
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3315
static void gen5_gt_irq_reset(struct drm_device *dev)
3316 3317 3318
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3319
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3320
	if (INTEL_INFO(dev)->gen >= 6)
3321
		GEN5_IRQ_RESET(GEN6_PM);
3322 3323
}

3324 3325 3326 3327
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3328 3329 3330 3331 3332
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3333
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3334 3335
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3336 3337 3338 3339 3340 3341
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3342 3343

	GEN5_IRQ_RESET(VLV_);
3344
	dev_priv->irq_mask = ~0;
3345 3346
}

3347 3348 3349
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3350
	u32 enable_mask;
3351 3352 3353 3354 3355 3356 3357 3358 3359
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3360 3361 3362
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3363
	if (IS_CHERRYVIEW(dev_priv))
3364
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3365 3366 3367

	WARN_ON(dev_priv->irq_mask != ~0);

3368 3369 3370
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3390 3391
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3392
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3393

3394 3395 3396
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3397
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3398

3399
	spin_lock_irq(&dev_priv->irq_lock);
3400 3401
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3402
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3403 3404
}

3405 3406 3407 3408 3409 3410 3411 3412
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3413
static void gen8_irq_reset(struct drm_device *dev)
3414 3415 3416 3417 3418 3419 3420
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3421
	gen8_gt_irq_reset(dev_priv);
3422

3423
	for_each_pipe(dev_priv, pipe)
3424 3425
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3426
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3427

3428 3429 3430
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3431

3432 3433
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3434
}
3435

3436 3437
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3438
{
3439
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3440
	enum pipe pipe;
3441

3442
	spin_lock_irq(&dev_priv->irq_lock);
3443 3444 3445 3446
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3447
	spin_unlock_irq(&dev_priv->irq_lock);
3448 3449
}

3450 3451 3452
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3453 3454
	enum pipe pipe;

3455
	spin_lock_irq(&dev_priv->irq_lock);
3456 3457
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3458 3459 3460 3461 3462 3463
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
	synchronize_irq(dev_priv->dev->irq);
}

3464 3465 3466 3467 3468 3469 3470
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3471
	gen8_gt_irq_reset(dev_priv);
3472 3473 3474

	GEN5_IRQ_RESET(GEN8_PCU_);

3475
	spin_lock_irq(&dev_priv->irq_lock);
3476 3477
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3478
	spin_unlock_irq(&dev_priv->irq_lock);
3479 3480
}

3481
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3482 3483 3484 3485 3486
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3487
	for_each_intel_encoder(dev_priv->dev, encoder)
3488 3489 3490 3491 3492 3493
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3494
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3495
{
3496
	u32 hotplug_irqs, hotplug, enabled_irqs;
3497

3498
	if (HAS_PCH_IBX(dev_priv)) {
3499
		hotplug_irqs = SDE_HOTPLUG_MASK;
3500
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3501
	} else {
3502
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3503
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3504
	}
3505

3506
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3507 3508 3509

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3510 3511
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3512
	 */
3513 3514 3515 3516 3517
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3518 3519 3520 3521
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3522
	if (HAS_PCH_LPT_LP(dev_priv))
3523
		hotplug |= PORTA_HOTPLUG_ENABLE;
3524
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3525
}
X
Xiong Zhang 已提交
3526

3527
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3528 3529 3530 3531
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3532
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3533 3534 3535 3536 3537 3538

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3539
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3540 3541 3542 3543 3544
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3545 3546
}

3547
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3548 3549 3550
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3551
	if (INTEL_GEN(dev_priv) >= 8) {
3552
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3553
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3554 3555

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3556
	} else if (INTEL_GEN(dev_priv) >= 7) {
3557
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3558
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3559 3560

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3561 3562
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3563
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3564

3565 3566
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3567 3568 3569 3570

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3571
	 * The pulse duration bits are reserved on HSW+.
3572 3573 3574 3575 3576 3577
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3578
	ibx_hpd_irq_setup(dev_priv);
3579 3580
}

3581
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3582
{
3583
	u32 hotplug_irqs, hotplug, enabled_irqs;
3584

3585
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3586
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3587

3588
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3589

3590 3591 3592
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3613
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3614 3615
}

P
Paulo Zanoni 已提交
3616 3617
static void ibx_irq_postinstall(struct drm_device *dev)
{
3618
	struct drm_i915_private *dev_priv = dev->dev_private;
3619
	u32 mask;
3620

D
Daniel Vetter 已提交
3621 3622 3623
	if (HAS_PCH_NOP(dev))
		return;

3624
	if (HAS_PCH_IBX(dev))
3625
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3626
	else
3627
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3628

3629
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3630 3631 3632
	I915_WRITE(SDEIMR, ~mask);
}

3633 3634 3635 3636 3637 3638 3639 3640
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3641
	if (HAS_L3_DPF(dev)) {
3642
		/* L3 parity interrupt is always unmasked. */
3643 3644
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3655
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3656 3657

	if (INTEL_INFO(dev)->gen >= 6) {
3658 3659 3660 3661
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3662 3663 3664
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3665
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3666
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3667 3668 3669
	}
}

3670
static int ironlake_irq_postinstall(struct drm_device *dev)
3671
{
3672
	struct drm_i915_private *dev_priv = dev->dev_private;
3673 3674 3675 3676 3677 3678
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3679
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3680
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3681 3682
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3683 3684 3685
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3686 3687 3688
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3689 3690 3691
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3692
	}
3693

3694
	dev_priv->irq_mask = ~display_mask;
3695

3696 3697
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3698 3699
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3700
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3701

3702
	gen5_gt_irq_postinstall(dev);
3703

P
Paulo Zanoni 已提交
3704
	ibx_irq_postinstall(dev);
3705

3706
	if (IS_IRONLAKE_M(dev)) {
3707 3708 3709
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3710 3711
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3712
		spin_lock_irq(&dev_priv->irq_lock);
3713
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3714
		spin_unlock_irq(&dev_priv->irq_lock);
3715 3716
	}

3717 3718 3719
	return 0;
}

3720 3721 3722 3723 3724 3725 3726 3727 3728
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3729 3730
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3731
		vlv_display_irq_postinstall(dev_priv);
3732
	}
3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3744
	if (intel_irqs_enabled(dev_priv))
3745
		vlv_display_irq_reset(dev_priv);
3746 3747
}

3748 3749 3750 3751 3752

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3753
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3754

3755
	spin_lock_irq(&dev_priv->irq_lock);
3756 3757
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3758 3759
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3760
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3761
	POSTING_READ(VLV_MASTER_IER);
3762 3763 3764 3765

	return 0;
}

3766 3767 3768 3769 3770
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3771 3772 3773
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3774
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3775 3776 3777
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3778
		0,
3779 3780
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3781 3782
		};

3783 3784 3785
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3786
	dev_priv->pm_irq_mask = 0xffffffff;
3787 3788
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3789 3790 3791 3792 3793
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3794
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3795 3796 3797 3798
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3799 3800
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3801 3802 3803
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
	enum pipe pipe;
3804

3805
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3806 3807
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3808 3809
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3810
		if (IS_BROXTON(dev_priv))
3811 3812
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3813 3814
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3815
	}
3816 3817 3818 3819

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3820
	de_port_enables = de_port_masked;
3821 3822 3823
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3824 3825
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3826 3827 3828
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3829

3830
	for_each_pipe(dev_priv, pipe)
3831
		if (intel_display_power_is_enabled(dev_priv,
3832 3833 3834 3835
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3836

3837
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3838 3839 3840 3841 3842 3843
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3844 3845
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3846

3847 3848 3849
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3850 3851
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3852

3853
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3854 3855 3856 3857 3858
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3859 3860 3861 3862 3863 3864
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	gen8_gt_irq_postinstall(dev_priv);

3865
	spin_lock_irq(&dev_priv->irq_lock);
3866 3867
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3868 3869
	spin_unlock_irq(&dev_priv->irq_lock);

3870
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3871 3872 3873 3874 3875
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3876 3877 3878 3879 3880 3881 3882
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3883
	gen8_irq_reset(dev);
3884 3885
}

J
Jesse Barnes 已提交
3886 3887
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3888
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3889 3890 3891 3892

	if (!dev_priv)
		return;

3893
	I915_WRITE(VLV_MASTER_IER, 0);
3894
	POSTING_READ(VLV_MASTER_IER);
3895

3896 3897
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3898
	I915_WRITE(HWSTAM, 0xffffffff);
3899

3900
	spin_lock_irq(&dev_priv->irq_lock);
3901 3902
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3903
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3904 3905
}

3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3916
	gen8_gt_irq_reset(dev_priv);
3917

3918
	GEN5_IRQ_RESET(GEN8_PCU_);
3919

3920
	spin_lock_irq(&dev_priv->irq_lock);
3921 3922
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3923
	spin_unlock_irq(&dev_priv->irq_lock);
3924 3925
}

3926
static void ironlake_irq_uninstall(struct drm_device *dev)
3927
{
3928
	struct drm_i915_private *dev_priv = dev->dev_private;
3929 3930 3931 3932

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3933
	ironlake_irq_reset(dev);
3934 3935
}

3936
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3937
{
3938
	struct drm_i915_private *dev_priv = dev->dev_private;
3939
	int pipe;
3940

3941
	for_each_pipe(dev_priv, pipe)
3942
		I915_WRITE(PIPESTAT(pipe), 0);
3943 3944 3945
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3946 3947 3948 3949
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3950
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3951 3952 3953 3954 3955 3956 3957 3958 3959

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3960
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3961 3962 3963 3964 3965 3966 3967 3968
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3969 3970
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3971
	spin_lock_irq(&dev_priv->irq_lock);
3972 3973
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3974
	spin_unlock_irq(&dev_priv->irq_lock);
3975

C
Chris Wilson 已提交
3976 3977 3978
	return 0;
}

3979 3980 3981
/*
 * Returns true when a page flip has completed.
 */
3982
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3983
			       int plane, int pipe, u32 iir)
3984
{
3985
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3986

3987
	if (!intel_pipe_handle_vblank(dev_priv, pipe))
3988 3989 3990
		return false;

	if ((iir & flip_pending) == 0)
3991
		goto check_page_flip;
3992 3993 3994 3995 3996 3997 3998 3999

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
4000
		goto check_page_flip;
4001

4002 4003
	intel_prepare_page_flip(dev_priv, plane);
	intel_finish_page_flip(dev_priv, pipe);
4004
	return true;
4005 4006

check_page_flip:
4007
	intel_check_page_flip(dev_priv, pipe);
4008
	return false;
4009 4010
}

4011
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4012
{
4013
	struct drm_device *dev = arg;
4014
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4015 4016 4017 4018 4019 4020
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4021
	irqreturn_t ret;
C
Chris Wilson 已提交
4022

4023 4024 4025
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4026 4027 4028 4029
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
4030 4031
	iir = I915_READ16(IIR);
	if (iir == 0)
4032
		goto out;
C
Chris Wilson 已提交
4033 4034 4035 4036 4037 4038 4039

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4040
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4041
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4042
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
4043

4044
		for_each_pipe(dev_priv, pipe) {
4045
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
4046 4047 4048 4049 4050
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4051
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4052 4053
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4054
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4055 4056 4057 4058 4059

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4060
			notify_ring(&dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4061

4062
		for_each_pipe(dev_priv, pipe) {
4063
			int plane = pipe;
4064
			if (HAS_FBC(dev_priv))
4065 4066
				plane = !plane;

4067
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4068
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
4069
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4070

4071
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4072
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4073

4074 4075 4076
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4077
		}
C
Chris Wilson 已提交
4078 4079 4080

		iir = new_iir;
	}
4081 4082 4083 4084
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4085

4086
	return ret;
C
Chris Wilson 已提交
4087 4088 4089 4090
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4091
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4092 4093
	int pipe;

4094
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4095 4096 4097 4098 4099 4100 4101 4102 4103
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4104 4105
static void i915_irq_preinstall(struct drm_device * dev)
{
4106
	struct drm_i915_private *dev_priv = dev->dev_private;
4107 4108 4109
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4110
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4111 4112 4113
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4114
	I915_WRITE16(HWSTAM, 0xeffe);
4115
	for_each_pipe(dev_priv, pipe)
4116 4117 4118 4119 4120 4121 4122 4123
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4124
	struct drm_i915_private *dev_priv = dev->dev_private;
4125
	u32 enable_mask;
4126

4127 4128 4129 4130 4131 4132 4133 4134
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4135
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4136 4137 4138 4139 4140 4141 4142

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4143
	if (I915_HAS_HOTPLUG(dev)) {
4144
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4145 4146
		POSTING_READ(PORT_HOTPLUG_EN);

4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4157
	i915_enable_asle_pipestat(dev_priv);
4158

4159 4160
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4161
	spin_lock_irq(&dev_priv->irq_lock);
4162 4163
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4164
	spin_unlock_irq(&dev_priv->irq_lock);
4165

4166 4167 4168
	return 0;
}

4169 4170 4171
/*
 * Returns true when a page flip has completed.
 */
4172
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
4173 4174 4175 4176
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4177
	if (!intel_pipe_handle_vblank(dev_priv, pipe))
4178 4179 4180
		return false;

	if ((iir & flip_pending) == 0)
4181
		goto check_page_flip;
4182 4183 4184 4185 4186 4187 4188 4189

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4190
		goto check_page_flip;
4191

4192 4193
	intel_prepare_page_flip(dev_priv, plane);
	intel_finish_page_flip(dev_priv, pipe);
4194
	return true;
4195 4196

check_page_flip:
4197
	intel_check_page_flip(dev_priv, pipe);
4198
	return false;
4199 4200
}

4201
static irqreturn_t i915_irq_handler(int irq, void *arg)
4202
{
4203
	struct drm_device *dev = arg;
4204
	struct drm_i915_private *dev_priv = dev->dev_private;
4205
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4206 4207 4208 4209
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4210

4211 4212 4213
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4214 4215 4216
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4217
	iir = I915_READ(IIR);
4218 4219
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4220
		bool blc_event = false;
4221 4222 4223 4224 4225 4226

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4227
		spin_lock(&dev_priv->irq_lock);
4228
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4229
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4230

4231
		for_each_pipe(dev_priv, pipe) {
4232
			i915_reg_t reg = PIPESTAT(pipe);
4233 4234
			pipe_stats[pipe] = I915_READ(reg);

4235
			/* Clear the PIPE*STAT regs before the IIR */
4236 4237
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4238
				irq_received = true;
4239 4240
			}
		}
4241
		spin_unlock(&dev_priv->irq_lock);
4242 4243 4244 4245 4246

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4247
		if (I915_HAS_HOTPLUG(dev_priv) &&
4248 4249 4250
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4251
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4252
		}
4253

4254
		I915_WRITE(IIR, iir & ~flip_mask);
4255 4256 4257
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4258
			notify_ring(&dev_priv->engine[RCS]);
4259

4260
		for_each_pipe(dev_priv, pipe) {
4261
			int plane = pipe;
4262
			if (HAS_FBC(dev_priv))
4263
				plane = !plane;
4264

4265
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4266
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
4267
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4268 4269 4270

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4271 4272

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4273
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4274

4275 4276 4277
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4278 4279 4280
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4281
			intel_opregion_asle_intr(dev_priv);
4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4298
		ret = IRQ_HANDLED;
4299
		iir = new_iir;
4300
	} while (iir & ~flip_mask);
4301

4302 4303
	enable_rpm_wakeref_asserts(dev_priv);

4304 4305 4306 4307 4308
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4309
	struct drm_i915_private *dev_priv = dev->dev_private;
4310 4311 4312
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4313
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4314 4315 4316
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4317
	I915_WRITE16(HWSTAM, 0xffff);
4318
	for_each_pipe(dev_priv, pipe) {
4319
		/* Clear enable bits; then clear status bits */
4320
		I915_WRITE(PIPESTAT(pipe), 0);
4321 4322
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4323 4324 4325 4326 4327 4328 4329 4330
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4331
	struct drm_i915_private *dev_priv = dev->dev_private;
4332 4333
	int pipe;

4334
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4335
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4336 4337

	I915_WRITE(HWSTAM, 0xeffe);
4338
	for_each_pipe(dev_priv, pipe)
4339 4340 4341 4342 4343 4344 4345 4346
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4347
	struct drm_i915_private *dev_priv = dev->dev_private;
4348
	u32 enable_mask;
4349 4350 4351
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4352
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4353
			       I915_DISPLAY_PORT_INTERRUPT |
4354 4355 4356 4357 4358 4359 4360
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4361 4362
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4363 4364
	enable_mask |= I915_USER_INTERRUPT;

4365
	if (IS_G4X(dev_priv))
4366
		enable_mask |= I915_BSD_USER_INTERRUPT;
4367

4368 4369
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4370
	spin_lock_irq(&dev_priv->irq_lock);
4371 4372 4373
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4374
	spin_unlock_irq(&dev_priv->irq_lock);
4375 4376 4377 4378 4379

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4380
	if (IS_G4X(dev_priv)) {
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4395
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4396 4397
	POSTING_READ(PORT_HOTPLUG_EN);

4398
	i915_enable_asle_pipestat(dev_priv);
4399 4400 4401 4402

	return 0;
}

4403
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4404 4405 4406
{
	u32 hotplug_en;

4407 4408
	assert_spin_locked(&dev_priv->irq_lock);

4409 4410
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4411
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4412 4413 4414 4415
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4416
	if (IS_G4X(dev_priv))
4417 4418 4419 4420
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4421
	i915_hotplug_interrupt_update_locked(dev_priv,
4422 4423 4424 4425
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4426 4427
}

4428
static irqreturn_t i965_irq_handler(int irq, void *arg)
4429
{
4430
	struct drm_device *dev = arg;
4431
	struct drm_i915_private *dev_priv = dev->dev_private;
4432 4433 4434
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4435 4436 4437
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4438

4439 4440 4441
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4442 4443 4444
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4445 4446 4447
	iir = I915_READ(IIR);

	for (;;) {
4448
		bool irq_received = (iir & ~flip_mask) != 0;
4449 4450
		bool blc_event = false;

4451 4452 4453 4454 4455
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4456
		spin_lock(&dev_priv->irq_lock);
4457
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4458
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4459

4460
		for_each_pipe(dev_priv, pipe) {
4461
			i915_reg_t reg = PIPESTAT(pipe);
4462 4463 4464 4465 4466 4467 4468
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4469
				irq_received = true;
4470 4471
			}
		}
4472
		spin_unlock(&dev_priv->irq_lock);
4473 4474 4475 4476 4477 4478 4479

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4480 4481 4482
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4483
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4484
		}
4485

4486
		I915_WRITE(IIR, iir & ~flip_mask);
4487 4488 4489
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4490
			notify_ring(&dev_priv->engine[RCS]);
4491
		if (iir & I915_BSD_USER_INTERRUPT)
4492
			notify_ring(&dev_priv->engine[VCS]);
4493

4494
		for_each_pipe(dev_priv, pipe) {
4495
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4496
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
4497
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4498 4499 4500

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4501 4502

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4503
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4504

4505 4506
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4507
		}
4508 4509

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4510
			intel_opregion_asle_intr(dev_priv);
4511

4512
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4513
			gmbus_irq_handler(dev_priv);
4514

4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4533 4534
	enable_rpm_wakeref_asserts(dev_priv);

4535 4536 4537 4538 4539
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4540
	struct drm_i915_private *dev_priv = dev->dev_private;
4541 4542 4543 4544 4545
	int pipe;

	if (!dev_priv)
		return;

4546
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4547
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4548 4549

	I915_WRITE(HWSTAM, 0xffffffff);
4550
	for_each_pipe(dev_priv, pipe)
4551 4552 4553 4554
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4555
	for_each_pipe(dev_priv, pipe)
4556 4557 4558 4559 4560
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4561 4562 4563 4564 4565 4566 4567
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4568
void intel_irq_init(struct drm_i915_private *dev_priv)
4569
{
4570
	struct drm_device *dev = dev_priv->dev;
4571

4572 4573
	intel_hpd_init_work(dev_priv);

4574
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4575
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4576

4577
	/* Let's track the enabled rps events */
4578
	if (IS_VALLEYVIEW(dev_priv))
4579
		/* WaGsvRC0ResidencyMethod:vlv */
4580
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4581 4582
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4583

4584 4585
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4586

4587
	if (IS_GEN2(dev_priv)) {
4588 4589
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4590
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4591
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4592
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4593 4594 4595
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4596 4597
	}

4598 4599 4600 4601 4602
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4603
	if (!IS_GEN2(dev_priv))
4604 4605
		dev->vblank_disable_immediate = true;

4606 4607
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4608

4609
	if (IS_CHERRYVIEW(dev_priv)) {
4610 4611 4612 4613 4614 4615 4616
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4617
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4618 4619 4620 4621 4622 4623
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4624
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4625
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4626
		dev->driver->irq_handler = gen8_irq_handler;
4627
		dev->driver->irq_preinstall = gen8_irq_reset;
4628 4629 4630 4631
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4632
		if (IS_BROXTON(dev))
4633
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4634 4635 4636
		else if (HAS_PCH_SPT(dev))
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4637
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4638 4639
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4640
		dev->driver->irq_preinstall = ironlake_irq_reset;
4641 4642 4643 4644
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4645
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4646
	} else {
4647
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4648 4649 4650 4651
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4652
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4653 4654 4655 4656
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4657
		} else {
4658 4659 4660 4661
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4662
		}
4663 4664
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4665 4666 4667 4668
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4669

4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4693 4694 4695 4696 4697 4698 4699
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4700 4701 4702 4703 4704 4705 4706
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4707 4708 4709 4710 4711 4712 4713
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4714
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4715
{
4716
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4717
	dev_priv->pm.irqs_enabled = false;
4718
	synchronize_irq(dev_priv->dev->irq);
4719 4720
}

4721 4722 4723 4724 4725 4726 4727
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4728
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4729
{
4730
	dev_priv->pm.irqs_enabled = true;
4731 4732
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4733
}