i915_irq.c 123.6 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
154
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
155
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
156
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
157 158
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
159 160 161
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
162
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
163
	I915_WRITE(type##IER, (ier_val)); \
164 165
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
166 167
} while (0)

168 169
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

170 171 172 173 174 175 176 177 178
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
				   uint32_t interrupt_mask,
				   uint32_t enabled_irq_mask)
179
{
180 181
	uint32_t new_val;

182 183
	assert_spin_locked(&dev_priv->irq_lock);

184 185
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

186
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
187 188
		return;

189 190 191 192 193 194
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
195
		I915_WRITE(DEIMR, dev_priv->irq_mask);
196
		POSTING_READ(DEIMR);
197 198 199
	}
}

200
void
201
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
202
{
203 204
	ilk_update_display_irq(dev_priv, mask, mask);
}
205

206 207 208 209
void
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
{
	ilk_update_display_irq(dev_priv, mask, 0);
210 211
}

P
Paulo Zanoni 已提交
212 213 214 215 216 217 218 219 220 221 222 223
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

224 225
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

226
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
227 228
		return;

P
Paulo Zanoni 已提交
229 230 231 232 233 234
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

235
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
236 237 238 239
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

240
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
241 242 243 244
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

245 246 247 248 249
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

250 251 252 253 254
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

255 256 257 258 259
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
260 261 262 263 264 265 266 267 268 269
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
270
	uint32_t new_val;
P
Paulo Zanoni 已提交
271

272 273
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
274 275
	assert_spin_locked(&dev_priv->irq_lock);

276
	new_val = dev_priv->pm_irq_mask;
277 278 279
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

280 281
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
282 283
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
284
	}
P
Paulo Zanoni 已提交
285 286
}

287
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
288
{
289 290 291
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
292 293 294
	snb_update_pm_irq(dev_priv, mask, mask);
}

295 296
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
297 298 299 300
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

301 302 303 304 305 306 307 308
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
309 310 311 312 313 314 315 316 317
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
318
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
319 320 321
	spin_unlock_irq(&dev_priv->irq_lock);
}

322 323 324 325 326
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
327

328
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
329
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
330
	dev_priv->rps.interrupts_enabled = true;
331 332
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
333
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
334

335 336 337
	spin_unlock_irq(&dev_priv->irq_lock);
}

338 339 340
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
341
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
342
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
343 344
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
345 346 347 348 349 350 351 352 353 354
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

355 356 357 358
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
359 360 361 362 363 364
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

365 366
	spin_lock_irq(&dev_priv->irq_lock);

367
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
368 369

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
370 371
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
372 373 374 375

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
376 377
}

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
/**
  * bdw_update_port_irq - update DE port interrupt
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

410 411 412 413 414 415
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
416 417 418
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
419 420 421 422 423
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

424 425
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

426 427
	assert_spin_locked(&dev_priv->irq_lock);

428
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
429 430
		return;

431 432 433
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
434

D
Daniel Vetter 已提交
435
static void
436 437
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
438
{
439
	u32 reg = PIPESTAT(pipe);
440
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
441

442
	assert_spin_locked(&dev_priv->irq_lock);
443
	WARN_ON(!intel_irqs_enabled(dev_priv));
444

445 446 447 448
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
449 450 451
		return;

	if ((pipestat & enable_mask) == enable_mask)
452 453
		return;

454 455
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

456
	/* Enable the interrupt, clear any pending status */
457
	pipestat |= enable_mask | status_mask;
458 459
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
460 461
}

D
Daniel Vetter 已提交
462
static void
463 464
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
465
{
466
	u32 reg = PIPESTAT(pipe);
467
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
468

469
	assert_spin_locked(&dev_priv->irq_lock);
470
	WARN_ON(!intel_irqs_enabled(dev_priv));
471

472 473 474 475
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
476 477
		return;

478 479 480
	if ((pipestat & enable_mask) == 0)
		return;

481 482
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

483
	pipestat &= ~enable_mask;
484 485
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
486 487
}

488 489 490 491 492
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
493 494
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
495 496 497
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
498 499 500 501 502 503
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
504 505 506 507 508 509 510 511 512 513 514 515

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

516 517 518 519 520 521
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

522 523 524 525 526
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
527 528 529 530 531 532 533 534 535
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

536 537 538 539 540
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
541 542 543
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

544
/**
545
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
546
 */
547
static void i915_enable_asle_pipestat(struct drm_device *dev)
548
{
549
	struct drm_i915_private *dev_priv = dev->dev_private;
550

551 552 553
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

554
	spin_lock_irq(&dev_priv->irq_lock);
555

556
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
557
	if (INTEL_INFO(dev)->gen >= 4)
558
		i915_enable_pipestat(dev_priv, PIPE_A,
559
				     PIPE_LEGACY_BLC_EVENT_STATUS);
560

561
	spin_unlock_irq(&dev_priv->irq_lock);
562 563
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

614 615 616 617 618 619
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

620 621 622
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
623
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
624
{
625
	struct drm_i915_private *dev_priv = dev->dev_private;
626 627
	unsigned long high_frame;
	unsigned long low_frame;
628
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
629 630
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
631
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
632

633 634 635 636 637
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
638

639 640 641 642 643 644
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

645 646
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
647

648 649 650 651 652 653
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
654
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
655
		low   = I915_READ(low_frame);
656
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
657 658
	} while (high1 != high2);

659
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
660
	pixel = low & PIPE_PIXEL_MASK;
661
	low >>= PIPE_FRAME_LOW_SHIFT;
662 663 664 665 666 667

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
668
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
669 670
}

671
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
672
{
673
	struct drm_i915_private *dev_priv = dev->dev_private;
674
	int reg = PIPE_FRMCOUNT_GM45(pipe);
675 676 677 678

	return I915_READ(reg);
}

679 680 681
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

682 683 684 685
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
686
	const struct drm_display_mode *mode = &crtc->base.hwmode;
687
	enum pipe pipe = crtc->pipe;
688
	int position, vtotal;
689

690
	vtotal = mode->crtc_vtotal;
691 692 693 694 695 696 697 698 699
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
700 701
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
702
	 */
703
	return (position + crtc->scanline_offset) % vtotal;
704 705
}

706
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
707 708
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
709
{
710 711 712
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
713
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
714
	int position;
715
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
716 717
	bool in_vbl = true;
	int ret = 0;
718
	unsigned long irqflags;
719

720
	if (WARN_ON(!mode->crtc_clock)) {
721
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
722
				 "pipe %c\n", pipe_name(pipe));
723 724 725
		return 0;
	}

726
	htotal = mode->crtc_htotal;
727
	hsync_start = mode->crtc_hsync_start;
728 729 730
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
731

732 733 734 735 736 737
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

738 739
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

740 741 742 743 744 745
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
746

747 748 749 750 751 752
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

753
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
754 755 756
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
757
		position = __intel_get_crtc_scanline(intel_crtc);
758 759 760 761 762
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
763
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
764

765 766 767 768
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
769

770 771 772 773 774 775 776 777 778 779 780 781
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

782 783 784 785 786 787 788 789 790 791
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
792 793
	}

794 795 796 797 798 799 800 801
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

802 803 804 805 806 807 808 809 810 811 812 813
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
814

815
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
816 817 818 819 820 821
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
822 823 824

	/* In vblank? */
	if (in_vbl)
825
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
826 827 828 829

	return ret;
}

830 831 832 833 834 835 836 837 838 839 840 841 842
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

843
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
844 845 846 847
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
848
	struct drm_crtc *crtc;
849

850
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
851
		DRM_ERROR("Invalid crtc %d\n", pipe);
852 853 854 855
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
856 857 858 859 860 861
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

862
	if (!crtc->hwmode.crtc_clock) {
863 864 865
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
866 867

	/* Helper routine in DRM core does all the work: */
868 869
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
870
						     crtc,
871
						     &crtc->hwmode);
872 873
}

874
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
875
{
876
	struct drm_i915_private *dev_priv = dev->dev_private;
877
	u32 busy_up, busy_down, max_avg, min_avg;
878 879
	u8 new_delay;

880
	spin_lock(&mchdev_lock);
881

882 883
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

884
	new_delay = dev_priv->ips.cur_delay;
885

886
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
887 888
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
889 890 891 892
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
893
	if (busy_up > max_avg) {
894 895 896 897
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
898
	} else if (busy_down < min_avg) {
899 900 901 902
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
903 904
	}

905
	if (ironlake_set_drps(dev, new_delay))
906
		dev_priv->ips.cur_delay = new_delay;
907

908
	spin_unlock(&mchdev_lock);
909

910 911 912
	return;
}

C
Chris Wilson 已提交
913
static void notify_ring(struct intel_engine_cs *ring)
914
{
915
	if (!intel_ring_initialized(ring))
916 917
		return;

918
	trace_i915_gem_request_notify(ring);
919

920 921 922
	wake_up_all(&ring->irq_queue);
}

923 924
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
925
{
926 927 928 929
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
930

931 932 933 934 935 936
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
937

938 939
	if (old->cz_clock == 0)
		return false;
940

941 942
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
943

944 945 946
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
947
	 */
948 949 950
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
951

952
	return c0 >= time;
953 954
}

955
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
956
{
957 958 959
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
960

961 962 963 964
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
965

966
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
967
		return 0;
968

969 970 971
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
972

973 974 975
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
976
				  dev_priv->rps.down_threshold))
977 978 979
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
980

981 982 983
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
984
				 dev_priv->rps.up_threshold))
985 986
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
987 988
	}

989
	return events;
990 991
}

992 993 994 995 996 997 998 999 1000 1001 1002 1003
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

1004
static void gen6_pm_rps_work(struct work_struct *work)
1005
{
1006 1007
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1008 1009
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1010
	u32 pm_iir;
1011

1012
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1013 1014 1015 1016 1017
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1018 1019
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1020 1021
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1022 1023
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1024
	spin_unlock_irq(&dev_priv->irq_lock);
1025

1026
	/* Make sure we didn't queue anything we're not going to process. */
1027
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1028

1029
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1030 1031
		return;

1032
	mutex_lock(&dev_priv->rps.hw_lock);
1033

1034 1035
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1036
	adj = dev_priv->rps.last_adj;
1037
	new_delay = dev_priv->rps.cur_freq;
1038 1039 1040 1041 1042 1043 1044
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1045 1046
		if (adj > 0)
			adj *= 2;
1047 1048
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1049 1050 1051 1052
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1053
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1054
			new_delay = dev_priv->rps.efficient_freq;
1055 1056
			adj = 0;
		}
1057 1058
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1059
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1060 1061
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1062
		else
1063
			new_delay = dev_priv->rps.min_freq_softlimit;
1064 1065 1066 1067
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1068 1069
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1070
	} else { /* unknown event */
1071
		adj = 0;
1072
	}
1073

1074 1075
	dev_priv->rps.last_adj = adj;

1076 1077 1078
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1079
	new_delay += adj;
1080
	new_delay = clamp_t(int, new_delay, min, max);
1081

1082
	intel_set_rps(dev_priv->dev, new_delay);
1083

1084
	mutex_unlock(&dev_priv->rps.hw_lock);
1085 1086
}

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1099 1100
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1101
	u32 error_status, row, bank, subbank;
1102
	char *parity_event[6];
1103
	uint32_t misccpctl;
1104
	uint8_t slice = 0;
1105 1106 1107 1108 1109 1110 1111

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1112 1113 1114 1115
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1116 1117 1118 1119
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1120 1121
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1122

1123 1124 1125
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1126

1127
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1128

1129
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1130

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1146
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1147
				   KOBJ_CHANGE, parity_event);
1148

1149 1150
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1151

1152 1153 1154 1155 1156
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1157

1158
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1159

1160 1161
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1162
	spin_lock_irq(&dev_priv->irq_lock);
1163
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1164
	spin_unlock_irq(&dev_priv->irq_lock);
1165 1166

	mutex_unlock(&dev_priv->dev->struct_mutex);
1167 1168
}

1169
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1170
{
1171
	struct drm_i915_private *dev_priv = dev->dev_private;
1172

1173
	if (!HAS_L3_DPF(dev))
1174 1175
		return;

1176
	spin_lock(&dev_priv->irq_lock);
1177
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1178
	spin_unlock(&dev_priv->irq_lock);
1179

1180 1181 1182 1183 1184 1185 1186
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1187
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1188 1189
}

1190 1191 1192 1193 1194 1195
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1196
		notify_ring(&dev_priv->ring[RCS]);
1197
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1198
		notify_ring(&dev_priv->ring[VCS]);
1199 1200
}

1201 1202 1203 1204 1205
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1206 1207
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1208
		notify_ring(&dev_priv->ring[RCS]);
1209
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1210
		notify_ring(&dev_priv->ring[VCS]);
1211
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1212
		notify_ring(&dev_priv->ring[BCS]);
1213

1214 1215
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1216 1217
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1218

1219 1220
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1221 1222
}

C
Chris Wilson 已提交
1223
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1224 1225 1226 1227 1228
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1229
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1230
		if (tmp) {
1231
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1232
			ret = IRQ_HANDLED;
1233

C
Chris Wilson 已提交
1234 1235 1236 1237 1238 1239 1240 1241 1242
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1243 1244 1245 1246
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1247
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1248
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1249
		if (tmp) {
1250
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1251
			ret = IRQ_HANDLED;
1252

C
Chris Wilson 已提交
1253 1254 1255 1256
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);
1257

C
Chris Wilson 已提交
1258 1259 1260 1261
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1262
		} else
1263
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1264 1265
	}

1266
	if (master_ctl & GEN8_GT_VECS_IRQ) {
C
Chris Wilson 已提交
1267
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1268
		if (tmp) {
C
Chris Wilson 已提交
1269
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1270
			ret = IRQ_HANDLED;
1271

C
Chris Wilson 已提交
1272 1273 1274 1275
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
1276 1277 1278 1279
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1280
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1281
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1282
		if (tmp & dev_priv->pm_rps_events) {
1283 1284
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1285
			ret = IRQ_HANDLED;
1286
			gen6_rps_irq_handler(dev_priv, tmp);
1287 1288 1289 1290
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1291 1292 1293
	return ret;
}

1294 1295 1296 1297
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1298
		return val & PORTA_HOTPLUG_LONG_DETECT;
1299 1300 1301 1302 1303 1304 1305 1306 1307
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1344
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1345 1346 1347
{
	switch (port) {
	case PORT_B:
1348
		return val & PORTB_HOTPLUG_LONG_DETECT;
1349
	case PORT_C:
1350
		return val & PORTC_HOTPLUG_LONG_DETECT;
1351
	case PORT_D:
1352 1353 1354
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1355 1356 1357
	}
}

1358
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1359 1360 1361
{
	switch (port) {
	case PORT_B:
1362
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1363
	case PORT_C:
1364
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1365
	case PORT_D:
1366 1367 1368
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1369 1370 1371
	}
}

1372 1373 1374 1375 1376 1377 1378
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1379
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1380
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1381 1382
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1383
{
1384
	enum port port;
1385 1386 1387
	int i;

	for_each_hpd_pin(i) {
1388 1389
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1390

1391 1392
		*pin_mask |= BIT(i);

1393 1394 1395
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1396
		if (long_pulse_detect(port, dig_hotplug_reg))
1397
			*long_mask |= BIT(i);
1398 1399 1400 1401 1402 1403 1404
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1405 1406
static void gmbus_irq_handler(struct drm_device *dev)
{
1407
	struct drm_i915_private *dev_priv = dev->dev_private;
1408 1409

	wake_up_all(&dev_priv->gmbus_wait_queue);
1410 1411
}

1412 1413
static void dp_aux_irq_handler(struct drm_device *dev)
{
1414
	struct drm_i915_private *dev_priv = dev->dev_private;
1415 1416

	wake_up_all(&dev_priv->gmbus_wait_queue);
1417 1418
}

1419
#if defined(CONFIG_DEBUG_FS)
1420 1421 1422 1423
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1424 1425 1426 1427
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1428
	int head, tail;
1429

1430 1431
	spin_lock(&pipe_crc->lock);

1432
	if (!pipe_crc->entries) {
1433
		spin_unlock(&pipe_crc->lock);
1434
		DRM_DEBUG_KMS("spurious interrupt\n");
1435 1436 1437
		return;
	}

1438 1439
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1440 1441

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1442
		spin_unlock(&pipe_crc->lock);
1443 1444 1445 1446 1447
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1448

1449
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1450 1451 1452 1453 1454
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1455 1456

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1457 1458 1459
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1460 1461

	wake_up_interruptible(&pipe_crc->wq);
1462
}
1463 1464 1465 1466 1467 1468 1469 1470
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1471

1472
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1473 1474 1475
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1476 1477 1478
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1479 1480
}

1481
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1482 1483 1484
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1485 1486 1487 1488 1489 1490
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1491
}
1492

1493
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1494 1495
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1507

1508 1509 1510 1511 1512
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1513
}
1514

1515 1516 1517 1518
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1519
{
1520
	if (pm_iir & dev_priv->pm_rps_events) {
1521
		spin_lock(&dev_priv->irq_lock);
1522
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1523 1524 1525 1526
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1527
		spin_unlock(&dev_priv->irq_lock);
1528 1529
	}

1530 1531 1532
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1533 1534
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1535
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1536

1537 1538
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1539
	}
1540 1541
}

1542 1543 1544 1545 1546 1547 1548 1549
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1550 1551 1552
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1553
	u32 pipe_stats[I915_MAX_PIPES] = { };
1554 1555
	int pipe;

1556
	spin_lock(&dev_priv->irq_lock);
1557
	for_each_pipe(dev_priv, pipe) {
1558
		int reg;
1559
		u32 mask, iir_bit = 0;
1560

1561 1562 1563 1564 1565 1566 1567
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1568 1569 1570

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1571 1572 1573 1574 1575 1576 1577 1578

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1579 1580 1581
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1582 1583 1584 1585 1586
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1587 1588 1589
			continue;

		reg = PIPESTAT(pipe);
1590 1591
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1592 1593 1594 1595

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1596 1597
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1598 1599
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1600
	spin_unlock(&dev_priv->irq_lock);
1601

1602
	for_each_pipe(dev_priv, pipe) {
1603 1604 1605
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1606

1607
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1608 1609 1610 1611 1612 1613 1614
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1615 1616
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1617 1618 1619 1620 1621 1622
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1623 1624 1625 1626
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1627
	u32 pin_mask = 0, long_mask = 0;
1628

1629 1630
	if (!hotplug_status)
		return;
1631

1632 1633 1634 1635 1636 1637
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1638

1639 1640
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1641

1642 1643 1644 1645 1646 1647 1648
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1649 1650 1651

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1652 1653
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1654

1655 1656 1657 1658 1659 1660 1661
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1662
	}
1663 1664
}

1665
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1666
{
1667
	struct drm_device *dev = arg;
1668
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1669 1670 1671
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1672 1673 1674
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1675
	while (true) {
1676 1677
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1678
		gt_iir = I915_READ(GTIIR);
1679 1680 1681
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1682
		pm_iir = I915_READ(GEN6_PMIIR);
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1693 1694 1695 1696 1697 1698

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1699 1700
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1701
		if (pm_iir)
1702
			gen6_rps_irq_handler(dev_priv, pm_iir);
1703 1704 1705
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1706 1707 1708 1709 1710 1711
	}

out:
	return ret;
}

1712 1713
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1714
	struct drm_device *dev = arg;
1715 1716 1717 1718
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1719 1720 1721
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1722 1723 1724
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1725

1726 1727
		if (master_ctl == 0 && iir == 0)
			break;
1728

1729 1730
		ret = IRQ_HANDLED;

1731
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1732

1733
		/* Find, clear, then process each source of interrupt */
1734

1735 1736 1737 1738 1739 1740
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1741

C
Chris Wilson 已提交
1742
		gen8_gt_irq_handler(dev_priv, master_ctl);
1743

1744 1745 1746
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1747

1748 1749 1750
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1751

1752 1753 1754
	return ret;
}

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

1771
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1772
{
1773
	struct drm_i915_private *dev_priv = dev->dev_private;
1774
	int pipe;
1775
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1776

1777 1778
	if (hotplug_trigger)
		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1779

1780 1781 1782
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1783
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1784 1785
				 port_name(port));
	}
1786

1787 1788 1789
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1790
	if (pch_iir & SDE_GMBUS)
1791
		gmbus_irq_handler(dev);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1802
	if (pch_iir & SDE_FDI_MASK)
1803
		for_each_pipe(dev_priv, pipe)
1804 1805 1806
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1807 1808 1809 1810 1811 1812 1813 1814

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1815
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1816 1817

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1818
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1819 1820 1821 1822 1823 1824
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1825
	enum pipe pipe;
1826

1827 1828 1829
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1830
	for_each_pipe(dev_priv, pipe) {
1831 1832
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1833

D
Daniel Vetter 已提交
1834 1835
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1836
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1837
			else
1838
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1839 1840
		}
	}
1841

1842 1843 1844 1845 1846 1847 1848 1849
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1850 1851 1852
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1853
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1854
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1855 1856

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1857
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1858 1859

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1860
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1861 1862

	I915_WRITE(SERR_INT, serr_int);
1863 1864
}

1865 1866
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1867
	struct drm_i915_private *dev_priv = dev->dev_private;
1868
	int pipe;
1869
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1870

1871 1872
	if (hotplug_trigger)
		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1873

1874 1875 1876 1877 1878 1879
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1880 1881

	if (pch_iir & SDE_AUX_MASK_CPT)
1882
		dp_aux_irq_handler(dev);
1883 1884

	if (pch_iir & SDE_GMBUS_CPT)
1885
		gmbus_irq_handler(dev);
1886 1887 1888 1889 1890 1891 1892 1893

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1894
		for_each_pipe(dev_priv, pipe)
1895 1896 1897
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1898 1899 1900

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1901 1902
}

1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
1919
				   spt_port_hotplug_long_detect);
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_CPT)
		gmbus_irq_handler(dev);
}

1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

1956 1957 1958
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1959
	enum pipe pipe;
1960 1961
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

1962 1963
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1974
	for_each_pipe(dev_priv, pipe) {
1975 1976 1977
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1978

1979
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1980
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1981

1982 1983
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1984

1985 1986 1987 1988 1989
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2009 2010 2011
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2012
	enum pipe pipe;
2013 2014
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2015 2016
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2027
	for_each_pipe(dev_priv, pipe) {
2028 2029 2030
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2031 2032

		/* plane/pipes map 1:1 on ilk+ */
2033 2034 2035
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2050 2051 2052 2053 2054 2055 2056 2057
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2058
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2059
{
2060
	struct drm_device *dev = arg;
2061
	struct drm_i915_private *dev_priv = dev->dev_private;
2062
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2063
	irqreturn_t ret = IRQ_NONE;
2064

2065 2066 2067
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2068 2069
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2070
	intel_uncore_check_errors(dev);
2071

2072 2073 2074
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2075
	POSTING_READ(DEIER);
2076

2077 2078 2079 2080 2081
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2082 2083 2084 2085 2086
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2087

2088 2089
	/* Find, clear, then process each source of interrupt */

2090
	gt_iir = I915_READ(GTIIR);
2091
	if (gt_iir) {
2092 2093
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2094
		if (INTEL_INFO(dev)->gen >= 6)
2095
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2096 2097
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2098 2099
	}

2100 2101
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2102 2103
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2104 2105 2106 2107
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2108 2109
	}

2110 2111 2112 2113 2114
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2115
			gen6_rps_irq_handler(dev_priv, pm_iir);
2116
		}
2117
	}
2118 2119 2120

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2121 2122 2123 2124
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2125 2126 2127 2128

	return ret;
}

2129 2130
static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
2131
{
2132 2133
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2134

2135 2136
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2137

2138
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2139
			   dig_hotplug_reg, hpd,
2140
			   bxt_port_hotplug_long_detect);
2141

2142
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2143 2144
}

2145 2146 2147 2148 2149 2150 2151
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2152
	enum pipe pipe;
J
Jesse Barnes 已提交
2153 2154
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2155 2156 2157
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2158
	if (INTEL_INFO(dev_priv)->gen >= 9)
J
Jesse Barnes 已提交
2159 2160
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2161

2162
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2163 2164 2165 2166
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2167
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2168

2169 2170
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2171
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2172 2173 2174 2175 2176 2177

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2178 2179 2180 2181
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2182
		}
2183 2184
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2185 2186
	}

2187 2188 2189
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2190
			bool found = false;
2191 2192 2193 2194 2195 2196
			u32 hotplug_trigger = 0;

			if (IS_BROXTON(dev_priv))
				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
			else if (IS_BROADWELL(dev_priv))
				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2197

2198 2199
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2200

2201
			if (tmp & aux_mask) {
2202
				dp_aux_irq_handler(dev);
2203 2204 2205
				found = true;
			}

2206 2207 2208 2209 2210
			if (hotplug_trigger) {
				if (IS_BROXTON(dev))
					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
				else
					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2211 2212 2213
				found = true;
			}

S
Shashank Sharma 已提交
2214 2215 2216 2217 2218
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2219
			if (!found)
2220
				DRM_ERROR("Unexpected DE Port interrupt\n");
2221
		}
2222 2223
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2224 2225
	}

2226
	for_each_pipe(dev_priv, pipe) {
2227
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2228

2229 2230
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2231

2232 2233 2234 2235
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2236

2237 2238 2239
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2240

2241
			if (INTEL_INFO(dev_priv)->gen >= 9)
2242 2243 2244 2245 2246
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2247 2248 2249 2250 2251 2252 2253
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2254 2255 2256
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2257

2258

2259
			if (INTEL_INFO(dev_priv)->gen >= 9)
2260 2261 2262 2263 2264
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2265 2266 2267
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2268
		} else
2269 2270 2271
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2272 2273
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2274 2275 2276 2277 2278 2279 2280 2281 2282
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2283 2284 2285 2286 2287

			if (HAS_PCH_SPT(dev_priv))
				spt_irq_handler(dev, pch_iir);
			else
				cpt_irq_handler(dev, pch_iir);
2288 2289 2290
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2291 2292
	}

2293 2294
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2295 2296 2297 2298

	return ret;
}

2299 2300 2301
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2302
	struct intel_engine_cs *ring;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2327
/**
2328
 * i915_reset_and_wakeup - do process context error handling work
2329 2330 2331 2332
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2333
static void i915_reset_and_wakeup(struct drm_device *dev)
2334
{
2335 2336
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2337 2338 2339
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2340
	int ret;
2341

2342
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2343

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2355
		DRM_DEBUG_DRIVER("resetting chip\n");
2356
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2357
				   reset_event);
2358

2359 2360 2361 2362 2363 2364 2365 2366
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2367 2368 2369

		intel_prepare_reset(dev);

2370 2371 2372 2373 2374 2375
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2376 2377
		ret = i915_reset(dev);

2378
		intel_finish_reset(dev);
2379

2380 2381
		intel_runtime_pm_put(dev_priv);

2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2393
			smp_mb__before_atomic();
2394 2395
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2396
			kobject_uevent_env(&dev->primary->kdev->kobj,
2397
					   KOBJ_CHANGE, reset_done_event);
2398
		} else {
M
Mika Kuoppala 已提交
2399
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2400
		}
2401

2402 2403 2404 2405 2406
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2407
	}
2408 2409
}

2410
static void i915_report_and_clear_eir(struct drm_device *dev)
2411 2412
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2413
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2414
	u32 eir = I915_READ(EIR);
2415
	int pipe, i;
2416

2417 2418
	if (!eir)
		return;
2419

2420
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2421

2422 2423
	i915_get_extra_instdone(dev, instdone);

2424 2425 2426 2427
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2428 2429
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2430 2431
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2432 2433
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2434
			I915_WRITE(IPEIR_I965, ipeir);
2435
			POSTING_READ(IPEIR_I965);
2436 2437 2438
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2439 2440
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2441
			I915_WRITE(PGTBL_ER, pgtbl_err);
2442
			POSTING_READ(PGTBL_ER);
2443 2444 2445
		}
	}

2446
	if (!IS_GEN2(dev)) {
2447 2448
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2449 2450
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2451
			I915_WRITE(PGTBL_ER, pgtbl_err);
2452
			POSTING_READ(PGTBL_ER);
2453 2454 2455 2456
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2457
		pr_err("memory refresh error:\n");
2458
		for_each_pipe(dev_priv, pipe)
2459
			pr_err("pipe %c stat: 0x%08x\n",
2460
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2461 2462 2463
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2464 2465
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2466 2467
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2468
		if (INTEL_INFO(dev)->gen < 4) {
2469 2470
			u32 ipeir = I915_READ(IPEIR);

2471 2472 2473
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2474
			I915_WRITE(IPEIR, ipeir);
2475
			POSTING_READ(IPEIR);
2476 2477 2478
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2479 2480 2481 2482
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2483
			I915_WRITE(IPEIR_I965, ipeir);
2484
			POSTING_READ(IPEIR_I965);
2485 2486 2487 2488
		}
	}

	I915_WRITE(EIR, eir);
2489
	POSTING_READ(EIR);
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2500 2501 2502
}

/**
2503
 * i915_handle_error - handle a gpu error
2504 2505
 * @dev: drm device
 *
2506
 * Do some basic checking of regsiter state at error time and
2507 2508 2509 2510 2511
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2512 2513
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2514 2515
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2516 2517
	va_list args;
	char error_msg[80];
2518

2519 2520 2521 2522 2523
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2524
	i915_report_and_clear_eir(dev);
2525

2526
	if (wedged) {
2527 2528
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2529

2530
		/*
2531 2532 2533
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2534 2535 2536 2537 2538 2539 2540 2541
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2542
		 */
2543
		i915_error_wake_up(dev_priv, false);
2544 2545
	}

2546
	i915_reset_and_wakeup(dev);
2547 2548
}

2549 2550 2551
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2552
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2553
{
2554
	struct drm_i915_private *dev_priv = dev->dev_private;
2555
	unsigned long irqflags;
2556

2557
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2558
	if (INTEL_INFO(dev)->gen >= 4)
2559
		i915_enable_pipestat(dev_priv, pipe,
2560
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2561
	else
2562
		i915_enable_pipestat(dev_priv, pipe,
2563
				     PIPE_VBLANK_INTERRUPT_STATUS);
2564
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2565

2566 2567 2568
	return 0;
}

2569
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2570
{
2571
	struct drm_i915_private *dev_priv = dev->dev_private;
2572
	unsigned long irqflags;
2573
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2574
						     DE_PIPE_VBLANK(pipe);
2575 2576

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2577
	ironlake_enable_display_irq(dev_priv, bit);
2578 2579 2580 2581 2582
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2583 2584
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2585
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2586 2587 2588
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2589
	i915_enable_pipestat(dev_priv, pipe,
2590
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2591 2592 2593 2594 2595
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2596 2597 2598 2599 2600 2601
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2602 2603 2604
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2605 2606 2607 2608
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2609 2610 2611
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2612
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2613
{
2614
	struct drm_i915_private *dev_priv = dev->dev_private;
2615
	unsigned long irqflags;
2616

2617
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2618
	i915_disable_pipestat(dev_priv, pipe,
2619 2620
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2621 2622 2623
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2624
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2625
{
2626
	struct drm_i915_private *dev_priv = dev->dev_private;
2627
	unsigned long irqflags;
2628
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2629
						     DE_PIPE_VBLANK(pipe);
2630 2631

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2632
	ironlake_disable_display_irq(dev_priv, bit);
2633 2634 2635
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2636 2637
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2638
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2639 2640 2641
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2642
	i915_disable_pipestat(dev_priv, pipe,
2643
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2644 2645 2646
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2647 2648 2649 2650 2651 2652
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2653 2654 2655
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2656 2657 2658
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2659
static bool
2660
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2661 2662
{
	return (list_empty(&ring->request_list) ||
2663
		i915_seqno_passed(seqno, ring->last_submitted_seqno));
B
Ben Gamari 已提交
2664 2665
}

2666 2667 2668 2669
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2670
		return (ipehr >> 23) == 0x1c;
2671 2672 2673 2674 2675 2676 2677
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2678
static struct intel_engine_cs *
2679
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2680 2681
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2682
	struct intel_engine_cs *signaller;
2683 2684 2685
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2686 2687 2688 2689 2690 2691 2692
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2693 2694 2695 2696 2697 2698 2699
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2700
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2701 2702 2703 2704
				return signaller;
		}
	}

2705 2706
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2707 2708 2709 2710

	return NULL;
}

2711 2712
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2713 2714
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2715
	u32 cmd, ipehr, head;
2716 2717
	u64 offset = 0;
	int i, backwards;
2718 2719

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2720
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2721
		return NULL;
2722

2723 2724 2725
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2726 2727
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2728 2729
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2730
	 */
2731
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2732
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2733

2734
	for (i = backwards; i; --i) {
2735 2736 2737 2738 2739
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2740
		head &= ring->buffer->size - 1;
2741 2742

		/* This here seems to blow up */
2743
		cmd = ioread32(ring->buffer->virtual_start + head);
2744 2745 2746
		if (cmd == ipehr)
			break;

2747 2748
		head -= 4;
	}
2749

2750 2751
	if (!i)
		return NULL;
2752

2753
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2754 2755 2756 2757 2758 2759
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2760 2761
}

2762
static int semaphore_passed(struct intel_engine_cs *ring)
2763 2764
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2765
	struct intel_engine_cs *signaller;
2766
	u32 seqno;
2767

2768
	ring->hangcheck.deadlock++;
2769 2770

	signaller = semaphore_waits_for(ring, &seqno);
2771 2772 2773 2774 2775
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2776 2777
		return -1;

2778 2779 2780
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2781 2782 2783
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2784 2785 2786
		return -1;

	return 0;
2787 2788 2789 2790
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2791
	struct intel_engine_cs *ring;
2792 2793 2794
	int i;

	for_each_ring(ring, dev_priv, i)
2795
		ring->hangcheck.deadlock = 0;
2796 2797
}

2798
static enum intel_ring_hangcheck_action
2799
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2800 2801 2802
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2803 2804
	u32 tmp;

2805 2806 2807 2808 2809 2810 2811 2812
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2813

2814
	if (IS_GEN2(dev))
2815
		return HANGCHECK_HUNG;
2816 2817 2818 2819 2820 2821 2822

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2823
	if (tmp & RING_WAIT) {
2824 2825 2826
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2827
		I915_WRITE_CTL(ring, tmp);
2828
		return HANGCHECK_KICK;
2829 2830 2831 2832 2833
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2834
			return HANGCHECK_HUNG;
2835
		case 1:
2836 2837 2838
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2839
			I915_WRITE_CTL(ring, tmp);
2840
			return HANGCHECK_KICK;
2841
		case 0:
2842
			return HANGCHECK_WAIT;
2843
		}
2844
	}
2845

2846
	return HANGCHECK_HUNG;
2847 2848
}

2849
/*
B
Ben Gamari 已提交
2850
 * This is called when the chip hasn't reported back with completed
2851 2852 2853 2854 2855
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2856
 */
2857
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2858
{
2859 2860 2861 2862
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2863
	struct intel_engine_cs *ring;
2864
	int i;
2865
	int busy_count = 0, rings_hung = 0;
2866 2867 2868 2869
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2870

2871
	if (!i915.enable_hangcheck)
2872 2873
		return;

2874
	for_each_ring(ring, dev_priv, i) {
2875 2876
		u64 acthd;
		u32 seqno;
2877
		bool busy = true;
2878

2879 2880
		semaphore_clear_deadlocks(dev_priv);

2881 2882
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2883

2884
		if (ring->hangcheck.seqno == seqno) {
2885
			if (ring_idle(ring, seqno)) {
2886 2887
				ring->hangcheck.action = HANGCHECK_IDLE;

2888 2889
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2890
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2891 2892 2893 2894 2895 2896
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2897 2898 2899 2900
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2901 2902
				} else
					busy = false;
2903
			} else {
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2919 2920 2921 2922
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2923
				case HANGCHECK_IDLE:
2924 2925
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2926 2927
					break;
				case HANGCHECK_ACTIVE_LOOP:
2928
					ring->hangcheck.score += BUSY;
2929
					break;
2930
				case HANGCHECK_KICK:
2931
					ring->hangcheck.score += KICK;
2932
					break;
2933
				case HANGCHECK_HUNG:
2934
					ring->hangcheck.score += HUNG;
2935 2936 2937
					stuck[i] = true;
					break;
				}
2938
			}
2939
		} else {
2940 2941
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2942 2943 2944 2945 2946
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2947 2948

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2949 2950
		}

2951 2952
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2953
		busy_count += busy;
2954
	}
2955

2956
	for_each_ring(ring, dev_priv, i) {
2957
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2958 2959 2960
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2961
			rings_hung++;
2962 2963 2964
		}
	}

2965
	if (rings_hung)
2966
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2967

2968 2969 2970
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2971 2972 2973 2974 2975
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
2976
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2977

2978
	if (!i915.enable_hangcheck)
2979 2980
		return;

2981 2982 2983 2984 2985 2986 2987
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2988 2989
}

2990
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2991 2992 2993 2994 2995 2996
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2997
	GEN5_IRQ_RESET(SDE);
2998 2999 3000

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3001
}
3002

P
Paulo Zanoni 已提交
3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3019 3020 3021 3022
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3023
static void gen5_gt_irq_reset(struct drm_device *dev)
3024 3025 3026
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3027
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3028
	if (INTEL_INFO(dev)->gen >= 6)
3029
		GEN5_IRQ_RESET(GEN6_PM);
3030 3031
}

L
Linus Torvalds 已提交
3032 3033
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3034
static void ironlake_irq_reset(struct drm_device *dev)
3035
{
3036
	struct drm_i915_private *dev_priv = dev->dev_private;
3037

3038
	I915_WRITE(HWSTAM, 0xffffffff);
3039

3040
	GEN5_IRQ_RESET(DE);
3041 3042
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3043

3044
	gen5_gt_irq_reset(dev);
3045

3046
	ibx_irq_reset(dev);
3047
}
3048

3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3062 3063
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3064
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3065 3066 3067 3068 3069 3070 3071

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3072
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3073

3074
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3075

3076
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3077 3078
}

3079 3080 3081 3082 3083 3084 3085 3086
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3087
static void gen8_irq_reset(struct drm_device *dev)
3088 3089 3090 3091 3092 3093 3094
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3095
	gen8_gt_irq_reset(dev_priv);
3096

3097
	for_each_pipe(dev_priv, pipe)
3098 3099
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3100
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3101

3102 3103 3104
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3105

3106 3107
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3108
}
3109

3110 3111
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3112
{
3113
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3114

3115
	spin_lock_irq(&dev_priv->irq_lock);
3116 3117 3118 3119
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
3120 3121 3122 3123 3124 3125 3126 3127
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3128
	spin_unlock_irq(&dev_priv->irq_lock);
3129 3130
}

3131 3132 3133 3134 3135 3136 3137
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3138
	gen8_gt_irq_reset(dev_priv);
3139 3140 3141 3142 3143

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3144
	vlv_display_irq_reset(dev_priv);
3145 3146
}

3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

	for_each_intel_encoder(dev, encoder)
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3161
static void ibx_hpd_irq_setup(struct drm_device *dev)
3162
{
3163
	struct drm_i915_private *dev_priv = dev->dev_private;
3164
	u32 hotplug_irqs, hotplug, enabled_irqs;
3165 3166

	if (HAS_PCH_IBX(dev)) {
3167
		hotplug_irqs = SDE_HOTPLUG_MASK;
3168
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
3169
	} else {
3170
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3171
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
3172
	}
3173

3174
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3175 3176 3177

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3178 3179
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3180
	 */
3181 3182 3183 3184 3185
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3186 3187 3188 3189 3190 3191
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
	if (HAS_PCH_LPT_LP(dev))
		hotplug |= PORTA_HOTPLUG_ENABLE;
3192
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3193
}
X
Xiong Zhang 已提交
3194

3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207
static void spt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3208
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3209 3210 3211 3212 3213
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3214 3215
}

3216 3217 3218 3219 3220
static void ilk_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

3221 3222 3223 3224 3225 3226
	if (INTEL_INFO(dev)->gen >= 8) {
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
	} else if (INTEL_INFO(dev)->gen >= 7) {
3227 3228
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
3229 3230

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3231 3232 3233
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3234

3235 3236
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3237 3238 3239 3240

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3241
	 * The pulse duration bits are reserved on HSW+.
3242 3243 3244 3245 3246 3247 3248 3249 3250
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

	ibx_hpd_irq_setup(dev);
}

3251 3252 3253
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3254
	u32 hotplug_irqs, hotplug, enabled_irqs;
3255

3256 3257
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3258

3259
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3260

3261 3262 3263 3264
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3265 3266
}

P
Paulo Zanoni 已提交
3267 3268
static void ibx_irq_postinstall(struct drm_device *dev)
{
3269
	struct drm_i915_private *dev_priv = dev->dev_private;
3270
	u32 mask;
3271

D
Daniel Vetter 已提交
3272 3273 3274
	if (HAS_PCH_NOP(dev))
		return;

3275
	if (HAS_PCH_IBX(dev))
3276
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3277
	else
3278
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3279

3280
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3281 3282 3283
	I915_WRITE(SDEIMR, ~mask);
}

3284 3285 3286 3287 3288 3289 3290 3291
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3292
	if (HAS_L3_DPF(dev)) {
3293
		/* L3 parity interrupt is always unmasked. */
3294 3295
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3306
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3307 3308

	if (INTEL_INFO(dev)->gen >= 6) {
3309 3310 3311 3312
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3313 3314 3315
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3316
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3317
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3318 3319 3320
	}
}

3321
static int ironlake_irq_postinstall(struct drm_device *dev)
3322
{
3323
	struct drm_i915_private *dev_priv = dev->dev_private;
3324 3325 3326 3327 3328 3329
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3330
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3331
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3332 3333
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3334 3335 3336
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3337 3338 3339
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3340 3341 3342
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3343
	}
3344

3345
	dev_priv->irq_mask = ~display_mask;
3346

3347 3348
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3349 3350
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3351
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3352

3353
	gen5_gt_irq_postinstall(dev);
3354

P
Paulo Zanoni 已提交
3355
	ibx_irq_postinstall(dev);
3356

3357
	if (IS_IRONLAKE_M(dev)) {
3358 3359 3360
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3361 3362
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3363
		spin_lock_irq(&dev_priv->irq_lock);
3364
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3365
		spin_unlock_irq(&dev_priv->irq_lock);
3366 3367
	}

3368 3369 3370
	return 0;
}

3371 3372 3373 3374
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3375
	enum pipe pipe;
3376 3377 3378 3379

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3380 3381
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3382 3383 3384 3385 3386
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3387 3388 3389
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3390 3391 3392 3393

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3394 3395
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3396 3397 3398 3399 3400
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3401 3402
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3403 3404 3405 3406 3407 3408
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3409
	enum pipe pipe;
3410 3411 3412

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3413
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3414 3415
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3416 3417 3418

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3419
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3420 3421 3422 3423 3424 3425 3426
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3427 3428 3429
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3430 3431 3432

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3433 3434 3435

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3448
	if (intel_irqs_enabled(dev_priv))
3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3461
	if (intel_irqs_enabled(dev_priv))
3462 3463 3464
		valleyview_display_irqs_uninstall(dev_priv);
}

3465
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3466
{
3467
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3468

3469 3470 3471
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3472
	I915_WRITE(VLV_IIR, 0xffffffff);
3473 3474 3475 3476
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3477

3478 3479
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3480
	spin_lock_irq(&dev_priv->irq_lock);
3481 3482
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3483
	spin_unlock_irq(&dev_priv->irq_lock);
3484 3485 3486 3487 3488 3489 3490
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3491

3492
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3493 3494 3495 3496 3497 3498 3499 3500

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3501 3502 3503 3504

	return 0;
}

3505 3506 3507 3508 3509
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3510
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3511
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3512 3513
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3514
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3515 3516 3517
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3518
		0,
3519 3520
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3521 3522
		};

3523
	dev_priv->pm_irq_mask = 0xffffffff;
3524 3525
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3526 3527 3528 3529 3530
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3531
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3532 3533 3534 3535
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3536 3537
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3538 3539 3540
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
	enum pipe pipe;
3541

3542
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3543 3544
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3545 3546
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3547
		if (IS_BROXTON(dev_priv))
3548 3549
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3550 3551
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3552
	}
3553 3554 3555 3556

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3557
	de_port_enables = de_port_masked;
3558 3559 3560
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3561 3562
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3563 3564 3565
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3566

3567
	for_each_pipe(dev_priv, pipe)
3568
		if (intel_display_power_is_enabled(dev_priv,
3569 3570 3571 3572
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3573

3574
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3575 3576 3577 3578 3579 3580
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3581 3582
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3583

3584 3585 3586
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3587 3588
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3589 3590 3591 3592 3593 3594 3595

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3596 3597 3598 3599
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3600
	vlv_display_irq_postinstall(dev_priv);
3601 3602 3603 3604 3605 3606 3607 3608 3609

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3610 3611 3612 3613 3614 3615 3616
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3617
	gen8_irq_reset(dev);
3618 3619
}

3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3631
	dev_priv->irq_mask = ~0;
3632 3633
}

J
Jesse Barnes 已提交
3634 3635
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3636
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3637 3638 3639 3640

	if (!dev_priv)
		return;

3641 3642
	I915_WRITE(VLV_MASTER_IER, 0);

3643 3644
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3645
	I915_WRITE(HWSTAM, 0xffffffff);
3646

3647
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3648 3649
}

3650 3651 3652 3653 3654 3655 3656 3657 3658 3659
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3660
	gen8_gt_irq_reset(dev_priv);
3661

3662
	GEN5_IRQ_RESET(GEN8_PCU_);
3663

3664
	vlv_display_irq_uninstall(dev_priv);
3665 3666
}

3667
static void ironlake_irq_uninstall(struct drm_device *dev)
3668
{
3669
	struct drm_i915_private *dev_priv = dev->dev_private;
3670 3671 3672 3673

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3674
	ironlake_irq_reset(dev);
3675 3676
}

3677
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3678
{
3679
	struct drm_i915_private *dev_priv = dev->dev_private;
3680
	int pipe;
3681

3682
	for_each_pipe(dev_priv, pipe)
3683
		I915_WRITE(PIPESTAT(pipe), 0);
3684 3685 3686
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3687 3688 3689 3690
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3691
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3692 3693 3694 3695 3696 3697 3698 3699 3700

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3701
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3702 3703 3704 3705 3706 3707 3708 3709
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3710 3711
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3712
	spin_lock_irq(&dev_priv->irq_lock);
3713 3714
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3715
	spin_unlock_irq(&dev_priv->irq_lock);
3716

C
Chris Wilson 已提交
3717 3718 3719
	return 0;
}

3720 3721 3722 3723
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3724
			       int plane, int pipe, u32 iir)
3725
{
3726
	struct drm_i915_private *dev_priv = dev->dev_private;
3727
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3728

3729
	if (!intel_pipe_handle_vblank(dev, pipe))
3730 3731 3732
		return false;

	if ((iir & flip_pending) == 0)
3733
		goto check_page_flip;
3734 3735 3736 3737 3738 3739 3740 3741

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3742
		goto check_page_flip;
3743

3744
	intel_prepare_page_flip(dev, plane);
3745 3746
	intel_finish_page_flip(dev, pipe);
	return true;
3747 3748 3749 3750

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3751 3752
}

3753
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3754
{
3755
	struct drm_device *dev = arg;
3756
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3757 3758 3759 3760 3761 3762 3763
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3764 3765 3766
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3777
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3778
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3779
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3780

3781
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3782 3783 3784 3785 3786 3787
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3788
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3789 3790
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3791
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3792 3793 3794 3795 3796

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3797
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3798

3799
		for_each_pipe(dev_priv, pipe) {
3800
			int plane = pipe;
3801
			if (HAS_FBC(dev))
3802 3803
				plane = !plane;

3804
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3805 3806
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3807

3808
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3809
				i9xx_pipe_crc_irq_handler(dev, pipe);
3810

3811 3812 3813
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3814
		}
C
Chris Wilson 已提交
3815 3816 3817 3818 3819 3820 3821 3822 3823

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3824
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3825 3826
	int pipe;

3827
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3828 3829 3830 3831 3832 3833 3834 3835 3836
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3837 3838
static void i915_irq_preinstall(struct drm_device * dev)
{
3839
	struct drm_i915_private *dev_priv = dev->dev_private;
3840 3841 3842 3843 3844 3845 3846
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3847
	I915_WRITE16(HWSTAM, 0xeffe);
3848
	for_each_pipe(dev_priv, pipe)
3849 3850 3851 3852 3853 3854 3855 3856
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3857
	struct drm_i915_private *dev_priv = dev->dev_private;
3858
	u32 enable_mask;
3859

3860 3861 3862 3863 3864 3865 3866 3867
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3868
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3869 3870 3871 3872 3873 3874 3875

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3876
	if (I915_HAS_HOTPLUG(dev)) {
3877 3878 3879
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3890
	i915_enable_asle_pipestat(dev);
3891

3892 3893
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3894
	spin_lock_irq(&dev_priv->irq_lock);
3895 3896
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3897
	spin_unlock_irq(&dev_priv->irq_lock);
3898

3899 3900 3901
	return 0;
}

3902 3903 3904 3905 3906 3907
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3908
	struct drm_i915_private *dev_priv = dev->dev_private;
3909 3910
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3911
	if (!intel_pipe_handle_vblank(dev, pipe))
3912 3913 3914
		return false;

	if ((iir & flip_pending) == 0)
3915
		goto check_page_flip;
3916 3917 3918 3919 3920 3921 3922 3923

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3924
		goto check_page_flip;
3925

3926
	intel_prepare_page_flip(dev, plane);
3927 3928
	intel_finish_page_flip(dev, pipe);
	return true;
3929 3930 3931 3932

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3933 3934
}

3935
static irqreturn_t i915_irq_handler(int irq, void *arg)
3936
{
3937
	struct drm_device *dev = arg;
3938
	struct drm_i915_private *dev_priv = dev->dev_private;
3939
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3940 3941 3942 3943
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3944

3945 3946 3947
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3948
	iir = I915_READ(IIR);
3949 3950
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3951
		bool blc_event = false;
3952 3953 3954 3955 3956 3957

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3958
		spin_lock(&dev_priv->irq_lock);
3959
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3960
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3961

3962
		for_each_pipe(dev_priv, pipe) {
3963 3964 3965
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3966
			/* Clear the PIPE*STAT regs before the IIR */
3967 3968
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3969
				irq_received = true;
3970 3971
			}
		}
3972
		spin_unlock(&dev_priv->irq_lock);
3973 3974 3975 3976 3977

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3978 3979 3980
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3981

3982
		I915_WRITE(IIR, iir & ~flip_mask);
3983 3984 3985
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3986
			notify_ring(&dev_priv->ring[RCS]);
3987

3988
		for_each_pipe(dev_priv, pipe) {
3989
			int plane = pipe;
3990
			if (HAS_FBC(dev))
3991
				plane = !plane;
3992

3993
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3994 3995
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3996 3997 3998

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3999 4000

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4001
				i9xx_pipe_crc_irq_handler(dev, pipe);
4002

4003 4004 4005
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4026
		ret = IRQ_HANDLED;
4027
		iir = new_iir;
4028
	} while (iir & ~flip_mask);
4029 4030 4031 4032 4033 4034

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4035
	struct drm_i915_private *dev_priv = dev->dev_private;
4036 4037 4038 4039 4040 4041 4042
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4043
	I915_WRITE16(HWSTAM, 0xffff);
4044
	for_each_pipe(dev_priv, pipe) {
4045
		/* Clear enable bits; then clear status bits */
4046
		I915_WRITE(PIPESTAT(pipe), 0);
4047 4048
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4049 4050 4051 4052 4053 4054 4055 4056
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4057
	struct drm_i915_private *dev_priv = dev->dev_private;
4058 4059
	int pipe;

4060 4061
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4062 4063

	I915_WRITE(HWSTAM, 0xeffe);
4064
	for_each_pipe(dev_priv, pipe)
4065 4066 4067 4068 4069 4070 4071 4072
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4073
	struct drm_i915_private *dev_priv = dev->dev_private;
4074
	u32 enable_mask;
4075 4076 4077
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4078
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4079
			       I915_DISPLAY_PORT_INTERRUPT |
4080 4081 4082 4083 4084 4085 4086
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4087 4088
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4089 4090 4091 4092
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4093

4094 4095
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4096
	spin_lock_irq(&dev_priv->irq_lock);
4097 4098 4099
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4100
	spin_unlock_irq(&dev_priv->irq_lock);
4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4121 4122 4123
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4124
	i915_enable_asle_pipestat(dev);
4125 4126 4127 4128

	return 0;
}

4129
static void i915_hpd_irq_setup(struct drm_device *dev)
4130
{
4131
	struct drm_i915_private *dev_priv = dev->dev_private;
4132 4133
	u32 hotplug_en;

4134 4135
	assert_spin_locked(&dev_priv->irq_lock);

4136 4137 4138 4139
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4140
	hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4152 4153
}

4154
static irqreturn_t i965_irq_handler(int irq, void *arg)
4155
{
4156
	struct drm_device *dev = arg;
4157
	struct drm_i915_private *dev_priv = dev->dev_private;
4158 4159 4160
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4161 4162 4163
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4164

4165 4166 4167
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4168 4169 4170
	iir = I915_READ(IIR);

	for (;;) {
4171
		bool irq_received = (iir & ~flip_mask) != 0;
4172 4173
		bool blc_event = false;

4174 4175 4176 4177 4178
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4179
		spin_lock(&dev_priv->irq_lock);
4180
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4181
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4182

4183
		for_each_pipe(dev_priv, pipe) {
4184 4185 4186 4187 4188 4189 4190 4191
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4192
				irq_received = true;
4193 4194
			}
		}
4195
		spin_unlock(&dev_priv->irq_lock);
4196 4197 4198 4199 4200 4201 4202

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4203 4204
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4205

4206
		I915_WRITE(IIR, iir & ~flip_mask);
4207 4208 4209
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4210
			notify_ring(&dev_priv->ring[RCS]);
4211
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4212
			notify_ring(&dev_priv->ring[VCS]);
4213

4214
		for_each_pipe(dev_priv, pipe) {
4215
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4216 4217
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4218 4219 4220

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4221 4222

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4223
				i9xx_pipe_crc_irq_handler(dev, pipe);
4224

4225 4226
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4227
		}
4228 4229 4230 4231

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4232 4233 4234
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4258
	struct drm_i915_private *dev_priv = dev->dev_private;
4259 4260 4261 4262 4263
	int pipe;

	if (!dev_priv)
		return;

4264 4265
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4266 4267

	I915_WRITE(HWSTAM, 0xffffffff);
4268
	for_each_pipe(dev_priv, pipe)
4269 4270 4271 4272
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4273
	for_each_pipe(dev_priv, pipe)
4274 4275 4276 4277 4278
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4279 4280 4281 4282 4283 4284 4285
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4286
void intel_irq_init(struct drm_i915_private *dev_priv)
4287
{
4288
	struct drm_device *dev = dev_priv->dev;
4289

4290 4291
	intel_hpd_init_work(dev_priv);

4292
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4293
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4294

4295
	/* Let's track the enabled rps events */
4296
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4297
		/* WaGsvRC0ResidencyMethod:vlv */
4298
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4299 4300
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4301

4302 4303
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4304

4305
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4306

4307
	if (IS_GEN2(dev_priv)) {
4308 4309
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4310
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4311 4312
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4313 4314 4315
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4316 4317
	}

4318 4319 4320 4321 4322
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4323
	if (!IS_GEN2(dev_priv))
4324 4325
		dev->vblank_disable_immediate = true;

4326 4327
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4328

4329
	if (IS_CHERRYVIEW(dev_priv)) {
4330 4331 4332 4333 4334 4335 4336
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4337
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4338 4339 4340 4341 4342 4343
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4344
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4345
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4346
		dev->driver->irq_handler = gen8_irq_handler;
4347
		dev->driver->irq_preinstall = gen8_irq_reset;
4348 4349 4350 4351
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4352
		if (IS_BROXTON(dev))
4353
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4354 4355 4356
		else if (HAS_PCH_SPT(dev))
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4357
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4358 4359
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4360
		dev->driver->irq_preinstall = ironlake_irq_reset;
4361 4362 4363 4364
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4365
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4366
	} else {
4367
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4368 4369 4370 4371
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4372
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4373 4374 4375 4376
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4377
		} else {
4378 4379 4380 4381
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4382
		}
4383 4384
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4385 4386 4387 4388
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4389

4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4413 4414 4415 4416 4417 4418 4419
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4420 4421 4422 4423 4424 4425 4426
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4427 4428 4429 4430 4431 4432 4433
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4434
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4435
{
4436
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4437
	dev_priv->pm.irqs_enabled = false;
4438
	synchronize_irq(dev_priv->dev->irq);
4439 4440
}

4441 4442 4443 4444 4445 4446 4447
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4448
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4449
{
4450
	dev_priv->pm.irqs_enabled = true;
4451 4452
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4453
}